| USN |  |  |  |   |   |
|-----|--|--|--|---|---|
|     |  |  |  | l | 1 |

# RV COLLEGE OF ENGINEERING®

(An Autonomous Institution affiliated to VTU) III Semester B. E. Examinations Nov/Dec-19

# **Computer Science and Engineering**

# FOUNDATIONS OF COMPUTER SYSTEMS DESIGN

Time: 03 Hours Maximum Marks: 100

### Instructions to candidates:

- 1. Answer all questions from Part A. Part A questions should be answered in first three pages of the answer book only.
- 2. Answer FIVE full questions from Part B. In Part B question number 2, 7 and 8 are compulsory. Answer any one full question from 3 and 4 & one full question from 5 and 6

### PART-A

| 1 | 1.1  | Write the <i>IEEE</i> standard floating point representation for both single and  |    |  |  |  |  |  |
|---|------|-----------------------------------------------------------------------------------|----|--|--|--|--|--|
|   |      | double precision.                                                                 |    |  |  |  |  |  |
|   | 1.2  | Simplify the expression                                                           | 02 |  |  |  |  |  |
|   |      | $F(A,B,C,D) = \sum m(0,1,5,9,13,14,15) + d(3,4,7,10,11)$ using K-map method.      |    |  |  |  |  |  |
|   | 1.3  | Write the timing diagram for positive edge triggered SR flip flop.                | 02 |  |  |  |  |  |
|   | 1.4  | Give the differences between synchronous and asynchronous counters.               | 02 |  |  |  |  |  |
|   | 1.5  | Construct the state diagram for the following state table:                        |    |  |  |  |  |  |
|   |      |                                                                                   |    |  |  |  |  |  |
|   |      | Present State   Next state Output                                                 |    |  |  |  |  |  |
|   |      | $Q1 \ Q2 \ x = 0 \ x = 1 \ x = 0 \ x = 1$                                         |    |  |  |  |  |  |
|   |      | 0 0 11 01 0 0                                                                     |    |  |  |  |  |  |
|   |      | 0 1 11 00 0 0                                                                     |    |  |  |  |  |  |
|   |      | 1 0 10 11 0 1                                                                     |    |  |  |  |  |  |
|   |      | 1 1 1 10 10 0 1                                                                   |    |  |  |  |  |  |
|   | 1.6  | Obtain the performance for the processor with clock rate= 800mHz, No of           | 02 |  |  |  |  |  |
|   |      | instructions executed= 1000 and average number of steps                           |    |  |  |  |  |  |
|   |      | needed/machine instructions= 20.                                                  |    |  |  |  |  |  |
|   | 1.7  | Consider a 32-bit integer in hexadecimal representation is 12345678 <i>H</i> , by | 02 |  |  |  |  |  |
|   |      | assuming 100 is the starting location of memory, represent the data in            |    |  |  |  |  |  |
|   |      | both little-endian and big-endian alignment.                                      |    |  |  |  |  |  |
|   | 1.8  | List the operations performed by the <i>CALL</i> instruction.                     |    |  |  |  |  |  |
|   | 1.9  | Draw the simple arrangement of cache memory and also give its use.                |    |  |  |  |  |  |
|   | 1.10 | Write the control sequence for the instruction ADD R4, R5, R6 for the three       |    |  |  |  |  |  |
|   |      | bus organization.                                                                 |    |  |  |  |  |  |

### PART-B

| 2 | а | Write and explain the register configuration of sequential circuit binary multiplier and also multiply 13 by 11 using sequential multiplier. | 08 |
|---|---|----------------------------------------------------------------------------------------------------------------------------------------------|----|
|   | b | Design the following combinational circuits:                                                                                                 |    |
|   |   | i) $F(A,B,C,D) = \sum m(2,4,5,7,10,14)$ using 8:1 multiplier (consider LSB as MEV)                                                           |    |
|   |   | ii) Full adder using appropriate decoder and logic gates (consider                                                                           |    |
|   |   | both enable and outputs are active high enable)                                                                                              | 08 |
|   | • |                                                                                                                                              |    |
| 3 | а | Illustrate the working of positive edge triggered JK flipflop along with its                                                                 |    |
|   |   | circuit diagram, truth table, excitation table and timing diagram.                                                                           | 08 |

| b Design ripple counter for the following state chagram using negative edge triggered 7-flipflop also write the timing diagram for the same.  OR  4 a Construct the SR latch using NOR gates and explain its operation along with truth table and timing diagram.  b Write the logic symbol, truth table and timing diagram for a new negative edge clocked X - Y flipflop is defined with two inputs X & Y and two outputs Q & Q̄. The flipflop functions as follows:  If XY = 00 flipflop state Q becomes 1 with next clock pulse  If XY = 10 flipflop state Q becomes 0 with next clock pulse  If XY = 10 flipflop state Q becomes 0 with next clock pulse  If XY = 11 flipflop state Q becomes 0 with next clock pulse  If XY = 10 flipflop state Q becomes 0 with next clock pulse  If XY = 11 flipflop state Q becomes 0 with next clock pulse  Design mod-3 asynchronous ripple counter using negative edge triggered 7-flipflops.  To R  OR  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use Ir and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 161lz frequency.  7 a Discuss any four addressing modes with an example.  B llustrate the working subroutine with a coding example also explain parameter passing in subroutine.  8 a Write and explain internal organization of a 2M × 8 dynamic memory chip.  b Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ), R <sub>1</sub> 04 Hierotropic and the program control unit organization.                                                                                                                                                                                                          |   |   |                                                                                                                                                    |     |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| a Construct the SR latch using NOR gates and explain its operation along with truth table and timing diagram.  b Write the logic symbol, truth table and timing diagram for a new negative edge clocked X-Y flipflop is defined with two inputs X & Y and two outputs Q & Q̄. The flipflop functions as follows:  If XY = 00 flipflop change its state with each clock pulse  If XY = 10 flipflop state Q becomes 1 with next clock pulse  If XY = 17 flipflop state Q becomes 1 with next clock pulse  If XY = 17 flipflops and postate occurs with clock pulse  C Design mod-3 asynchronous ripple counter using negative edge triggered 7-flipflops.  5 a Derive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  OR  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  b Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  7 a Discuss any four addressing modes with an example.  Bllustrate the working subroutine with a coding example also explain parameter passing in subroutine with a coding example also explain parameter passing in subroutine.  8 a Write and explain internal organization of a 2M × 8 dynamic memory chip.  b Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                     |   | Ъ | Design ripple counter for the following state diagram using negative edge triggered <i>T</i> -flipflop also write the timing diagram for the same. |     |
| a Construct the SR latch using NOR gates and explain its operation along with truth table and timing diagram.  b Write the logic symbol, truth table and timing diagram for a new negative edge clocked X-Y flipflop is defined with two inputs X & Y and two outputs Q & Q̄. The flipflop functions as follows:  If XY = 00 flipflop change its state with each clock pulse  If XY = 10 flipflop state Q becomes 1 with next clock pulse  If XY = 17 flipflop state Q becomes 1 with next clock pulse  If XY = 17 flipflops and postate occurs with clock pulse  C Design mod-3 asynchronous ripple counter using negative edge triggered 7-flipflops.  5 a Derive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  OR  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  b Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  7 a Discuss any four addressing modes with an example.  Bllustrate the working subroutine with a coding example also explain parameter passing in subroutine with a coding example also explain parameter passing in subroutine.  8 a Write and explain internal organization of a 2M × 8 dynamic memory chip.  b Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                     |   |   | $7 \longrightarrow 6 \longrightarrow 5 \longrightarrow 4 \longrightarrow 3$                                                                        |     |
| a Construct the \$\$R\$ latch using \$\$NOR\$ gates and explain its operation along with truth table and timing diagram.  b Write the logic symbol, truth table and timing diagram for a new negative edge clocked \$X - Y\$ lipflop is defined with two inputs \$X \times Y\$ and two outputs \$Q \times Q\$. The flipflop functions as follows:  If \$XY = 00\$ [lipflop heange its state with each clock pulse If \$XY = 10\$ [lipflop state Q becomes 1 with next clock pulse If \$XY = 10\$ [lipflop state Q becomes 1 with next clock pulse If \$XY = 10\$ [lipflop state Q becomes 1 with next clock pulse If \$XY = 10\$ [lipflop state Q becomes 1 with next clock pulse If \$XY = 10\$ [lipflop state Q becomes 1 with clock pulse If \$XY = 10\$ [lipflops.]  5 a Design mod-3 asynchronous ripple counter using negative edge triggered 7-flipflops.  6 a Derive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use \$IK\$ and \$D\$ flipflops to implement the circuit. Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 16Hz frequency.  7 a Discuss any four addressing modes with an example.  B lllustrate the working subroutine with a coding example also explain parameter passing in subroutine.  8 a Write and explain internal organization of a \$2M \times 8\$ dynamic memory chip.  b Write the control sequence for execution of the instruction \$ADD (R_3), R_1\$ (98)                                                                                                                                                                                                                                |   |   | <u></u>                                                                                                                                            | 08  |
| with truth table and timing diagram.  Write the logic symbol, truth table and timing diagram for a new negative edge clocked X - Y flipflop is defined with two inputs X & Y and two outputs Q & Q. The flipflop functions as follows:  If XY = 00 flipflop change its state with each clock pulse If XY = 10 flipflop state Q becomes 1 with next clock pulse If XY = 11 The change of state occurs with clock pulse If XY = 11 The change of state occurs with clock pulse Design mod-3 asynchronous ripple counter using negative edge triggered T-flipflops.  Derive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> , LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use K and D flipflops to implement the circuit. Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 16Hz frequency.  Discuss any four addressing modes with an example. Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ), R <sub>1</sub> 04                                                                                                                                                                                                                                                                                                                                                                                                        |   |   | OR                                                                                                                                                 |     |
| edge clocked $X-Y$ flipflop is defined with two inputs $X \& Y$ and two outputs $Q \& \bar{Q}$ . The flipflop functions as follows:  If $XY = 00$ flipflop change its state with each clock pulse  If $XY = 01$ flipflop state $Q$ becomes 1 with next clock pulse  If $XY = 01$ flipflop state $Q$ becomes 0 with next clock pulse  If $XY = 11$ The change of state occurs with clock pulse  Comparison of the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  Berive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction $ADD R_0, LOCA$ .  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use $JK$ and $D$ flipflops to implement the circuit. Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at $1GHz$ frequency.  Discuss any four addressing modes with an example.  By instruction and contains the working subroutine with a coding example also explain parameter passing in subroutine.  Write the control sequence for execution of the instruction $ADD(R_3), R_1$ of the working of the instruction of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the control sequence for execution of the instruction $ADD(R_3), R_1$ of the co | 4 | a |                                                                                                                                                    | 06  |
| If XY = 00 flitpflop change its state with each clock pulse   If XY = 01 flitpflop state Q becomes 1 with next clock pulse   If XY = 10 flitpflop state Q becomes 0 with next clock pulse   If XY = 11 The change of state occurs with clock pulse   O5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |   | b | edge clocked $X - Y$ flipflop is defined with two inputs $X \& Y$ and two                                                                          |     |
| c Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Write the working subroutine with a coding example also explain parameter passing in subroutine.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> 08  08  08  08  08  08  08  08  08  0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |   | If $XY = 00$ flipflop change its state with each clock pulse                                                                                       |     |
| Design mod-3 asynchronous ripple counter using negative edge triggered <i>T</i> -flipflops.  Derive the state table and write the state diagram for the following sequential logic circuit shown in Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction <i>ADD R<sub>0</sub>,LOCA</i> .  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use <i>JK</i> and <i>D</i> flipflops to implement the circuit. Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1 <i>GHz</i> frequency.  Discuss any four addressing modes with an example. Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  B a Write and explain internal organization of a 2 <i>M</i> × 8 dynamic memory chip.  Write the control sequence for execution of the instruction <i>ADD (R<sub>3</sub>),R</i> <sub>1</sub> O8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |   | If $XY = 10$ flipflop state Q becomes 0 with next clock pulse                                                                                      | 0.5 |
| Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions requires 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  8 a Write and explain internal organization of a 2M×8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> 08  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> 08  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   | С | Design mod-3 asynchronous ripple counter using negative edge                                                                                       |     |
| sequential logic circuit shown in Fig. 5.a  Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use /K and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  O6  Discuss any four addressing modes with an example. Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M×8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> O8  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |   |   | triggered 1-mphops.                                                                                                                                | 03  |
| Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  But Discuss any four addressing modes with an example.  Use Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 5 | a |                                                                                                                                                    |     |
| Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  But Discuss any four addressing modes with an example.  Use Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |   | Z.                                                                                                                                                 |     |
| Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  But Discuss any four addressing modes with an example.  Use Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |   | A B                                                                                                                                                |     |
| Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  Build libraries the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M×8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> 08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |   |                                                                                                                                                    |     |
| Fig. 5.a  Write the interface connection between processor and memory and also explain the steps to execute instruction ADD R <sub>0</sub> ,LOCA.  OR  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  O6  7 a Discuss any four addressing modes with an example.  b Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  08  8 a Write and explain internal organization of a 2M × 8 dynamic memory chip.  b Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> 08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |   |   | Clock                                                                                                                                              |     |
| b Write the interface connection between processor and memory and also explain the steps to execute instruction \$ADD R_0, LOCA\$.  OR  6 a Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use \$JK\$ and \$D\$ flipflops to implement the circuit.  b Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at \$1GHz\$ frequency.  O6  7 a Discuss any four addressing modes with an example.  b Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  O8  8 a Write and explain internal organization of a \$2M \times 8\$ dynamic memory chip.  b Write the control sequence for execution of the instruction \$ADD\$ (\$R_3\$),\$R_1  O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |   | AT <sub>×</sub>                                                                                                                                    |     |
| or  OR  Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  OR  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> O8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |   |   | Fig. 5.a                                                                                                                                           | 08  |
| Design the circuit for a sequence recognizer to detect an input sequence of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  Bllustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   | b | <u>-</u>                                                                                                                                           | 08  |
| of '1011'. The sequence recognizer outputs a '1' on the detection of this input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  O6  Discuss any four addressing modes with an example.  Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   |   | OR                                                                                                                                                 |     |
| input sequence. Use JK and D flipflops to implement the circuit.  Describe the basic performance equation. Find the total time required execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at 1GHz frequency.  Discuss any four addressing modes with an example.  Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  Write and explain internal organization of a 2M × 8 dynamic memory chip.  Write the control sequence for execution of the instruction ADD (R <sub>3</sub> ),R <sub>1</sub> O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6 | a |                                                                                                                                                    |     |
| execute the program contains 1000 instructions, out of that 25% instructions requires 4 clock cycles, 40% instructions require 5 clock cycles and remaining instruction requires 3 clock cycles for execution.  The processor is running at 1 <i>GHz</i> frequency.  O6  Discuss any four addressing modes with an example.  Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  O8  Write and explain internal organization of a 2 <i>M</i> × 8 dynamic memory chip.  Write the control sequence for execution of the instruction <i>ADD</i> ( <i>R</i> <sub>3</sub> ), <i>R</i> <sub>1</sub> O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |   | b | input sequence. Use $JK$ and $D$ flipflops to implement the circuit.                                                                               | 10  |
| cycles and remaining instruction requires 3 clock cycles for execution. The processor is running at $1GHz$ frequency.  O6  Discuss any four addressing modes with an example.  Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  O8  Write and explain internal organization of a $2M \times 8$ dynamic memory chip.  Write the control sequence for execution of the instruction $ADD(R_3)$ , $R_1$ O4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |   |   | execute the program contains 1000 instructions, out of that 25%                                                                                    |     |
| b Illustrate the working subroutine with a coding example also explain parameter passing in subroutine.  8 a Write and explain internal organization of a $2M \times 8$ dynamic memory chip.  b Write the control sequence for execution of the instruction $ADD(R_3)$ , $R_1$ 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |   | cycles and remaining instruction requires 3 clock cycles for execution.                                                                            | 06  |
| parameter passing in subroutine. 08  8 a Write and explain internal organization of a $2M \times 8$ dynamic memory chip. 08  b Write the control sequence for execution of the instruction $ADD(R_3), R_1$ 04                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 7 |   |                                                                                                                                                    | 08  |
| chip.  b Write the control sequence for execution of the instruction $ADD(R_3),R_1$ 08  08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |   | b |                                                                                                                                                    | 08  |
| chip.  b Write the control sequence for execution of the instruction $ADD(R_3),R_1$ 08  08                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8 | a | Write and explain internal organization of a $2M \times 9$ dynamic memory                                                                          |     |
| - , , , , , ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |   |   | chip.                                                                                                                                              |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |   |   | -                                                                                                                                                  |     |