















## DISCLAIMER

THIS IS AN APPLICATION EXAMPLE OF A WORKING SOLUTION IN THE LABORATORY. CHIPS AND TECHNOLOGIES BEARS NO RESPONSIBILITY FOR ANY ERRORS IN DRAWING THIS SCHEMATIC.

| SHEET 4 OF 4                           |                    |            |                                    |
|----------------------------------------|--------------------|------------|------------------------------------|
| DK8230SCC                              |                    |            |                                    |
| CHIPS AND TECHNOLOGIES, INC            |                    |            |                                    |
| 3Ø5Ø Zanker Road<br>San Jose, CA 95134 |                    |            |                                    |
| REV.                                   | DATE               | BY         |                                    |
| В                                      | 3–25–87<br>4–07–87 | רסא<br>רסא | INITAL RELEASE<br>SCHEMATIC ERRORS |
| Publication No. 2-230-S                |                    |            |                                    |