#### ELP831 – ASSIGNMENT

### RTL to GDSII flow of mod5 counter

S.V. Swapna manjiri Een212025

#### Gate level schematic:



# Power analysis just after synthesis:



Generated by: Genus(TM) Synthesis Solution 19.12-s121\_1 (Dec 3 2019 15:07:17)

Generated on: Oct 17 2021 16:35:35

Module: design:counter

Technology library: uk65lscllmvbbr\_100c25\_tc

Operating conditions: uk65lscllmvbbr\_100c25\_tc (balanced\_tree)

Wireload mode: top

|                                        | hing (nW) |
|----------------------------------------|-----------|
| counter 8 1.484 2050.434 376.866 2427. | 299       |

Timing analysis just after synthesis:



## Counter simulation:



### Physical design:

### Floor planning and power plannig



### Ring generation

```
innovus 1> Adjusting core size to PlacementGrid : width :8.8 height
innovus 1> The ring targets are set to core/block ring wires. addRing command will consider rows while creating rings. addRing command will disallow rings to go over rows.
addRing command will ignore shorts while creating rings.
Ring generation is complete.
vias are now being generated.
addRing created 8 wires.
ViaGen created 8 vias, deleted 0 via to avoid violation.
    Layer |
                   Created
                                          Deleted
     ME7
                       4
                                            NA
     VI7
                       8
                                             0
     ME8
                                            NA
                       4
```

#### Stripe generation



# Routing and placement:



|                                                           | eated 12 wires.<br>eated 56 vias, de   | leted 0 via to                        | avoid violation. |
|-----------------------------------------------------------|----------------------------------------|---------------------------------------|------------------|
| Layer                                                     | Created                                | Deleted                               |                  |
| ME1<br>  VI1<br>  VI2<br>  VI3<br>  VI4<br>  VI5<br>  VI6 | 12<br>8<br>8<br>8<br>8<br>8<br>8       | NA<br>0<br>0<br>0<br>0<br>0<br>0<br>0 |                  |
|                                                           | ing placeDesign de<br>deleteBufferTree |                                       | .,               |

Timing summary: PRE- CTS

- 1) Setup mode worst case
- 2) Hold mode best case

timeDesign Summary

Setup views included:

worst\_case

| Setup mode                                                        | all | reg2reg                 | default                        |
|-------------------------------------------------------------------|-----|-------------------------|--------------------------------|
| WNS (ns): <br>  TNS (ns): <br>  Violating Paths: <br>  All Paths: |     | 9.267<br>  0.000<br>  0 | 9.285  <br>0.000  <br>0  <br>3 |

| <u> </u>                                              | L                                      |                         |                                  |
|-------------------------------------------------------|----------------------------------------|-------------------------|----------------------------------|
| <br>  DRVs -                                          | Real                                   | Total                   |                                  |
|                                                       | Nr nets(terms)                         | Worst Vio               | Nr nets(terms)                   |
| max_cap<br>  max_tran<br>  max_fanout<br>  max_length | 0 (0)<br>  0 (0)<br>  0 (0)<br>  0 (0) | 0.000<br>  0.000<br>  0 | 0 (0)<br>0 (0)<br>0 (0)<br>0 (0) |

Density: 69.697% Routing <mark>Overflow:</mark> 0.00% H and 0.00% V

Reported timing to dir timingReports Total CPU time: 0.33 sec

Total Real time: 0.0 sec Total Memory Usage: 2079.851562 Mbytes

timeDesign Summary

Hold views included:

best\_case

| ++               |       | +       | ++      |
|------------------|-------|---------|---------|
| Hold mode        | all   | reg2reg | default |
| ++               |       | +       | ++      |
| WNS (ns):        | 0.096 | 0.096   | 0.000   |
| TNS (ns):        | 0.000 | 0.000   | 0.000   |
| Violating Paths: | 0     | 0       | 0       |
| All Paths:       | 3     | 3       | 0       |
| +                |       |         |         |

Density: 69.697%

Routing Overflow: 0.00% H and 0.00% V

Reported timing to dir timingReports

Total CPU time: 0.33 sec Total Real time: 0.0 sec

Total Memory Usage: 2058.429688 Mbytes

# Design final summary: Clock tree synthesis

| optDesign Final Summary                                   |                   |                         |      |                |                    |              |
|-----------------------------------------------------------|-------------------|-------------------------|------|----------------|--------------------|--------------|
| Setup views included: worst_case                          |                   |                         |      |                |                    |              |
| Setup mode                                                | all               | reg                     | 2reg | default        | - <del>+</del><br> |              |
| TNS (  Violating Pa                                       | +                 |                         |      |                |                    |              |
| +                                                         | <del>+</del><br>! | Real                    |      |                | Total              | <b>+</b><br> |
|                                                           | Nr nets(ter       | nets(terms)   Worst Vio |      | Nr nets(terms) | <br>               |              |
| max_cap                                                   |                   |                         |      |                |                    |              |
| Density: 69.697%<br>Routing Overflow: 0.00% H and 0.00% V |                   |                         |      |                |                    |              |

# Post CTS:

| Setup views included:<br>worst_case                            |                          |                         |                                |
|----------------------------------------------------------------|--------------------------|-------------------------|--------------------------------|
| Setup mode                                                     |                          | reg2reg                 | default                        |
| WNS (ns):<br>  TNS (ns):<br>  Violating Paths:<br>  All Paths: | 9.238<br>0.000<br>0<br>6 | 9.277<br>  0.000<br>  0 | 9.238  <br>0.000  <br>0  <br>3 |

| Hold mode                                                   |     |                          |                                |
|-------------------------------------------------------------|-----|--------------------------|--------------------------------|
| Hold views included:<br>best_case                           |     |                          |                                |
| Hold mode                                                   | all | reg2reg                  | default                        |
| WNS (ns): <br>TNS (ns): <br>Violating Paths: <br>All Paths: |     | 0.094<br>0.000<br>0<br>3 | 0.000  <br>0.000  <br>0  <br>0 |
| +                                                           |     | +                        |                                |

# Geometry verification:

```
VG: elapsed time: 0.00

Begin Summary ...
Cells : 0
SameNet : 0
Wiring : 0
Antenna : 0
Short : 0
Overlap : 0
End Summary

Verification Complete : 0 Viols. 0 Wrngs.
```

#### DRC verification:

```
*** Starting Verify DRC (MEM: 2126.7) ***

VERIFY DRC ..... Starting Verification
    VERIFY DRC ..... Initializing
    VERIFY DRC ..... Deleting Existing Violations
    VERIFY DRC ..... Creating Sub-Areas
    VERIFY DRC ..... Using new threading
    VERIFY DRC ..... Sub-Area: {0.000 0.000 18.000 14.600} 1 of 1
    VERIFY DRC ..... Sub-Area : 1 complete 0 Viols.

Verification Complete : 0 Viols.

*** End Verify DRC (CPU: 0:00:00.0 ELAPSED TIME: 0.00 MEM: 0.0M) ***
```

# Connectivity verification:

```
Design Name: counter
Database Units: 2000
Design Boundary: (0.0000, 0.0000) (18.0000, 14.6000)
Error Limit = 1000; Warning Limit = 50
Check all nets

Begin Summary
Found no problems or warnings.
End Summary

End Time: Mon Oct 18 17:19:39 2021
Time Elapsed: 0:00:00.0

******* End: VERIFY CONNECTIVITY *******
Verification Complete: 0 Viols. 0 Wrngs.
(CPU Time: 0:00:00.0 MEM: 0.000M)
```

#### **Final layout:**

