

# SYD8810: Ultra Low Power Bluetooth Low Energy SoC

## 1.1 General Description

The SYD8810 is a low power and high performance Bluetooth Low Energy SoC. This SoC integrates all the essentials of a Bluetooth smart device which includes 32-bit 64MHz ARM Cortex-M0 with 256kB Flash memory, digital interface support and high performance 2.4GHz RF transceiver. A high efficiency DCDC converter is integrated to provide a complete ultra low power SoC solution for stand-alone applications such as IoT and Wearable devices.

# 1.2 Key Features

- Fully qualified Bluetooth Low Energy 4.2 device
- 2.8mA RX radio current, 4.8mA TX radio current
- Cortex M0 32-bit MCU with max. 64MHz clock rate, much more user-friendly than RSIC MCU!
- Ultra low power and excellent performance
   2.4GHz transceiver with built-in balun for compact layout area and low BOM cost
- 8 channel 1MSPS 10-bit SAR ADC
- Highly integrated SoC with 256kB Flash and 24kB Data RAM, OTA supported
- 32MHz and 32.768kHz crystal oscillator circuit with on-chip loading capacitors, no external loading capacitors needed
- Built in buck DCDC converter
- Built in 64MHz and 32.768kHz RC oscillator
- Quadrature Decoder
- Native 7816 interface supported
- Infrared(IR) modulator and receiver supported
- Communication interface options
  - Master I2C x2
  - Master Three/Four-Wire SPI x2 (32MHz)
  - UART x2
- Digital peripherals
  - PWM x6
  - RTC
- Serial Wire Debug(SWD) supported

# 1.3 Applications

- Wearable device (wristband, smart watch, etc.)
- Smart home and industrial automation
- Remote controller
- Health applications (smart scale, etc.)
- HID device (smart remote controller, etc.)

## 1.4 Key Parameters

| zii keyi arameters         |                    |
|----------------------------|--------------------|
| Parameter                  | Value              |
| Max. TX Power              | +4 dBm             |
| RX Sensitivity             | -94dBm             |
| TX Current @0dBm*          | 4.8 mA             |
| RX Current @-94dBm*        | 2.8 mA             |
| Sleep Current wi retention | 2.7μΑ              |
| Deep Sleep Mode Current    | 1 μΑ               |
| Flash                      | 256 kB             |
| Data RAM                   | 24 kB              |
| Supply Voltage             | 1.8~3.6 V          |
| GPIO                       | 21                 |
| Operating Temperature, Tj  | -40~+85 °C         |
| Package Size               | 5.0 x 5.0 x 1.0 mm |

<sup>\*</sup>Condition: VDD=3V, DCDC enable.

For any additional inquiries, please contact us at: <a href="http://www.sydtek.com">http://www.sydtek.com</a>



# **MENU**

| SYD88 | 10: Ultra Low Power Bluetooth Low Energy SoC     | 1  |
|-------|--------------------------------------------------|----|
| 1.1   | General Description                              | 1  |
| 1.2   | Key Features                                     | 1  |
| 1.3   | Applications                                     | 1  |
| 1.4   | Key Parameters                                   |    |
| 2.0   | Introduction                                     | 4  |
| 2.1   | Overview                                         |    |
| 2.2   | Terminology                                      | 4  |
| 2.3   | Pin Assignment and Signal Description            |    |
| 2     | .3.1 QFN32 Pin Assignment and Signal Description |    |
| 3.0   | Operating Specifications                         | 8  |
| 3.1   | Absolute Maximum Ratings                         |    |
| 3.2   | Recommended Operating Conditions                 |    |
| 3.3   | Thermal Specifications                           | 8  |
| 3.4   | DC Characteristics                               |    |
| 3.5   | AC and Timing Characteristics                    | 9  |
| 3     | .5.1 Power-On Sequence                           |    |
|       | .5.2 32MHz Crystal Oscillator                    |    |
|       | .5.3 32.768kHz Crystal Oscillator                |    |
| _     | .5.4 64MHz RC Oscillator                         |    |
|       |                                                  |    |
| 3.6   |                                                  |    |
| _     | .6.1 Transmitter RF Specification                |    |
| 4.0   | Design References                                |    |
| 4.0   | Application Schematics                           |    |
| 4.1   | Layout Design Guidelines                         |    |
| 5.0   | Mechanical Specifications                        |    |
| 5.1   | Mechanical Dimension                             |    |
| 5.2   | Package Marking                                  |    |
| 6.0   | Power States & Sequence                          |    |
| 6.1   | Operation Mode                                   |    |
| 7.0   | System Description                               |    |
| 7.1   | ARM Cortex M0                                    |    |
| 7.2   | Memory                                           |    |
| 7.2   | Bluetooth Low Energy Core                        |    |
| 7.4   | Radio Transceiver                                |    |
| 7.5   | General Purpose ADC (SAADC)                      |    |
| 7.6   | Power Management                                 |    |
| ,.5   |                                                  | 20 |



| 7     | .6.1  | Buck Converter                 | 20 |
|-------|-------|--------------------------------|----|
| 7.7   | GF    | PIO                            | 21 |
| 7.8   | Tir   | mer                            | 21 |
| 7     | .8.1  | Low Speed Timer                | 21 |
| 7     | .8.2  | High Speed Timer               | 21 |
| 7.9   | Re    | al Time Clock (RTC)            | 21 |
| 7.10  | ) W   | atch Dog Timer (WDT)           | 21 |
| 7.11  | L SV  | V Encryption                   | 21 |
| 7.12  | 2 AE  | S Encryption Engine            | 21 |
| 8.0   | Perip | heral                          | 22 |
| 8.1   |       | ırdware Keyscan                |    |
| 8.2   | Qı    | uadrature Decoder              | 22 |
| 8.3   | PV    | VM                             | 22 |
| 8     | 3.3.1 | High speed PWM                 | 22 |
| 8     | 3.3.2 | Low speed PWM (LED Controller) | 22 |
| 9.0   | Inter | faces                          | 24 |
| 9.1   | UA    | ART                            | 24 |
| 9.2   | 120   | <u> </u>                       | 24 |
| 9.3   | SP    | l                              | 25 |
| 9     | .3.1  | Packet Formats                 | 25 |
| 9     | .3.2  | Write Operation                | 25 |
| 9     | .3.3  | Read Operation                 |    |
| 9.4   | ISO   | D-7816-3                       | 27 |
| 9.5   | IR    | Transmitter and Receiver       | 28 |
| 9     | .5.1  | IR Transmitter                 | 28 |
| 9     | .5.2  | IR Receiver                    | 29 |
| 10.0  | Orde  | ring information               | 30 |
| Docum | ent R | evision History                | 30 |



### 2.0 Introduction

#### 2.1 Overview

The SYD8810 chip is highly integrated with ARM® Cortex®-M0 processor, Radio Transceiver, Bluetooth Modem, Bluetooth Low Energy v4.2 baseband, Flash and SRAM, on-chip Balun and digital interfaces such as SPI/I2C/UART etc. The Cortex M0 can operate at 64MHz clock rate for heavy thread computing application, and can also operate at lower clock rate for simple data communication purpose. A built-in DCDC converter is integrated to provide full-solution SoC for stand-alone applications such as IoT and wearable devices.

Figure 1 shows the architecture block diagram of the chip. Refer to the subsequent chapters for detailed information on the functionality of the different interface blocks.



Figure 1. Functional Block Diagram

### 2.2 Terminology

| Term  | Description                    |
|-------|--------------------------------|
| GND   | Ground                         |
| BiDir | Bi-Directional                 |
| PWM   | Pulse Width Modulation         |
| HID   | Human Interface Device         |
| GPIO  | General Purpose Input / Output |



# 2.3 Pin Assignment and Signal Description

# 2.3.1 QFN32 Pin Assignment and Signal Description



Figure 2. QFN32 pin assignments, top view (5mm\*5mm)

Table 1. QFN32 pin assignments

| Pin               | Name  | Туре         | Description                               |
|-------------------|-------|--------------|-------------------------------------------|
| Left side of chip |       |              |                                           |
| 1                 | DEC1  | Power        | 0.9 V regulator digital supply decoupling |
| 2                 | P0.00 | Digital I/O  | General purpose I/O                       |
| 2                 | XL1   | Analog input | Connection for 32.768 kHz crystal (LFXO)  |
| 3                 | P0.01 | Digital I/O  | General purpose I/O                       |
| 5                 | XL2   | Analog input | Connection for 32.768 kHz crystal (LFXO)  |
| 4                 | P0.04 | Digital I/O  | General purpose I/O                       |
| 4                 | AIN2  | Analog input | SAADC input                               |
| 5                 | P0.05 | Digital I/O  | General purpose I/O                       |
| 5                 | AIN3  | Analog input | SAADC input                               |
| 6                 | P0.06 | Digital I/O  | General purpose I/O                       |
| U                 | FU.UU | DIRITAL I/O  | Capacitive touch                          |
| 7                 | P0.09 | Digital I/O  | General purpose I/O                       |
|                   |       |              |                                           |



| Pin              | Name          | Туре                        | Description                                                  |  |  |
|------------------|---------------|-----------------------------|--------------------------------------------------------------|--|--|
|                  |               |                             | Capacitive touch                                             |  |  |
| 8                | P0.10         | Digital I/O                 | General purpose I/O                                          |  |  |
| Lower side of cl | hip           |                             |                                                              |  |  |
| 9                | VDD           | Power                       | Power supply                                                 |  |  |
| 10               | P0.19         | Digital I/O                 | General purpose I/O                                          |  |  |
| 11               | P0.12         | Digital I/O                 | General purpose I/O                                          |  |  |
| 12               | P0.14         | Digital I/O                 | General purpose I/O                                          |  |  |
| 13               | P0.15         | Digital I/O                 | General purpose I/O                                          |  |  |
| 14               | P0.16         | Digital I/O                 | General purpose I/O                                          |  |  |
| 15               | P0.18         | Digital I/O                 | General purpose I/O                                          |  |  |
| 16               | P0.20         | Digital I/O                 | General purpose I/O                                          |  |  |
| Right side of ch | ip            |                             | AK)                                                          |  |  |
|                  | P0.21         |                             | General purpose I/O                                          |  |  |
| 17               | nRESET        | Digital I/O                 | Configurable as pin reset                                    |  |  |
|                  |               | . 0                         | Serial wire debug clock input for debug                      |  |  |
| 18               | SWDCLK        | Digital input               | and programming                                              |  |  |
| 19               | SWDIO         | Digital I/O                 | Serial wire debug I/O for debug and programming              |  |  |
| 20               | P0.22         | Digital I/O                 | General purpose I/O                                          |  |  |
| 21               | P0.23         | Digital I/O                 | General purpose I/O                                          |  |  |
| 22               | P0.24         | Digital I/O                 | General purpose I/O                                          |  |  |
| 23               | ANT           | RF                          | Single-ended radio antenna connection                        |  |  |
| 24               | XC1           | Analog input                | Connection for 32 MHz crystal                                |  |  |
| Upper side of    | chip          |                             |                                                              |  |  |
| 25               | VDD           | Power                       | Power supply                                                 |  |  |
| 26               | P0.25         | Digital I/O                 | General purpose I/O                                          |  |  |
| 27               | P0.28         | Digital I/O                 | General purpose I/O                                          |  |  |
|                  | AIN4<br>P0.30 | Analog input<br>Digital I/O | SAADC input<br>General purpose I/O                           |  |  |
| 28               | AIN6          | Analog input                | SAADC input                                                  |  |  |
| 29               | VSS           | Power                       | Ground                                                       |  |  |
| 30               | DEC4          | Power                       | 1.2 V regulator supply decoupling Input from DC/DC regulator |  |  |
|                  |               |                             | Output from 1.2 V LDO                                        |  |  |
| 31               | DCC           | Power                       | DC/DC regulator output                                       |  |  |
| 32               | VDD           | Power                       | Power supply                                                 |  |  |
| Bottom of chip   |               |                             |                                                              |  |  |



| Pin                  | Name | Туре             | Description                       |  |  |
|----------------------|------|------------------|-----------------------------------|--|--|
| VCC Dower Cround and |      | Dower Cround ned | Exposed die pad must be connected |  |  |
| Die pad              | VSS  | Power Ground pad | to ground (VSS)                   |  |  |





# 3.0 Operating Specifications

## 3.1 Absolute Maximum Ratings

## Table 2. Absolute Maximum Ratings

| Parameters        | Symbol             | Min. | Max.           | Unit | Notes                                                                                       |
|-------------------|--------------------|------|----------------|------|---------------------------------------------------------------------------------------------|
| VDD Voltage       | $V_{VDD}$          | -0.4 | $V_{VDD}$ +0.3 | V    |                                                                                             |
| I/O Voltage       | $V_{DDIO}$         | -0.4 | $V_{DDIO}+0.3$ | V    |                                                                                             |
| Relative Humidity | RH                 | 0    | 50             | %    | Non-condensing, Non-biased                                                                  |
| ESD               | ESD <sub>HBM</sub> |      | 2              | kV   | Class 2 on all pins, as per<br>human body model. JESD22-<br>A114E with 15 sec zap interval. |

#### Notes:

- 1. At room temperature.
- 2. Maximum Ratings are those values beyond which damage to the device may occur.
- 3. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability.
- 4. Functional operation under absolute maximum-rated conditions is not implied and should be restricted to the Recommended Operating Conditions.

# 3.2 Recommended Operating Conditions

Table 3. Recommended Operating Conditions

| Description                                     | Symbol     | Min. | Тур.             | Max.              | Unit | Notes                                          |
|-------------------------------------------------|------------|------|------------------|-------------------|------|------------------------------------------------|
| Ambient Temperature                             | $T_A$      | -40  | 25               | 125               | °C   |                                                |
| Operating Junction Temperature                  | TJ         | -40  | -                | 125               | °C   |                                                |
| Power Supply Voltage for<br>Buck DCDC converter | $V_{VDD}$  | 1.8  | 3.3              | 3.6               | V    | Buck DCDC Power input supply. Includes ripples |
| I/O Supply Voltage                              | $V_{DD}$   | 1.8  | 3.3              | 3.6               | V    | Includes ripples                               |
| Regulator Output Voltage                        | $V_{DEC1}$ | 0.9  | 1.1              | 1.2               | V    | Power for internal digital circuit             |
|                                                 | SPI_CLK    | -    | -                | 32                | MHz  |                                                |
| Serial Clock Frequency                          | I2C_SCL    | -    | 400 <sup>1</sup> | 1000 <sup>2</sup> | KHz  |                                                |

Note: SYDTEK does not guarantee the performance if the operating temperature is beyond the specified limit.

# 3.3 Thermal Specifications

**Table 4. Thermal Specifications** 

| Parameters                   | Symbol         | Min. | Тур. | Max. | Unit | Notes                                          |
|------------------------------|----------------|------|------|------|------|------------------------------------------------|
| Storage Temperature          | T <sub>S</sub> | -40  | -    | 125  | °C   |                                                |
| Lead-free Solder Temperature | $T_P$          | -    | -    | 245  | °C   | Refer to Package Handling Information document |



#### 3.4 DC Characteristics

Table 5. DC Electrical Specifications

| Parameters                       | Symbol                | Min. | Тур. | Max. | Unit | Conditions                                          |
|----------------------------------|-----------------------|------|------|------|------|-----------------------------------------------------|
| DCDC Converter Input Voltage     | $V_{VDD}$             | 1.8  | 3.3  | 3.6  | V    |                                                     |
| DCDC Converter Output Voltage    | $V_{Buck\_OUT}$       | 1.1  | 1.25 | -    | V    |                                                     |
| DCDC Converter Output Current    | I <sub>Buck_Out</sub> | -    | -    | 40   | mA   | Max current w/i keep setting output voltage         |
| DCDC Converter Output Ripple     | $R_{\text{Buck}}$     | -    | 30   | -    | mV   | Max. Ripple on DCDC converter output (Peak to Peak) |
| Power Consumption <sup>2</sup>   |                       |      |      |      |      |                                                     |
| TX RF Current @Pout = 0dBm       |                       |      | 4.8  |      | mA   | $@V_{VDD} = 3V$ with DCDC enable                    |
| RX RF Current @Sensitivity level |                       |      | 2.8  |      | mA   | $@V_{VDD} = 3V$ with DCDC enable                    |
| Supply Current @ Sleep           | I <sub>SLEEP</sub>    | -    | 2.7  | -    | μΑ   | $@V_{VDD} = 3V$ with DCDC enable                    |
| Supply Current @ Deep sleep      | $I_{PD}$              | -    | 1    | -    | μΑ   | $@V_{VDD} = 3V$ with DCDC enable                    |

#### Notes:

- 1. Electrical Characteristics are defined under recommended operating conditions.
- 2. All the parameters are tested under operating conditions:  $V_{VDD}$  = 3.0V, DCDC Buck enable mode at  $T_A$  = 25°C

## 3.5 AC and Timing Characteristics

# 3.5.1 Power-On Sequence



Figure 3. Power-On Sequence

# 3.5.2 32MHz Crystal Oscillator

The 32MHz Pierce crystal oscillator is designed for ultra low power consumption and high stability. The 32MHz oscillator can be trimmed without external capacitors. Two digital controlled trimming loading capacitors are integrated and optimally designed for 10pF XTAL. Digital controlled capacitors could ease and speed up tuning procedure of XTAL frequency accuracy. The simplified schematic of the 32MHz crystal is shown in Figure 4.





Figure 4. 32MHz Crystal Oscillator Circuit

Table 6. 32MHz Crystal Oscillator Specifications

| Parameters                             | Symbol                  | Min. | Тур.        | Max.        | Unit | Conditions                                                                |
|----------------------------------------|-------------------------|------|-------------|-------------|------|---------------------------------------------------------------------------|
| Crystal Oscillator Frequency           | F <sub>X32M</sub>       | -    | 32          |             | MHz  |                                                                           |
| Crystal Oscillator Frequency tolerance | F <sub>X32M_TOL</sub>   | -    | <u>+</u> 10 | <u>+</u> 20 | ppm  | Frequency tolerance depends on XTAL Spec.                                 |
| Equivalent series Resistor             | ESR <sub>X32M</sub>     |      | 30          | 100         | Ω    |                                                                           |
| Loading Capacitor                      | $C_{L_X32M}$            |      | 10          |             | pF   | Built in digital controlled trimming loading cap, no external cap needed. |
| XTAL Drive Power                       | $P_{DRIVE\_X32M}$       |      |             | 100         | uW   |                                                                           |
| XTAL OSC Start Up Time                 | T <sub>START_X32M</sub> |      | 1.5         | 2.5         | ms   | Depends on XTAL                                                           |

Notes: Electrical Characteristics are defined under recommended operating conditions

# 3.5.3 32.768kHz Crystal Oscillator

The 32.768 kHz oscillator is designed optimally for XTAL with C-Load =12.5pF, and no internal trimming capabilities and 32.768kHz clock is used as the clock source in the Sleep or Power Down modes.



Figure 5. 32.768kHz Crystal Oscillator Circuit

Table 7. 32.768kHz Crystal Oscillator Specifications

| Parameters                             | Symbol                | Min. | Тур.        | Max. | Unit      | Conditions                                |
|----------------------------------------|-----------------------|------|-------------|------|-----------|-------------------------------------------|
| Crystal Oscillator Frequency           | $F_{X32k}$            |      | 32.768      |      | kHz       |                                           |
| Crystal Oscillator Frequency tolerance | F <sub>X32k_TOL</sub> |      | <u>+</u> 20 |      | ppm       | Frequency tolerance depends on XTAL Spec. |
| Equivalent series Resistor             | ESR <sub>X32k</sub>   |      | 50          | 80   | $k\Omega$ |                                           |



| Load Capacitor     | $C_{L\_X32k}$           | 12.5 |   | pF | Built internal fixed load cap for 12.5pF XTAL |
|--------------------|-------------------------|------|---|----|-----------------------------------------------|
| XTAL Drive Power   | $P_{DRIVE\_X32k}$       |      | 1 | uW |                                               |
| XTAL Start Up Time | T <sub>START X32k</sub> | 0.3  | 1 | S  |                                               |

#### 3.5.4 64MHz RC Oscillator

The 64MHz RC oscillator is designed for high speed wake up and high computing power application. Due to characteristic of RC oscillator, calibration is needed before switching to 64MHz RC oscillator mode.

Table 8. 64MHz RC Oscillator Specifications

| Parameters                        | Symbol                 | Min. | Тур.       | Max.       | Unit | Conditions |
|-----------------------------------|------------------------|------|------------|------------|------|------------|
| RC Oscillator Frequency           | F <sub>RC64M</sub>     |      | 64         |            | MHz  | XIU        |
| RC Oscillator Frequency tolerance | F <sub>RC64M_TOL</sub> |      | <u>+</u> 1 | <u>+</u> 5 | %    |            |
| Oscillator Start Up Time          | T <sub>ST_RC64M</sub>  |      | 2.5        |            | us   |            |

**Notes:** Electrical Characteristics are defined under recommended operating conditions

#### 3.5.5 32.768kHzRC Oscillator

The 32.768kHz RC oscillator is designed for low cost applications without additional 32.768kHz XTAL. Due to characteristic of RC oscillator, calibration is needed before switching to 32.768kHz RC oscillator mode.

Table 9. 32.768kHz RC Oscillator Specifications

| Parameters                                       | Symbol                  | Min. | Тур.         | Max.         | Unit | Conditions                                                |
|--------------------------------------------------|-------------------------|------|--------------|--------------|------|-----------------------------------------------------------|
| RC Oscillator Frequency                          | F <sub>RC32k</sub>      |      | 32.768       |              | kHz  |                                                           |
| RC Oscillator Frequency tolerance                | F <sub>RC32k_TOL</sub>  |      | <u>+</u> 2   |              | %    |                                                           |
| RC Oscillator Frequency tolerance,<br>Calibrated | F <sub>RC32k_TOL</sub>  |      | <u>+</u> 250 | <u>+</u> 500 | ppm  | Calibration needed before switching to RC oscillator mode |
| Start Up Time                                    | T <sub>START_X32K</sub> |      | 100          |              | us   |                                                           |

Notes: Electrical Characteristics are defined under recommended operating conditions

## 3.6 RF Specifications

# 3.6.1 Transmitter RF Specification

Table 10. Transmitter Specifications

| Parameters                             | Symbol                           | Min. | Тур. | Max. | Unit     | Conditions                      |
|----------------------------------------|----------------------------------|------|------|------|----------|---------------------------------|
| Frequency Range                        | $FR_{TX}$                        | 2402 | -    | 2480 | MHz      |                                 |
| Max. Output Power                      | $P_{O,MAX}$                      | -    |      | 4    | dBm      |                                 |
| Default Output Power                   | $P_{O,DEF}$                      |      | 0    |      | dBm      |                                 |
| Output Power Adjust Range              | $P_{O,ADJ}$                      | -30  |      | 4    | dBm      |                                 |
| Output Power Variation                 | $P_{O,VAR}$                      |      | 2.0  |      | dBm      | All channels TX power variation |
| TX 20dB Bandwidth                      | $BW_{20dB}$                      |      |      | 1150 | kHz      |                                 |
| 1 <sup>st</sup> Adjacent Channel Power | $P_{AJC1}$                       |      |      | -20  | dBc      |                                 |
| 2 <sup>nd</sup> Adjacent Channel Power | $P_{AJC2}$                       |      |      | -40  | dBc      |                                 |
| Delta F1 Frequency Deviation           | $\Delta\mathrm{f1}_\mathrm{AVG}$ | 225  |      | 275  | kHz      |                                 |
| Delta F2 Frequency Deviation           | $\Delta\mathrm{f2}_\mathrm{AVG}$ | 185  |      |      | kHz      |                                 |
| AVG Delta F2/ Delta F1                 | $\Deltaf_{\text{AVG}}$           | 0.8  |      |      |          | Δf2AVG/Δf1AVG                   |
| Frequency Offset                       | $F_{OFFSET}$                     | -150 |      | 150  | kHz      |                                 |
| Carrier Frequency Drift                | $CF_{DRIFT}$                     |      |      | 50   | kHz      |                                 |
| Carrier Frequency Drift rate           | $CF_{DRIFT\_Rate}$               |      |      | 20   | kHz/50μs |                                 |



| 2 <sup>nd</sup> Harmonics Power Level | Har <sub>2nd</sub> | -40 | dBm | @Pout = 0dBm |
|---------------------------------------|--------------------|-----|-----|--------------|
| 3 <sup>rd</sup> Harmonics Power Level | Har <sub>3rd</sub> | -45 | dBm | @Pout = 0dBm |

Notes: Electrical Characteristics are measured under BLE specification and recommended operating conditions

# 3.6.2 Receiver RF Specification

Table 11. Receiver Specifications

| Parameters                   | Symbol                            | Min. | Тур. | Max. | Unit | Conditions                      |
|------------------------------|-----------------------------------|------|------|------|------|---------------------------------|
| Frequency Range              | $FR_{RX}$                         | 2402 |      | 2480 | MHz  |                                 |
| Maximum Input Power          | $RX_{MAX}$                        |      | 0    |      | dBm  |                                 |
| Ideal Signal Sensitivity     | $SEN_{IDEAL}$                     |      | -94  |      | dBm  |                                 |
| Dirty Signal Sensitivity     | $SEN_{DIRTY}$                     |      | -92  |      | dBm  |                                 |
| C/I and Selectivity          |                                   |      |      |      |      |                                 |
| C/I Co-Channel               | C/I <sub>co</sub>                 |      | 9    |      | dB   |                                 |
| C/I Adjacent +1MHz           | $\mathrm{C/I}_{\mathrm{1M}}$      |      | -1   |      | dB   |                                 |
| C/I Adjacent +2MHz           | $C/I_{2M}$                        |      | -38  |      | dB   |                                 |
| C/I Adjacent≧ +3MHz          | C/I <sub>3M</sub>                 |      | -48  |      | dB   |                                 |
| C/I Image Channel            | C/I <sub>IMG</sub>                |      | -25  |      | dB   |                                 |
| C/I Image+1M Channel         | $C/I_{IMG+1M}$                    |      | -35  |      | dB   |                                 |
| Inter-Modulation Performance |                                   |      |      |      |      |                                 |
| IMD performance              | IMD                               |      | -24  |      | dBm  | 3rd, 4th and 5th offset channel |
| Blocking Performance         |                                   |      |      |      |      |                                 |
| Blocking 30~2000MHz          | P <sub>BLK_30~2000</sub>          | -10  |      |      | dBm  |                                 |
| Blocking 2003~2399MHz        | P <sub>BLK_2003~23</sub>          | -30  |      |      | dBm  |                                 |
| Blocking 2484~2997MHz        | P <sub>BLK_2484~29</sub><br>97MHz | -30  |      |      | dBm  |                                 |
| Blocking 3000MHz~12.75GHz    | P <sub>BLK_3~12.75G</sub>         | -10  |      |      | dBm  |                                 |

Notes: Electrical Characteristics are measured under BLE specification and recommended operating conditions



# 4.0 Design References

# 4.1 Application Schematics



Figure 6. Reference Application Circuit (32.768k xtal is optional)

Table 12. BOM of SYD8810

| Designator    | Value                    | Description                             | Footprint    |
|---------------|--------------------------|-----------------------------------------|--------------|
| C4, C5        | 100 nF                   | Capacitor, X5R, ±20%                    | 0402         |
| C9            | 4.7 μF                   | Capacitor, X5R, ±20%                    | 0603 or 0402 |
| C10           | <b>10</b> μF recommended | Capacitor, X5R, ±20%                    | 0603         |
| L2            | 4.7 μΗ                   | Inductor, IDC, min = 50 mA, $\pm$ 20%   | 0805         |
|               |                          | CMI201209U3R3KT                         |              |
|               |                          | CPY160808T-4R7M-NP                      |              |
| U1            | SYD8810                  | ULP Bluetooth low energy SoC            | QFN48        |
| X1            | 32 MHz                   | 32 MHz, CL = 10 pF, Tol: ±10ppm         | 3225         |
| X2 (optional) | 32.768 kHz               | 32.768 kHz, CL = 12.5 pF, Tol: $\pm$ 20 | 3215         |



|  | ppm |  |
|--|-----|--|
|  |     |  |

### 4.2 Layout Design Guidelines

**Precaution:** PCB layout is extremely important to minimize parasitical capacitance and line inductance.

The following layout guidelines are recommended to achieve optimum performance.

- 1. Make sure RF 50-ohm trace is with GND continuation.
- 2. Place the DCDC inductor close to the DCC pin. Keep the traces short and wide enough.
- 3. Place bypass capacitors near the input/output pins.
- 4. Place 4.7uF C9 near Pin48 VDD.
- 5. Route PIN45 VSS to gnd plane by VIA (4layer PCB), or route PIN45 VSS to bottom layer by VIA (2layer PCB), DO NOT connect PIN45 VSS to top layer gnd; \*\* PIN45 VSS is dirty DCDC gnd.
- 6. Connect PIN49 GND to top layer GND though the three corners (except PIN45 VSS corner), and connect to bottom layer GND by 9 VIAs;
- 7. Place the crystal and its components close to the oscillator side and near the oscillator pins.
- 8. Ensure that the ground plane under the oscillator and its components are in good quality.
- 9. Avoid long connections to the crystal and also to the load capacitor which may create a large loop on the PCB.
- 10. Do not route any digital-signal lines on the opposite side of the PCB under the RF trace and crystal area.
- 11. Keep other digital signal lines, especially clock lines and frequently switching signal lines, as far away from crystal/analog/RF connections as possible.
- 12. Place at least 9 ground vias directly under IC thermal PAD for good grounding and thermal dissipation.





# **5.0 Mechanical Specifications**

# 5.1 Mechanical Dimension





| SYMBOL. | MILLIMETER |          |       |  |  |  |
|---------|------------|----------|-------|--|--|--|
| SINDOL  | MIN        | NOM      | MAX   |  |  |  |
| A       | 0.70       | 0.75     | 0.80  |  |  |  |
| Al      | 0          | 0.02     | 0.05  |  |  |  |
| ь       | 0.20       | 0.25     | 0.30  |  |  |  |
| bl      | (          | 0. 18KEF |       |  |  |  |
| ъ2      | 0.20       | 0.25     | 0.30  |  |  |  |
| c       | 0. 203REF  |          |       |  |  |  |
| D       | 4.90       | 5.00     | 5. 10 |  |  |  |
| D2      | 3.40       | 3.50     | 3. 60 |  |  |  |
| •       | 0. 50BSC   |          |       |  |  |  |
| Nd      | 3          | . 50BSC  |       |  |  |  |
| Ne      | 3          | . 50BSC  |       |  |  |  |
| E       | 4. 90      | 5.00     | 5. 10 |  |  |  |
| E2      | 3.40       | 3. 50    | 3. 60 |  |  |  |
| L       | 0.35       | 0.40     | 0.45  |  |  |  |
| L1      | 0          | ).15KEF  |       |  |  |  |
| h       | 0.30       | 0.35     | 0.40  |  |  |  |
| K       | 0.35XEF    |          |       |  |  |  |
| K1      |            | 0.225827 |       |  |  |  |

Figure 7. Package Outline Diagram and Dimension



# 5.2 Package Marking

Refer to Figure 8 for the code marking location on the device package.



Figure 8. Package Marking (QFN48: 6\*6, QFN32 5\*5)

Table 13. Code Identification

| rabic 101 code lacita |                         |  |
|-----------------------|-------------------------|--|
| Marking               | Description             |  |
|                       | SYDTEK Date Code        |  |
|                       | Y: Assembly year        |  |
|                       | e.g. (Yearly 2018) -> 8 |  |
| LYWWXXXXXXX           | WW: Assembly week       |  |
|                       | e.g. (Weekly 16) -> 16  |  |
|                       | XXXXX: NO.              |  |
|                       | e.g. 433CE12            |  |
|                       |                         |  |



# 6.0 Power States & Sequence

# 6.1 Operation Mode

| State      | Functional Description                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Deep sleep | All power supplies are off except I/O for pin wake-up. All clocks are gated.  System can be woken up by configured external pin. When it happens, SYD8810 resets from boot-up state.                                                                                                                                                                                                                                                             |
| Sleep      | Active clocks (32MHz xtal and 64MHz RCOSC) are off, and the sleep clock (32.768kHz) remain working. Certain engines' power are off.  Two types of sleep modes are provided in SYD8810. When CPU uses 32MHz crystal clock together with Bluetooth, it follows Bluetooth sleep mode aligning to connection interval. When CPU uses internal 64MHz RC clock, it can set CPU sleep mode independently and woken up by timer or Bluetooth interrupts. |
| Standby    | This is the default state after power-up. All clocks are working but the RF is inactive.                                                                                                                                                                                                                                                                                                                                                         |
| TX         | This mode is entered when Bluetooth link-layer determines to send transmission packets.                                                                                                                                                                                                                                                                                                                                                          |
| RX         | This mode is entered when Bluetooth link-layer determines to receive an incoming packet.                                                                                                                                                                                                                                                                                                                                                         |



# 7.0 System Description

#### 7.1 ARM Cortex M0

The ARM® Cortex®-M0 processor is the smallest ARM processor available. It provides ultra low power consumption and minimal code of the processor to enable developers to achieve 32-bit performance. With its friendly architecture, users can develop applications easily and fast.

SYD8810 supports dynamic clock technology for various applications ranging from 8MHz to 64MHz. The CPU clock can be configured to use internal 64MHz RC clock or 32MHz crystal clock. When using RC clock, MCU can run independently with Bluetooth link-layer and switch on and off at users' discretion. When using 32MHz crystal clock, it should follow the working period of Bluetooth (the Bluetooth working period can be determined by MCU).

SWD (Serial-Wire Debug) is supported for powerful debug and trace features with two connection pins.

SYD8810 has 24kB ROM for boot-up and BLE protocol stack, 256kB flash for profile/application, 32kB exchange/data SRAM.

### 7.2 Memory

- ROM: 32kB internal ROM is for the Boot code and Bluetooth Low Energy protocol stack firmware.
- Data RAM: 32kB Data RAM is integrated, 12kB will be used up by ROM(BLE stack), 20kB is available for application.
  - 0x2000 0000 ~ 0x2000 3000 (12kB) is used by ROM.
  - 0x2000 3000 ~ 0x2000 8000 (20kB) is available for application
- Flash: 256kB flash is integrated for code and firmware storage.



图 9. Data RAM 地址映射

# 7.3 Bluetooth Low Energy Core

The Bluetooth Low Energy Core is SIG Qualified. It is fully compliant with Bluetooth Smart v4.2 slave-role controller and provides qualified features as below:

- Bluetooth low energy stack: All layers up to GATT including (PHY, LL, HCI, L2CAP, GAP, SM, ATT/GATT)
- Slave-Role Link layer
  - Slave-required PDU types
  - Encryption/Decryption
- L2CAP
  - Slave connection update



- Attribute channel
- Security channel
- GAP/ATT/GATT: Mandatory protocols
- Security Management
  - Key generation and passing
  - Automatic security engine
- DTM: For RF qualification
- Profile configuration
  - Initialization
  - Flexibility and testability

#### 7.4 Radio Transceiver

The SYD8810 integrates high performance 2.4GHz radio transceiver for Bluetooth radio specification. With the built-in on-chip balun, SYD8810 does not need external balun circuit to minimize BOM. The integrated high efficiency PA can transmit up to +4dBm RF power for class 2 operation, while the integrated low-IF receiver can provide excellent sensitivity up to -94dBm and outstanding interference rejection capability.

### 7.5 General Purpose ADC (SAADC)

The SYD8810 integrates a low power 10-bit general purpose Analog-to-Digital Converter (GPADC) with 1MHz sampling rate. It can operate as a 9-channel ADC by switching the GPADC input. One channel is for internal Battery Voltage detection ( $V_{VDD}$ ), while the other eight are configured to monitor eight GPIOs. For better accuracy, internal reference voltage calibration is preferred. Sensing applications as battery monitoring, temperature resister, analog signal sampling could be applied with this GPADC.



Figure 10. GPADC Internal Channel MUX and Resister Divider Configuration



### 7.6 Power Management

The SYD8810 integrates a power management unit for handheld or wearable devices with DCDC converter. The DCDC converter transforms battery voltage to a lower/higher internal voltage with minimal power loss. The DCDC converter could provide excellent power efficiency with adaptive loading current setting. The DCDC Buck converter can be bypassed when the supply voltage drops to the lower limit of the voltage range, and external DCDC converter is also supported. It can provide power solution for one-cell Lithium-lon, one-cell or two serial alkaline battery applications where the output voltage is adjustable, 1.15V~3.6V.

#### 7.6.1 Buck Converter

Higher performance DCDC Buck converter would bring up better battery life time. To ensure longest battery life, Buck converter has an optional bypass mode under light load current. The reduction in supply voltage level from a high voltage to a low voltage reduces the peak power drain from the battery. For better conversion efficiency, DC resistance ( $R_{DC}$ ) should be less than 0.25ohm.



Figure 11. DCDC Buck Converter Configuration

Table 14. Buck Converter Specifications

| Parameters            | Symbol                 | Min. | Тур. | Max. | Unit | Conditions            |
|-----------------------|------------------------|------|------|------|------|-----------------------|
| Input Voltage         | V <sub>In,Buck</sub>   | 1.8  | 3.3  | 3.6  | V    |                       |
| Output Voltage        | $V_{DCDC,Buck}$        | 1.8  | 3.3  | 3.6  | V    |                       |
| Converting Efficiency | $Eff_{Buck}$           |      | 88   |      | %    | @10mA Loading current |
| Maximum Load Current  | I <sub>Load,Buck</sub> |      |      | 40   | mA   |                       |
| Output Ripple Voltage | $V_{RIPPLE,Buck}$      |      | 30   |      | mV   |                       |



#### **7.7 GPIO**

SYD8810 offer maximum 32 GPIOs and 2 SWD debug ports (SWDCLK, SWDIO). SWDCLK and SWDIO pins should be pulled low during SYD8811 booting procedure.

#### **GPIO** features:

- · Configurable output drive strength
- · Optional internal pull-up resistors
- · Configurable input polarity
- Support both high or low level triggered pin wake-up
- · Each GPIO can be individually mapped to any digital function for layout flexibility
- Hardware de-bounced GPIO

#### 7.8 Timer

SYD8810 integrates 4 low speed Timers and 1 high speed Timer.

### 7.8.1 Low Speed Timer

SYD8810 provide 4 low speed timers with 32-bit width.

Timer0~Timer3 are running with 32.768kHz clock from 32kHz XTAL or 32kHz RC clock.

Timer interrupt can wakeup CPU from sleep mode. Timer3 is reserved for Rom Code.

## 7.8.2 High Speed Timer

The high speed timer works with the 32MHz RC clock, which has 16-bit width for high speed and accurate timing application. Two operating modes are provided, one -time or continuous, an interrupt to MCU can be triggered by timer at the end of period.

## 7.9 Real Time Clock (RTC)

SYD8810 offer one RTC timer for real time clock application.

### 7.10 Watch Dog Timer (WDT)

SYD8810 offer one 16-bit countdown watchdog timer for supervisor purpose. It also runs at 32.768kHz clock for maximum 2sec supervisor time to execute system reset due to a hardware fault or program error.

### 7.11 SW Encryption

SYD8810 offer 48bits encryption key for flash code protection.

### 7.12 AES Encryption Engine

The AES engine accelerates the algorithm calculations that are needed for implementing the user defined security algorithm. The AES encryption block supports 128 bit AES encryption. It can be used for a range of cryptographic functions like hash generation, digital signatures, and keystream generation for data encryption/decryption.



# 8.0 Peripheral

### 8.1 Hardware Keyscan

SYD8810 provides an 8x20 keyscan decoder for maximum 8 rows and 20 columns. The row and column could be assigned in specified IO for flexible configuration and layout.

When key is pressed, the keyscan circuit would auto scan the defined matrix and report to firmware in FIFOs.

### 8.2 Quadrature Decoder

SYD8810 provides a quadrature decoder for HID application. It could detect quadrature encoder signals and report to firmware in FIFOs. Also support can sleep wakeup function.

#### 8.3 PWM

SYD8810 integrates four channel low speed PWM and six channel high speed PWM.

### 8.3.1 High speed PWM

SYD8810 integrates six channels high speed PWM with max. 32MHz clock with the following characters

- The period can be configured (four channels are the same).
- > Each channel can be configured its ratio and initial polarity independently.
- The period, duty cycle can be update dynamically (be in effect next period)
- > The pulse could to be center-aligned or edge-aligned.



Figure 13. Edge-aligned PWM

### 8.3.2 Low speed PWM (LED Controller)

SYD8810 integrates four adjustable PWM generators which are controlled by individual register and could be mux out at three different GPIOs. The minimum positive or negative width of PWM is 1/32ms and flexible setting ranges from 1 to 255 steps. Buzzer or LED dimming could be controlled by PWM signal with pre-defined PWM duty.





Figure 14. PWM Timing Setting Diagram

SYD8810 integrate LED controller which provide general On-OFF mode and Breathing light mode. The minimum LED on width is 1/32s with max 255 steps. LED ON-OFF repetition times could be configured as continuous or  $1^{\sim}127$  times. Register table has setting description details. T1, T2, T3 are 8-bit width control register with minimum step 31.25ms.

For Breathing light mode, min, max, T4 are 8-bit width control register with minimum step 0.5ms. The sp is defined as breath mode speed with 4-bit width control resister with minimum step, 31.25us.



Figure 15. LED ON-OFF Setting Diagram



Figure 16. LED Breathing Light Setting Diagram



## 9.0 Interfaces

#### **9.1 UART**

The SYD8810 has two sets of UART interface (UARTO, UART1) for serial asynchronous communication between devices. UART-0 has CTS/RTS hard flow control for option. Data frame configuration is as eight (8) data bits, with parity bit, and one (1) stop bit shown figure below.



Figure 17. UART Data Frame

Table 15. UART Characteristics

| Parameters         | Symbol             | Min. | Тур. | Max.   | Unit | Conditions |
|--------------------|--------------------|------|------|--------|------|------------|
| Baud Rate          | BR                 | 1200 |      | 921600 | bps  |            |
| Baud Rate Accuracy | BR <sub>ACCU</sub> |      |      | 3.0    | %    |            |

### 9.2 I2C

The SYD8810 has two sets of I2C interface (I2C\_0, I2C\_1) for 2-wire bi-directional communication between devices. The I2C supports wide range of data rate from 31.25kHz to 1000kHz in register controls. Multiple Read modes are supported as current read, random read, and sequential read. Write mode also support byte write and page write.



Figure 18. I2C Control Byte Format



Figure 19. I2C Byte Write Format



Figure 20. I2C Page Write Format





Figure 21. I2C Current Read Format



Figure 22. I2C Random Read Format



Figure 23. I2C Sequential Read Format

#### 9.3 SPI

The SYD8810 provides two configurations of SPI interfaces. One is four wire SPI, as CSN (chip select), SCLK (clock), SDI (MOSI data) and SDO (MISO data) and the other is two or three wire SPI interface as CSN (chip select) – optional, SCLK (clock), SDIO (bi-directional Data). These two configurations are for master operation only, slave mode is not supported.

### 9.3.1 Packet Formats

The transmission protocol consists of the two operation modes:

- Write Operation.
- Read Operation.

Both of the two operation modes consist of two bytes. The first byte contains the address (seven bits) and has bit-7 as its MSB to indicate data direction. The second byte contains the data.



Figure 24. Four-wire or Three/Two-wire SPI Transmission Protocol

#### 9.3.2 Write Operation

A write operation is always initiated by the SYD8810 and consists of two bytes, which the data is going from the host controller to the device. The first byte contains the 7 bits address and has a "1" as its MSB to indicate data direction. The second byte contains the full 8 bits data. The communication is synchronized by SCLK. The SYD8810 changes SDIO or SDI on the falling edges of SCLK and the device reads SDIO or SDI on the rising edges of SCLK.





Figure 25. Four-wire SPI Write Operation



Figure 26. Three/Two-wire SPI Write Operation

### 9.3.3 Read Operation

A read operation is initiated by the host controller and consists of two bytes. The first byte contains 7-bit address specified by SYD8810 and has a "0" as its MSB to indicate data direction. The second byte contains the full 8 bits data and is driven by the slave device. This communication is synchronized by SPI\_SCLK. For three/two-wire SPI, SDIO is changed on the falling edges of SCLK and is read on every rising edge of SCLK. SYD8810 release SDIO bus and handover the control of SDIO bus to the device on the falling edge of last address bit.



Figure 27. Four-wire SPI Read Operation



Figure 28. Three/Two-wire SPI Read Operation



#### 9.4 ISO-7816-3

SYD8810 integrates one Smart Card Controller supports asynchronous 3V smartcards. The device is controlled by an ISO 7816-3 interface and is capable of card activation · deactivation · cold/warm reset · ATR parsing and data exchange.

- Compliant to ISO/IEC 7816-3: 1997
- Supports FIFO 8 bytes
- Interrupt report
- Flexible clock frequency and baud rate
- Parity/error check and resend
- T=0 protocol
- Wait time configuration
  - o ATR wait time
  - o Reset time
  - Guard time



Figure 29. Function block of ISO7816



Figure 30. Activation, Cold Reset and ATR





Figure 31. Deactivation Sequence

### 9.5 IR Transmitter and Receiver

SYD8810 integrates an IR transmitter and Receiver for remote controller applications.

### 9.5.1 IR Transmitter

The Infrared generator provides a flexible way of transmitting any IR code used in remote controls. It has an efficient message queue where users can describe the waveform of a specific IR command in just a few bytes independently from the protocol.

- Flexible carrier frequency and duty cycle.
- Flexible MARK and SPACE.
- Any IR remote control protocol.
- Supported 8 commands message queue in the FIFO.
- Interrupt report



Figure 32. Function block of IR Generator



NEC code:



Figure 33. Waveform format of NEC code

RC5 code:



Figure 34. Waveform format of RC5 code

### 9.5.2 IR Receiver

SYD8810 offer Infrared receiver can detect level change of infrared signal. When detect a level change, the receiver will trigger an interrupt to report MCU that the signal's level and duration time prior to the signal change for algorism learning.



Figure 35. IR Receiver



# 10.0 Ordering information

| Part number | Package            | Packing   | Minimum Order Quantity |
|-------------|--------------------|-----------|------------------------|
| SYD8810QN32 | QFN 5mmx5mm 32-Pin | Tape Reel | 3K                     |
|             |                    |           |                        |

# **Document Revision History**

SYDTEK 盛芯微官方网站: <a href="http://www.sydtek.com">http://www.sydtek.com</a>