INTRO. TO COMP. ENG. CHAPTER XI-1 DATAPATH ELEMENTS •CHAPTER XI

# **CHAPTER XI**

# **DATAPATH ELEMENTS**

READ DATAPATH ELEMENTS FREE-DOC ON COURSE WEBPAGE

#### INTRO. TO COMP. ENG. **CHAPTER XI-2 DATAPATH ELEMENTS**

# DATAPATH ELEMENTS DATAPATH ELEMENTS

-INTRODUCTION

INTRODUCTION

- So far we have discussed many small components and building blocks.
- One final step in our building blocks before we can start to piece together a microprocessor is various datapath elements.
  - We have already discussed portions of these datapath elements in terms of other components and building blocks.
  - We will now consider some of these components and building blocks in ways that will make the design of a microprocessor a little easier in the next chapter.

# **REGISTER FILES**

REGISTER LAYOUT

•DATAPATH ELEMENTS
-INTRODUCTION

• A general  $m \times n$  register file with m registers that are each n-bits wide is illustrated below.



• The  $r_k$  and  $w_j$  signals indicate which register to read/write, respectively.

INTRO. TO COMP. ENG. CHAPTER XI-4 DATAPATH ELEMENTS

# **REGISTER FILES**

WRITE DECODER

•DATAPATH ELEMENTS
•REGISTER FILES
-REGISTER LAYOUT

For writing to a register, we include a write address with decoder.



A given Write Address (with Write Enable = 1) selects which register, 0 through m - 1, to store the input from Data In.

INTRO. TO COMP. ENG. CHAPTER XI-5 DATAPATH ELEMENTS

# **REGISTER FILES**

READ DECODER

- •DATAPATH ELEMENTS
  •REGISTER FILES
  -REGISTER LAYOUT
  -WRITE DECODER
- For reading from a register, we include a read address with decoder.



- A given Read Address (with Read Enable = 1) selects which register, 0 through m 1, to read from and output to Data Out.
- Could have multiple data outputs with multiple read address decoders.

# INTRO. TO COMP. ENG. CHAPTER XI-6

**DATAPATH ELEMENTS** 

# REGISTER FILES

32-BIT WORD, 32 REGISTERS

•REGISTER FILES
-REGISTER LAYOUT
-WRITE DECODER

-READ DECODER

• For the upcoming datapath designs in the next chapter, we want to have a 32x32 register file with one write input and two read outputs.

X<sub>ra</sub> - X read address

Y<sub>ra</sub> - Y read address

Z<sub>wa</sub> - Z write address

X<sub>do</sub> - X data out

Y<sub>do</sub> - Y data out

Z<sub>di</sub> - Z data in

rwe - register write enable

Clk  $Z_{wa}$   $Z_{wa}$   $Z_{wa}$   $Z_{wa}$   $Z_{wa}$   $Z_{wa}$   $Z_{va}$   $Z_{va}$ 

Note: Two data outputs implemented with two read address decoders.

## INTRO. TO COMP. ENG. CHAPTER XI-7 DATAPATH ELEMENTS

# ADDER/SUBTRACTOR

GENERAL UNIT DIAGRAM

- •REGISTER FILES
  - -WRITE DECODER
  - -READ DECODER
  - -32X32 REGISTER FILE
- An n-bit adder/subtractor unit is often illustrated as follows.



This unit would have n full-adders internally.

INTRO. TO COMP. ENG. CHAPTER XI-8 DATAPATH ELEMENTS

# ADDER/SUBTRACTOR

OTHER UNIT SIGNALS

•REGISTER FILES
•ADDER/SUBTRACTOR
-GENERAL UNIT DIAGRAM

 Other signals often included with an adder/subtractor are shown below.



#### INTRO. TO COMP. ENG. CHAPTER XI-9 DATAPATH ELEMENTS

# **LOGICAL UNIT**

#### INTRODUCTION

•REGISTER FILES
•ADDER/SUBTRACTOR
-GENERAL UNIT DIAGRAM
-OTHER UNIT SIGNALS

- A useful unit would be one that can take two n-bit inputs and perform some logical operation between each of the bits to get an n-bit output.
  - For example, given the 8-bit values **0001 1110** and **1001 1000**, we might want to find the **bit-wise logical OR**.

bit-wise 0001 1110 1001 1000 1001 1110

Or similarly, the bit-wise logical AND of the two 8-bit values.

bit-wise 0001 1110 1001 1000 0001 1000

These types of operations are often used for masking and setting bits.

## INTRO. TO COMP. ENG. CHAPTER XI-10 DATAPATH ELEMENTS

# **LOGICAL UNIT**

#### GENERAL UNIT DIAGRAM

- •REGISTER FILES
  •ADDER/SUBTRACTOR
  •LOGICAL UNIT
  -INTRODUCTION
- Below is a general unit diagram for an n-bit logical unit.



 Logical operations, such as AND/OR/NOT/NAND/NOR/etc., are done for each bit of A and B to form F. INTRO. TO COMP. ENG. CHAPTER XI-11 DATAPATH ELEMENTS

# LOGICAL UNIT

4-BIT LOGICAL FUNCTIONS (LF)

•ADDER/SUBTRACTOR
•LOGICAL UNIT
-INTRODUCTION
-GENERAL UNIT DIAGRAM

- Recall the possible logic functions for two bits, A and B.
  - We can use the column  $\mathbf{F}_n$  as the 4-bit LF input for the logical unit.

| A | В     | F <sub>0</sub> | F <sub>1</sub> | F <sub>2</sub> | $F_3$ | F <sub>4</sub>                       | F <sub>5</sub> | F <sub>6</sub> | F <sub>7</sub> | F <sub>8</sub>                      | F <sub>9</sub> | F <sub>10</sub>        | F <sub>11</sub> | F <sub>12</sub>     | F <sub>13</sub> | F <sub>14</sub> | F <sub>15</sub> |
|---|-------|----------------|----------------|----------------|-------|--------------------------------------|----------------|----------------|----------------|-------------------------------------|----------------|------------------------|-----------------|---------------------|-----------------|-----------------|-----------------|
| 0 | 0     | 0              | 0              | 0              | 0     | 0                                    | 0              | 0              | 0              | 1                                   | 1              | 1                      | 1               | 1                   | 1               | 1               | 1               |
| 0 | 1     | 0              | 0              | 0              | 0     | 1                                    | 1              | 1              | 1              | 0                                   | 0              | 0                      | 0               | 1                   | 1               | 1               | 1               |
| 1 | 0     | 0              | 0              | 1              | 1     | 0                                    | 0              | 1              | 1              | 0                                   | 0              | 1                      | 1               | 0                   | 0               | 1               | 1               |
| 1 | 1     | 0              | 1              | 0              | 1     | 0                                    | 1              | 0              | 1              | 0                                   | 1              | 0                      | 1               | 0                   | 1               | 0               | 1               |
|   |       | 0<br>Null      | AB             |                | <br>A |                                      | <br> <br>  B   | l              | <br>           | _                                   |                | <br>  B                |                 | <br> <br>  <b>A</b> |                 | AB              | 1<br>entity     |
|   | ITGII |                | <br>Inhibition |                |       | <b>A</b> ⊕ <b>B</b>   <del>A</del> + |                |                |                | <b>A</b> ⊕ <b>B</b><br><del>B</del> |                | <br> <br>  Implication |                 |                     |                 | identity        |                 |

## INTRO. TO COMP. ENG. CHAPTER XI-12 DATAPATH ELEMENTS

# **LOGICAL UNIT**

#### BIT SLICE IMPLEMENTATION

- •LOGICAL UNIT
  -INTRODUCTION
  - -GENERAL UNIT DIAGRAM
  - -4-BIT LOGICAL FUNCTIONS
- A number of internal implementations exist for the logical unit.
  - The easiest is to use a 4-to-1 multiplexer for each bit as follows

Module Enable Require *n* of these to form our *n*-bit logical unit. Take F<sub>n</sub> column from previous slide as LF input Note: When you look at a design for each bit, it is known as a  $S_1 S_0$ bit slice

## INTRO. TO COMP. ENG. CHAPTER XI-13 DATAPATH ELEMENTS

# LOGICAL UNIT

#### BIT SLICE IMPLEMENTATION

- •LOGICAL UNIT
  -GENERAL UNIT DIAGRAM
  -4-BIT LOGICAL FUNCTIONS
  -BIT SLICE IMPLEMENTAT.
- The following are example LF inputs for a logical unit bit slice.





INTRO. TO COMP. ENG. CHAPTER XI-14 DATAPATH ELEMENTS

# SHIFT UNIT INTRODUCTION

•LOGICAL UNIT
-GENERAL UNIT DIAGRAM
-4-BIT LOGICAL FUNCTIONS

- -BIT SLICE IMPLEMENTAT.
- We have already discussed the bulk about shift units in previous chapters.
- As given in the Free-Doc, there are different types of shift units.
  - Logical shift
  - Arithmetic shift
  - Circular shift (this is just a rotate unit)
- We want to discuss an implementation, the barrel shifter, that will be useful in our single cycle datapath computer we will design next chapter.

#### INTRO. TO COMP. ENG. CHAPTER XI-15 DATAPATH ELEMENTS

# **SHIFT UNIT**

#### GENERAL UNIT DIAGRAM

- •LOGICAL UNIT
  •SHIFT UNIT
  -INTRODUCTION
- Below is a general unit diagram for an n-bit shift unit.



 Notice that the n-bit value A will be shifted according to the distance indicated with signed number B. INTRO. TO COMP. ENG. CHAPTER XI-16 DATAPATH ELEMENTS

# **SHIFT UNIT**

P-SHIFTER BIT SLICE

- •LOGICAL UNIT
  •SHIFT UNIT
  -INTRODUCTION
  -GENERAL UNIT DIAGRAM
- Previously, we discussed the p-shifter but not its implementation.
  - A *p*-shifter shifts the value to the left or right by *p*-bits.
  - A bit slice view of a p-shifter for nth bit could be as follows.



Notice that this can ONLY shift by p-bits. It is hardwired to shift p-bits.

INTRO. TO COMP. ENG. CHAPTER XI-17 DATAPATH ELEMENTS

# **SHIFT UNIT**

2<sup>K</sup>-SHIFTER BIT SLICE

SHIFT UNIT

- -INTRODUCTION
- -GENERAL UNIT DIAGRAM
- -P-SHIFTER BIT SLICE

• A useful type of p-shifter is when  $p = 2^k$  for some positive integer k.



• A 2<sup>k</sup>-shifter allows use to build a barrel shifter.

## INTRO. TO COMP. ENG. CHAPTER XI-18 DATAPATH ELEMENTS

# **SHIFT UNIT**

**BARREL SHIFTER** 

SHIFT UNIT

- -GENERAL UNIT DIAGRAM
- -P-SHIFTER BIT SLICE
- -2<sup>K</sup>-SHIFTER BIT SLICE

- We want to be able to shift a vector by an arbitrary distance instead of hardwired like the p-shifter and 2<sup>k</sup>-shifter.
  - The top level can shift A by n bits, depending on s<sub>n</sub>.
  - Subsequent levels can shift result by n/2 bits, depending on their input s<sub>q</sub>.



## INTRO. TO COMP. ENG. CHAPTER XI-19 DATAPATH ELEMENTS

# **SHIFT UNIT**

#### SAMPLE BARREL SHIFTER

**•SHIFT UNIT** 

- -P-SHIFTER BIT SLICE
- -2K-SHIFTER BIT SLICE
- -BARREL SHIFTER

- We will do some examples
  with the following arbitrary
  n-shifter on a 16-bit input.
- Note that this barrel shifter can shift the input by 15 bits in either direction.



#### INTRO. TO COMP. ENG. CHAPTER XI-20 DATAPATH ELEMENTS

# **SHIFT UNIT**

BARREL SHIFTER: EXAMPLE #1

•SHIFT UNIT

- -2<sup>K</sup>-SHIFTER BIT SLICE
- -BARREL SHIFTER
- -SAMPLE BARREL SHIFTER

For example, consider the input of

#### 0000 0000 0000 0001

 If we want to shift this value to the left by 13, we need the input

$$d = 0$$
  
 $s = (s_3s_2s_1s_0) = 1101$ 

Note: This example is for a logical shift.



## INTRO. TO COMP. ENG. CHAPTER XI-21 DATAPATH ELEMENTS

# **SHIFT UNIT**

BARREL SHIFTER: EXAMPLE #2

•SHIFT UNIT

- -BARREL SHIFTER
- -SAMPLE BARREL SHIFTER
- -BARREL SHIFTER EX. #1

- As another example,
   consider the input of
   1001 0100 1110 0001
  - If we want to shift this value to the **right** by **6**, we need the input

$$d = 1$$
  
 $s = (s_3s_2s_1s_0) = 0110$ 

Note: This example is for a logical shift.

