INTRO. TO COMP. ENG. CHAPTER IX-1 REGISTER BLOCKS •CHAPTER IX

## **CHAPTER IX**

# REGISTER BLOCKS COUNTERS, SHIFT, AND ROTATE REGISTERS

READ PAGES 249-275 FROM MANO AND KIME

#### INTRO. TO COMP. ENG. CHAPTER IX-2 REGISTER BLOCKS

## REGISTER BLOCKS

#### INTRODUCTION

•REGISTER BLOCKS
-INTRODUCTION

- Like combinational building blocks, we can also develop some simple building blocks using registers. These include:
  - Shift registers
  - Rotate registers
  - Counters
- Implementations of these components can use state machines, but, it is often easier to think of them without the complication of a state machine.

INTRO. TO COMP. ENG. CHAPTER IX-3 REGISTER BLOCKS

## SHIFT REGISTERS

INTRODUCTION

•REGISTER BLOCKS
-INTRODUCTION

 Logical shift registers take the bits stored and move them up a significant bit or down a significant bit.



Notice that logical and arithmetic shift lefts are the same.

#### INTRO. TO COMP. ENG. CHAPTER IX-4 REGISTER BLOCKS

#### SHIFT REGISTERS

LSR SAMPLE

•REGISTER BLOCKS
•SHIFT REGISTERS
-INTRODUCTION

 A simple implementation of a logical right shift register might look like the following.



#### INTRO. TO COMP. ENG. CHAPTER IX-5 REGISTER BLOCKS

## SHIFT REGISTERS

**ASR SAMPLE** 

- •REGISTER BLOCKS
  •SHIFT REGISTERS
  -INTRODUCTION
  -LSR SAMPLE
- · An arithmetic right shift register might look like the following.



#### INTRO. TO COMP. ENG. CHAPTER IX-6 REGISTER BLOCKS

#### SHIFT REGISTERS

4-BIT BIDIRECTIONAL

•SHIFT REGISTERS
-INTRODUCTION
-LSR SAMPLE
-ASR SAMPLE

• The following is a 4-bit bidirectional shift register with parallel load.



#### INTRO. TO COMP. ENG. CHAPTER IX-7 REGISTER BLOCKS

#### SHIFT REGISTERS

CASCADING (1)

•SHIFT REGISTERS
-LSR SAMPLE
-ASR SAMPLE
-4-BIT BIDIRECTIONAL

- Cascading of shift registers can also be done if the discarded bit is used to shift into another shift register module.
- For instance, the 4-bit bidirectional shift register previously presented can be easily cascaded using the
  - x<sub>r</sub> (right shift data input) and
  - $x_i$  (left shift data input)



#### INTRO. TO COMP. ENG. CHAPTER IX-8 REGISTER BLOCKS

#### SHIFT REGISTERS

CASCADING (2)

- •SHIFT REGISTERS
  -ASR SAMPLE
  -4-BIT BIDIRECTIONAL
  -CASCADING
- For example, an 8-bit bidirectional shift register with parallel load can be formed as follows.



#### INTRO. TO COMP. ENG. CHAPTER IX-9 REGISTER BLOCKS

#### **ROTATE REGISTERS**

#### INTRODUCTION

- •SHIFT REGISTERS
  -ASR SAMPLE
  - -4-BIT BIDIRECTIONAL
  - -CASCADING
- A rotate register is the same as a logical shift register except that the discarded bit is fed back into the empty space from the shift.



#### INTRO. TO COMP. ENG. CHAPTER IX-10 REGISTER BLOCKS

## **ROTATE REGISTERS**

#### **USING SHIFT REGISTERS**

•SHIFT REGISTERS
•ROTATE REGISTERS
-INTRODUCTION

- Rotate registers can actually be implemented using shift registers that have serial data inputs (such as the 4-bit bidirectional shift register discussed).
- For example, a 4-bit rotate register can be formed as follows.



#### INTRO. TO COMP. ENG. CHAPTER IX-11 REGISTER BLOCKS

## **COUNTERS**INTRODUCTION

•SHIFT REGISTERS
•ROTATE REGISTERS
-INTRODUCTION
-USING SHIFT REGISTERS

- A counter is a register that on each clock pulse counts up or down, usually in binary.
- Types of counters
  - ripple counters
  - synchronous counters
  - binary counters
  - BCD counters
  - Gray-code counters
  - Ring counters (a 1 moves in a ring from one flip-flop to the next)
  - up/down counters (ability to increment or decrement)
  - counters with a parallel load (load in starting value with parallel input)

#### INTRO. TO COMP. ENG. CHAPTER IX-12 REGISTER BLOCKS

#### **COUNTERS**

MODULO-P COUNTERS

- •SHIFT REGISTERS
  •ROTATE REGISTERS
  •COUNTERS
  -INTRODUCTION
- A modulo-p counter is defined by the following equation.

$$S(t+1) = (S(t) + x) \mod p$$

The state diagram for the modulo-p counter is as follows.



#### INTRO. TO COMP. ENG. CHAPTER IX-13 REGISTER BLOCKS

## **COUNTERS**

#### RIPPLE AND SYNCHRONOUS

•ROTATE REGISTERS
•COUNTERS
-INTRODUCTION
-MODULO-P COUNTERS

- An *n*-bit binary counter consists of *n* flip-flops and can count in binary from
   0 through 2<sup>n</sup> 1.
  - This can be formed with a modulo-p counter where  $p = 2^n$ .
- Two main categories exist for counters:
  - Ripple counters
    - One flip-flop transition serves to trigger other flip-flops.
    - The clock pulse is usually only sent to the first flip-flop.
    - This requires a memory cell that can complement its value.
    - The JK flip-flip would be one approach (we have not studied this!)
  - Synchronous counters
    - Change of state is determined from the present state.
    - Clock pulse sent to all flip-flops.

INTRO. TO COMP. ENG. CHAPTER IX-14 REGISTER BLOCKS

#### **COUNTERS**

TOGGLE CELL

•COUNTERS

- -INTRODUCTION
- -MODULO-P COUNTERS
- -RIPPLE & SYNCHRONOUS

A toggle cell will be useful for implementing counters.



INTRO. TO COMP. ENG. CHAPTER IX-15 REGISTER BLOCKS

## **COUNTERS**

#### RIPPLE COUNTER

•COUNTERS

- -MODULO-P COUNTERS
- -RIPPLE & SYNCHRONOUS
- -TOGGLE CELL
- The toggle cell can be used as follows to form a ripple counter.



 Notice that the previous toggle cell is connected to the clock input of the next cell. This causes the bits to ripple through the counter.

#### INTRO. TO COMP. ENG. CHAPTER IX-16 REGISTER BLOCKS

## **COUNTERS**

#### SYNCHRONOUS COUNTER

•COUNTERS

- -RIPPLE & SYNCHRONOUS
- -TOGGLE CELL
- -RIPPLE COUNTER

• Below is an example 4-bit synchronous counter using toggle cells.



- Notice that clock is sent to all toggle cells.
- A simplified form is in Figure 5-11, pp. 269 of Mano & Kime.

#### INTRO. TO COMP. ENG. CHAPTER IX-17 REGISTER BLOCKS

## **COUNTERS**

MORE ON MODULO-P

•COUNTERS

- -TOGGLE CELL
- -RIPPLE COUNTER
- -SYNCHRONOUS COUNT.
- Notice that the counters developed so far can count from 0 to  $2^n 1$  for n toggle cells.
  - Therefore, for module-p counting, the p is currently limited to  $2^n$ .
- How about if we wish p to be a non-power of 2?
  - Need to build what can be referred to as a divide by counter.
  - Given the following counter block, a general modulo-*p* counter can be constructed by clearing the counter after the desired maximum value.



#### INTRO. TO COMP. ENG. CHAPTER IX-18 REGISTER BLOCKS

## **COUNTERS**

BCD COUNTER (MODULO-10)

- •COUNTERS
  - -RIPPLE COUNTER
  - -SYNCHRONOUS COUNT.
  - -MORE ON MODULO-P
- To illustrate general modulo-p counters, consider the following implementation of a single digit decimal counter using BCD.



Notice that the counter is cleared after a value of 9 (1001).

#### INTRO. TO COMP. ENG. CHAPTER IX-19 REGISTER BLOCKS

#### **COUNTERS**

#### TERMINAL COUNT (TC)

COUNTERS

- -SYNCHRONOUS COUNT.
- -MORE ON MODULO-P
- -BCD COUNTER
- The previous BCD counter was built by deriving a terminal count (TC) output signal.
- A terminal count output signal for any counter can be useful, so, we will be included in general block diagram for a binary counter.



• In this 4-bit binary counter example, TC=1 only when the output is 1111.

#### INTRO. TO COMP. ENG. CHAPTER IX-20 REGISTER BLOCKS

## COUNTERS

#### **CASCADING COUNTERS**

•COUNTERS

- -MORE ON MODULO-P
- -BCD COUNTER
- -TERMINAL COUNT
- With a terminal count output (TC), counters can be easily cascaded together to form larger counters.
  - For instance, an 8-bit binary counter can be formed as follows.

