## HORIZONTAL COMBINATION

The TDA2593 is a monolithic integrated circuit intended for use in colour television receivers in combination with TDA2510, TDA2520, TDA2560 as well as with TDA3500, TDA3510 and TDA3520. The circuit incorporates the following functions:

- horizontal oscillator based on the threshold switching principle
- phase comparison between sync pulse and oscillator voltage ( $\varphi_1$ )
- internal key pulse for phase detector  $(\varphi_1)$  (additional noise limiting)
- phase comparison between line flyback pulse and oscillator voltage ( $\varphi_2$ )
- larger catching range obtained by coincidence detector ( $\varphi_3$ ; between sync and key pulse)
- switch for changing the filter characteristic and the gate circuit (VCR-operation)
- sync separator
- noise separator
- vertical sync separator and output stage
- colour burst keying and line flyback blanking pulse generator
- phase shifter for the output pulse
- output pulse duration switching
- output stage with separate supply voltage for direct drive of thyristor deflection circuits
- low supply voltage protection

## QUICK REFERENCE DATA

| Supply voltage                                                                                                                                                              | V <sub>1-16</sub>       | typ.   | 12 V                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------|-------------------------------------------------|
| Supply current                                                                                                                                                              | 11                      | typ.   | 30 mA                                           |
| Input signals                                                                                                                                                               |                         |        |                                                 |
| Sync separator input voltage (peak-to-peak value)                                                                                                                           | V9-16(p-p               | o)     | 3 to 4 V                                        |
| Noise separator input voltage (peak-to-peak value)                                                                                                                          | V <sub>10-16(p</sub>    | -p)    | 3 to 4 V                                        |
| Pulse duration switch input voltage<br>at $t = 7 \mu s$ (thyristor driving)<br>at $t = 14 \mu s + t_d$ (transistor driving)<br>at $t = 0$ (input 4 open or $V_{3-16} = 0$ ) | V4-16<br>V4-16<br>V4-16 | (      | V <sub>1-16</sub> V<br>O to 3,5 V<br>4 to 6,6 V |
| Output signals                                                                                                                                                              |                         |        |                                                 |
| Vertical sync output pulse (peak-to peak value)                                                                                                                             | V <sub>8-16(p-r</sub>   | ) typ. | 11 V                                            |
| Burst gating output pulse (peak-to-peak value)                                                                                                                              | V <sub>7-16(p-r</sub>   | ) typ. | 11 V                                            |
| Line drive pulse (peak-to-peak value)                                                                                                                                       | V3-16(p-r               | ) typ. | 10,5 V                                          |

## **PACKAGE OUTLINE**

16-lead DIL; plastic (SOT38).



Fig. 1 Block diagram.

| RATINGS                                                                     |                                        |              |                |
|-----------------------------------------------------------------------------|----------------------------------------|--------------|----------------|
| Limiting values in accordance with the Absolute Maximum S                   | System (IEC 134)                       |              |                |
| Supply voltage<br>at pin 1 (voltage source)<br>at pin 2                     | V <sub>1-16</sub><br>V <sub>2-16</sub> | max.<br>max. | 13,2 V<br>18 V |
| Voltages                                                                    |                                        |              |                |
| Pin 4                                                                       | V <sub>4-16</sub>                      | max.         | 13,2 V         |
| Pin 9                                                                       | ± V9-16                                | max.         | 6 V            |
| Pin 10                                                                      | <sup>± V</sup> 10-16                   | max.         | 6 V            |
| Pin 11                                                                      | V <sub>11-16</sub>                     | max.         | 13,2 V         |
| Currents                                                                    |                                        |              |                |
| Pins 2 and 3 (thyristor driving) (peak value)                               | <sup>1</sup> 2M,- <sup>1</sup> 3M      | max.         | 650 mA         |
| Pins 2 and 3 (transistor driving) (peak value)                              | <sup>1</sup> 2M,-13M                   | max.         | 400 mA         |
| Pin 4                                                                       | 14                                     | max.         | 1 mA           |
| Pin 6                                                                       | ±16                                    | max.         | 10 mA          |
| Pin 7                                                                       | -17                                    | max.         | 10 mA          |
| Pin 11                                                                      | <sup> </sup> 11                        | max.         | 2 mA           |
| Total power dissipation                                                     | $P_{tot}$                              | max.         | 800 mW         |
| Storage temperature                                                         | $T_{stg}$                              | −25 to       | + 125 °C       |
| Operating ambient temperature                                               | T <sub>amb</sub>                       | 0            | to + 70 °C     |
| CHARACTERISTICS at V <sub>1.16</sub> = 12 V; T <sub>amb</sub> = 25 °C; mean | sured in Fig. 1                        |              |                |
| Sync separator                                                              |                                        |              |                |
| Input switching voltage                                                     | V <sub>9-16</sub>                      | typ.         | 0,8 V          |
| Input keying current                                                        | lg                                     | 5            | to 100 μA      |
| Input leakage current at $V_{9.16} = -5 V$                                  | lg                                     | <            | 1 μΑ           |
| Input switching current                                                     | اوا                                    | €            | 5 μΑ           |
| Switch off current                                                          | lg                                     | >            | 100 μΑ         |
|                                                                             |                                        | typ.         | 150 μΑ         |
| Input signal (peak-to-peak value)                                           | V9-16(p-p)                             |              | 3 to 4 V*      |

<sup>\*</sup> Permissible range 1 to 7 V.

| Noise separator                                            |                          |                                    |               |          |
|------------------------------------------------------------|--------------------------|------------------------------------|---------------|----------|
| Input switching voltage                                    | V <sub>10-16</sub>       | typ.                               | 1,4           | V        |
| Input keying current                                       | I <sub>10</sub>          | Ę                                  | to 100        | μΑ       |
| Input switching current                                    | 110                      | ><br>typ.                          | 100<br>150    | •        |
| Input leakage current at $V_{10-16} = -5 \text{ V}$        | <sup>1</sup> 10          | <                                  | 1             | μΑ       |
| Input signal (peak-to-peak value)                          | V10-16(p-p)              |                                    | 3 to 4        | V *      |
| Permissible superimposed noise signal (peak-to-peak value) | V <sub>10-16</sub> (p-p) | <                                  | 7             | ٧        |
| Line flyback pulse                                         |                          |                                    |               |          |
| Input current                                              | 16                       | typ.<br>0                          | 1<br>02 to 2, | mA<br>mA |
| Input switching voltage                                    | V <sub>6-16</sub>        | typ.                               | 1,4           | ٧        |
| Input limiting voltage                                     | V <sub>6-16</sub>        | 0,7                                | to + 1,4      | ٧        |
| Switching on VCR                                           |                          |                                    |               |          |
| Input voltage                                              | V11-16<br>V11-16         | 0 to 2,5<br>9 to V <sub>1-16</sub> |               |          |
| Input current                                              | -111<br>111              | < <                                | 200<br>2      | μA<br>mA |
| Pulse duration switch                                      |                          |                                    |               |          |
| For $t = 7 \mu s$ (thyristor driving)                      |                          |                                    |               |          |
| Input voltage                                              | V <sub>4-16</sub>        | 9,4 to V <sub>1-16</sub>           |               | ٧        |
| Input current                                              | 14                       | >                                  | 200           | μΑ       |
| For $t = 14 \mu s + t_d$ (transistor driving)              |                          |                                    |               |          |
| Input voltage                                              | V <sub>4-16</sub>        |                                    | 0 to 3,5      | V        |
| Input current                                              | -14                      | >                                  | 200           | μΑ       |
| For $t = 0$ ; $V_{3-16} = 0$ or input pin 4 open           |                          |                                    |               |          |
| Input voltage                                              | V <sub>4-16</sub>        | 5,4 to 6,6                         |               | ٧        |
| Input current                                              | 14                       | typ.                               | 0             | μΑ       |

<sup>\*</sup> Permissible range 1 to 7 V.

TDA2593 Horizontal combination

| Vertical sync pulse (positive-going)                                                                                              |                        |                |                     |          |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|---------------------|----------|
| Output voltage (peak-to-peak value)                                                                                               | V8-16(p-p)             | >              | 10<br>11            | -        |
| Output resistance                                                                                                                 |                        | typ.           |                     | kΩ       |
| ·                                                                                                                                 | R <sub>8</sub>         | typ.           | 15                  |          |
| Delay between leading edge of input and output signal                                                                             | <sup>t</sup> on        | typ.           |                     | •        |
| Delay between trailing edge of input and output signal                                                                            | <sup>t</sup> off       | typ.           | ton                 | μs       |
| Burst gating pulse (positive-going)                                                                                               |                        |                |                     |          |
| Output voltage (peak-to-peak value)                                                                                               | V <sub>7-16(p-p)</sub> | ><br>typ.      | 10<br>11            |          |
| Output resistance                                                                                                                 | R <sub>7</sub>         | typ.           | 70                  |          |
| Pulse duration; V <sub>7-16</sub> = 7 V                                                                                           | tp                     | typ.           | 4<br>to 4,3         | μs       |
| Dhosa relation hat were middle of superpulse at the input                                                                         | ۴                      | 3,7            | 10 4,3              | μs       |
| Phase relation between middle of sync pulse at the input and the leading edge of the burst gating pulse; $V_{7-16} = 7 \text{ V}$ | t                      | typ.<br>2 15 t | 2,65<br>to 3,15     |          |
| Output trailing edge current                                                                                                      | 17                     | typ.           |                     | mΑ       |
| Line flyback-blanking pulse (positive-going)                                                                                      |                        |                |                     |          |
| Output voltage (peak-to-peak value)                                                                                               | V <sub>7-16(p-p)</sub> |                | 4 to 5              | V        |
| Output resistance                                                                                                                 | R <sub>7</sub>         | typ.           | 70                  | Ω        |
| Output trailing edge current                                                                                                      | 17                     | typ.           | 2                   | mΑ       |
| Line drive pulse (positive-going)                                                                                                 |                        |                |                     |          |
| Output voltage (peak-to-peak value)                                                                                               | V <sub>3-16(p-p)</sub> | typ.           | 10,5                | V        |
| Output resistance                                                                                                                 |                        |                |                     |          |
| for leading edge of line pulse                                                                                                    | R <sub>3</sub>         | typ.           | 2,5<br>20           |          |
| for trailing edge of line pulse                                                                                                   | R <sub>3</sub>         | typ.           | 20                  | 22       |
| Pulse duration (thyristor driving)<br>$V_{4.16} = 9.4$ to $V_{1.16}$ V                                                            | tp                     | typ.           |                     | μs       |
|                                                                                                                                   | Р                      | 5,5            | to 8,5              | μs       |
| Pulse duration (transistor driving)                                                                                               | •                      |                | 14 + t <sub>d</sub> | c*       |
| $V_{4-16} = 0$ to 4 V; $t_{fp} = 12 \mu s$                                                                                        | t <sub>p</sub>         |                |                     | μ.,<br>V |
| Supply voltage for switching off the output pulse                                                                                 | V <sub>1-16</sub>      | typ.           | 4                   | V        |
| Overall phase relation                                                                                                            |                        |                |                     |          |
| Phase relation between middle of sync pulse                                                                                       |                        |                | 2.0                 | **       |
| and the middle of the flyback pulse                                                                                               | t                      | typ.           | •                   | μs**     |
| Tolerance of phase relation                                                                                                       | Δt                     | <              | 0,7                 | μs       |

<sup>\*</sup>  $t_d$  = switch-off delay of line output stage. \*\* Line flyback pulse duration  $t_{fp}$  = 12  $\mu$ s.

The adjustment of the overall phase relation and consequently the leading edge of the line drive pulse occurs automatically by phase control 02. If additional adjustment is applied it can be arranged by current supply at pin 5 such that  $\Delta I_5/\Delta t$ 30 μA/μs typ. Oscillator Threshold voltage low level V14-16 typ. 4.4 V 7.6 V Threshold voltage high level V14-16 typ. Discharge current 0.47 mA ± 114 typ. Frequency; free running ( $C_{OSC} = 4.7 \text{ nF}$ ;  $R_{OSC} = 12 k\Omega$ ) fo typ. 15.625 kHz ± 5 %\* Spread of frequency  $\Delta f_0/f_0$ < Frequency control sensitivity  $\Delta f_0/\Delta l_{15}$ 31 Hz/µA typ. Adjustment range of network in circuit (Fig. 1) ± 10 %  $\Delta f_0/f_0$ tvp.  $\Delta f_0/f_0$ < ± 0.05 %\* Influence of supply voltage on frequency  $\overline{\Delta V/V}_{nom}$ < ± 10 %\* Change of frequency when V<sub>1-16</sub> drops to 5 V  $\Delta f_{\Omega}$ Temperature coefficient of oscillator ± 10<sup>-4</sup> Hz/K\* < frequency Phase comparison  $\varphi_1$ 3,8 to 8,2 V Control voltage range V<sub>13-16</sub> Control current (peak value) ± 113M 1.9 to 2.3 mA Output leakage current at V<sub>13-16</sub> = 4 to 8 V 1 µA 113 Output resistance at V<sub>13-16</sub> = 4 to 8 V R<sub>13</sub> high ohmic at  $V_{13-16} < 3.8 \text{ V or} > 8.2 \text{ V}$ R<sub>13</sub> low ohmic

2 kHz/µs

± 780 Hz

± 10 %\*

typ.

typ.

typ.

 $\Delta f$ 

 $\Delta(\Delta f)$ 

Catching and holding range (82 k $\Omega$  between

Spread of catching and holding range

Control sensitivity

pins 13 and 15)

<sup>\*</sup> Excluding external component tolerances.

<sup>\*\*</sup> Current source.

<sup>▲</sup> Emitter follower.

| Phase comparison $\varphi_2$ and phase shifter                                                                   |                                       |              |         |          |
|------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------|---------|----------|
| Control voltage range                                                                                            | V <sub>5-16</sub>                     | 5,4 to 7,6 V |         | V        |
| Control current (peak value)                                                                                     | ± 15M                                 | typ.         | 1       | mΑ       |
| Output resistance at $V_{5-16}$ = 5,4 to 7,6 V at $V_{5-16}$ < 5,4 V or > 7,6 V                                  | R <sub>5</sub>                        | high oh      |         | *<br>kΩ  |
| Input leakage current<br>V <sub>5-16</sub> = 5,4 to 7,6 V                                                        | 15                                    | <            | 5       | μΑ       |
| Permissible delay between leading edge of output pulse and leading edge of flyback pulse ( $t_{fp} = 12 \mu s$ ) | <sup>t</sup> d                        | <            | 15      | μs       |
| Static control error                                                                                             | $\Delta t/\Delta t_d$                 | <            | 0,2     | %        |
| Coincidence detector $arphi_3$                                                                                   |                                       |              |         |          |
| Output voltage                                                                                                   | V <sub>11-16</sub>                    | 0            | ,5 to 6 | V        |
| Output current (peak value) without coincidence with coincidence                                                 | <sup> </sup> 11M<br><sup>- </sup> 11M | typ.<br>typ. | •       | mA<br>mA |
| Time constant switch                                                                                             |                                       |              |         |          |
| Output voltage                                                                                                   | V <sub>12-16</sub>                    | typ.         | 6       | V        |
| Output current (limited)                                                                                         | ± 112                                 | <            | 1       | mΑ       |
| Output resistance at $V_{11-16}$ = 2,5 to 7 V at $V_{11-16}$ < 1,5 V or > 9 V                                    | R <sub>12</sub><br>R <sub>12</sub>    | typ.         | •       | kΩ<br>kΩ |
| Internal gating pulse                                                                                            |                                       |              |         |          |
| Pulse duration                                                                                                   | t <sub>p</sub>                        | typ.         | 7,5     | μs       |

<sup>\*</sup> Current source.