











TPS22968-Q1

SLVSCP7A - NOVEMBER 2014 - REVISED FEBRUARY 2015

# TPS22968-Q1 5.5-V, 4-A, 27-mΩ On-Resistance Load Switch

#### **Features**

- Integrated Dual Channel Load Switch
- **Qualified for Automotive Applications:** 
  - Device Temperature Grade 1 (Operating Ambient Temperature: -40°C to 125°C)
- Input Voltage Range: 0.8 to 5.5 V
- VBIAS Voltage Range: 2.5 to 5.5 V
- On-Resistance
  - R<sub>ON</sub> = 29 m $\Omega$  at V<sub>IN</sub> = 5 V (V<sub>BIAS</sub> = 5 V)
  - $-R_{ON} = 27 \text{ m}\Omega \text{ at } V_{IN} = 3.3 \text{ V } (V_{BIAS} = 5 \text{ V})$
  - $-R_{ON} = 26 \text{ m}\Omega \text{ at } V_{IN} = 1.8 \text{ V } (V_{BIAS} = 5 \text{ V})$
- 4-A Maximum Continuous Switch Current per Channel
- Low Quiescent Current
  - 58 μA at V<sub>BIAS</sub> = 5 V (Both Channels)
- Low Control Input Threshold Enables Use of 1.2-/1.8-/2.5-/3.3-V Logic
- Configurable Rise Time With CT Pin<sup>(1)</sup>
- Quick Output Discharge (QOD)(2)
- 10-Pin WSON Package With Wettable Flanks
- ESD Performance Tested per JEDEC STD
  - ±2-kV HBM and ±1-kV CDM
- Latch-Up Performance meets 100 mA per JESD 78, Class II
- GPIO Enable Active High
- (1) See Adjustable Rise Time for CT value versus rise time
- This feature discharges output of the switch to GND through a 270-Ω resistor, preventing the output from floating.

# 2 Applications

- **Automotive Electronics**
- Infotainment
- Cluster
- **ADAS**

# 3 Description

The TPS22968-Q1 is a small, dual-channel load switch with configurable rise time. The device contains two N-channel MOSFETs that can operate over an input voltage range of 0.8 to 5.5 V and can support a maximum continuous current of 4 A per channel. Each switch is independently controlled by an on/off input (ON1 and ON2), which is capable of interfacing directly with low-voltage control signals. The TPS22968-Q1 includes a 270-Ω on-chip resistor for quick output discharge when the switch is turned

The TPS22968-Q1 is available in a small, spacesaving package (DMG) with wettable flanks and an integrated thermal pad. The wettable flanks allow for visual solder inspection. The device is characterized for operation over the free-air temperature range of –40 to 125°C.

#### **Device Information(1)**

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS22968-Q1 | WSON (10) | 2.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application Schematic





# **Table of Contents**

| 1 | Features 1                                                 |    | 8.1 Overview                                     |    |
|---|------------------------------------------------------------|----|--------------------------------------------------|----|
| 2 | Applications 1                                             |    | 8.2 Functional Block Diagram                     | 15 |
| 3 | Description 1                                              |    | 8.3 Feature Description                          | 16 |
| 4 | Revision History2                                          |    | 8.4 Device Functional Modes                      | 16 |
| 5 | Pin Configuration and Functions                            | 9  | Application and Implementation                   |    |
| 6 | Specifications4                                            |    | 9.1 Application Information                      | 17 |
| • | 6.1 Absolute Maximum Ratings                               |    | 9.2 Typical Application                          | 20 |
|   | 6.2 ESD Ratings                                            | 10 | Power Supply Recommendations                     | 22 |
|   | 6.3 Recommended Operating Conditions                       | 11 | Layout                                           | 22 |
|   | 6.4 Thermal Information                                    |    | 11.1 Layout Guidelines                           | 22 |
|   | 6.5 Electrical Characteristics (V <sub>BIAS</sub> = 5 V)   |    | 11.2 Layout Example                              | 23 |
|   | 6.6 Electrical Characteristics (V <sub>BIAS</sub> = 3.3 V) |    | 11.3 Thermal Considerations                      | 24 |
|   | 6.7 Electrical Characteristics (V <sub>BIAS</sub> = 2.5 V) | 12 | Device and Documentation Support                 | 25 |
|   | 6.8 Switching Characteristics                              |    | 12.1 Trademarks                                  | 25 |
|   | 6.9 Typical DC Characteristics9                            |    | 12.2 Electrostatic Discharge Caution             | 25 |
|   | 6.10 Typical AC Characteristics                            |    | 12.3 Glossary                                    | 25 |
| 7 | Parameter Measurement Information 14                       | 13 | Mechanical, Packaging, and Orderable Information | 25 |
| 8 | Detailed Description 15                                    |    |                                                  |    |

# 4 Revision History

| Changes from Original (November 2014) to Revision A |                                          |  | е      |
|-----------------------------------------------------|------------------------------------------|--|--------|
| •                                                   | Changed device status to production data |  | _<br>1 |



# 5 Pin Configuration and Functions



### **Pin Functions**

| PIN         |     | 1/0 | DESCRIPTION                                                                                                                                  |
|-------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                  |
| VIN1        | 1   | I   | Switch 1 input. Bypass this input with a ceramic capacitor to GND.                                                                           |
| ON1         | 2   | I   | Active-high switch 1 control input. Do not leave floating.                                                                                   |
| VBIAS       | 3   | I   | Bias voltage. Power supply to the device. Recommended voltage range for this pin is 2.5 to 5.5 V. See $V_{IN}$ and $V_{BIAS}$ Voltage Range. |
| ON2         | 4   | I   | Active-high switch 2 control input. Do not leave floating.                                                                                   |
| VIN2        | 5   | I   | Switch 2 input. Bypass this input with a ceramic capacitor to GND.                                                                           |
| VOUT2       | 6   | 0   | Switch 2 output                                                                                                                              |
| CT2         | 7   | 0   | Switch 2 slew rate control. Can be left floating.                                                                                            |
| GND         | 8   | _   | Ground                                                                                                                                       |
| CT1         | 9   | 0   | Switch 1 slew rate control. Can be left floating.                                                                                            |
| VOUT1       | 10  | 0   | Switch 1 output                                                                                                                              |
| Thermal Pad | _   | _   | Thermal pad (exposed center pad) to alleviate thermal stress. Tie to GND. See Layout Guidelines.                                             |

Copyright © 2014–2015, Texas Instruments Incorporated



# 6 Specifications

## 6.1 Absolute Maximum Ratings

Over operating free-air temperature (unless otherwise noted) (1) (2)

|                     |                                                                       | MIN  | MAX | UNIT |
|---------------------|-----------------------------------------------------------------------|------|-----|------|
| V <sub>IN1,2</sub>  | Input voltage                                                         | -0.3 | 6   | V    |
| $V_{BIAS}$          | Bias voltage                                                          | -0.3 | 6   | V    |
| V <sub>OUT1,2</sub> | Output voltage                                                        | -0.3 | 6   | V    |
| V <sub>ON1,2</sub>  | ON voltage                                                            | -0.3 | 6   | V    |
| I <sub>MAX</sub>    | Maximum continuous switch current per channel, T <sub>A</sub> = 50 °C |      | 4   | Α    |
| I <sub>PLS</sub>    | Maximum pulsed switch current, pulse <300 μs, 2% duty cycle           |      | 6   | Α    |
| $T_{J}$             | Maximum junction temperature                                          |      | 150 | °C   |
| T <sub>LEAD</sub>   | Maximum lead temperature (10-s soldering time)                        |      | 300 | °C   |
| T <sub>stg</sub>    | Storage temperature                                                   | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                    |               |                                                                               | VALUE | UNIT |
|--------------------|---------------|-------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic | Human Body Model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | ±2000 | \/   |
|                    | discharge     | Charged-Device Model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±1000 | V    |

<sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

|                        |                                               |                                  |  | MIN              | MAX             | UNIT |
|------------------------|-----------------------------------------------|----------------------------------|--|------------------|-----------------|------|
| V <sub>IN1,2</sub>     | Input voltage range                           |                                  |  | 0.8              | $V_{BIAS}$      | V    |
| V <sub>BIAS</sub>      | Bias voltage range                            |                                  |  | 2.5              | 5.5             | V    |
| V <sub>ON1,2</sub>     | ON voltage range                              |                                  |  | 0                | 5.5             | V    |
| V <sub>OUT1,2</sub>    | Output voltage range                          |                                  |  |                  | V <sub>IN</sub> | V    |
| V <sub>IH, ON1,2</sub> | High-level input voltage, ON1,2               | V <sub>BIAS</sub> = 2.5 to 5.5 V |  | 1.2              | 5.5             | V    |
| V <sub>IL, ON1,2</sub> | Low-level input voltage, ON1,2                | V <sub>BIAS</sub> = 2.5 to 5.5 V |  | 0                | 0.5             | V    |
| C <sub>IN1,2</sub>     | Input capacitor                               |                                  |  | 1 <sup>(1)</sup> |                 | μF   |
| T <sub>A</sub>         | Operating free-air temperature <sup>(2)</sup> |                                  |  | -40              | 125             | °C   |

<sup>(1)</sup> Refer to Application Information.

Product Folder Links: TPS22968-Q1

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature [T<sub>A(max)</sub>] is dependent on the maximum operating junction temperature [T<sub>J(max)</sub>], the maximum power dissipation of the device in the application [P<sub>D(max)</sub>], and the junction-to-ambient thermal resistance of the part/package in the application (R<sub>θJA</sub>), as given by the following equation: T<sub>A(max)</sub> = T<sub>J(max)</sub> - (R<sub>θJA</sub> × P<sub>D(max)</sub>).



## 6.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup> (2)            | TPS22968-Q1   | LINUT |
|----------------------|----------------------------------------------|---------------|-------|
|                      | I HERMAL METRIC (7 (-7                       | DMG (10 PINS) | UNIT  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 55.6          |       |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 71.0          |       |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 21.7          | °C/W  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter   | 1.9           | C/VV  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 21.7          |       |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 7.3           |       |

- (1) For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
   (2) For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator.

# 6.5 Electrical Characteristics (V<sub>BIAS</sub> = 5 V)

 $V_{BIAS} = 5 \text{ V}$ . Typical values are for  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted

|                         | PARAMETER                                   | TEST C                                                        | CONDITIONS                        | T <sub>A</sub> | MIN TYP | MAX | UNIT |
|-------------------------|---------------------------------------------|---------------------------------------------------------------|-----------------------------------|----------------|---------|-----|------|
| POWER S                 | SUPPLIES AND CURRENTS                       |                                                               |                                   |                |         |     |      |
|                         | V <sub>BIAS</sub> quiescent current (both   | I <sub>OUT1</sub> = I <sub>OUT2</sub> = 0 A,                  |                                   | -40°C to 85°C  | 58      | 70  | _    |
|                         | channels)                                   | $V_{IN1,2} = V_{ON1,2} = V_{BIAS} =$                          | 5 V                               | -40°C to 125°C |         | 70  | μA   |
| I <sub>Q, VBIAS</sub>   | V <sub>BIAS</sub> quiescent current (single | $I_{OUT1} = I_{OUT2} = 0 A,$                                  |                                   | -40°C to 85°C  | 58      | 68  |      |
|                         | channel)                                    | $V_{ON2} = 0 \text{ V}, V_{IN1,2} = V_{ON}$                   | $_{1} = V_{BIAS} = 5.0 \text{ V}$ | -40°C to 125°C |         | 68  | μA   |
|                         |                                             |                                                               |                                   | -40°C to 85°C  | 1       | 2   |      |
| I <sub>SD, VBIAS</sub>  | V <sub>BIAS</sub> shutdown current          | $V_{ON1,2} = 0 \text{ V}, V_{OUT1,2} = 0$                     | ) V                               | -40°C to 125°C |         | 2   | μA   |
|                         |                                             |                                                               | .,,                               | -40°C to 85°C  | 0.5     | 8   |      |
|                         |                                             |                                                               | $V_{IN1,2} = 5 V$                 | -40°C to 125°C |         | 36  |      |
|                         |                                             |                                                               | .,                                | -40°C to 85°C  | 0.1     | 3   |      |
|                         |                                             |                                                               | $V_{IN1,2} = 3.3 \text{ V}$       | -40°C to 125°C |         | 13  |      |
|                         | V <sub>IN1.2</sub> shutdown current (per    | V <sub>ON1,2</sub> = 0 V,                                     | .,                                | -40°C to 85°C  | 0.07    | 2   |      |
| I <sub>SD, VIN1,2</sub> | channel)                                    | $V_{OUT1,2} = 0 \text{ V}$                                    | $V_{IN1,2} = 1.8 \text{ V}$       | -40°C to 125°C |         | 6   | μA   |
|                         |                                             |                                                               |                                   | -40°C to 85°C  | 0.05    | 1   |      |
|                         |                                             |                                                               | $V_{IN1,2} = 1.2 \text{ V}$       | -40°C to 125°C |         | 4   |      |
|                         |                                             |                                                               | .,                                | -40°C to 85°C  | 0.04    | 1   |      |
|                         |                                             |                                                               | $V_{IN1,2} = 0.8 \text{ V}$       | -40°C to 125°C |         | 4   |      |
| I <sub>ON1,2</sub>      | ON pin input leakage current                | V <sub>ON</sub> = 5.5 V                                       | 1                                 | -40°C to 125°C |         | 0.1 | μA   |
| RESISTAN                | NCE CHARACTERISTICS                         |                                                               |                                   |                |         | 1   |      |
|                         |                                             |                                                               | V <sub>IN</sub> = 5 V             | 25°C           | 29      | 35  |      |
|                         |                                             |                                                               |                                   | -40°C to 85°C  |         | 40  | mΩ   |
|                         |                                             |                                                               |                                   | -40°C to 125°C |         | 43  |      |
|                         |                                             |                                                               |                                   | 25°C           | 27      | 32  | mΩ   |
|                         |                                             |                                                               | V <sub>IN</sub> = 3.3 V           | -40°C to 85°C  |         | 36  |      |
|                         |                                             |                                                               |                                   | -40°C to 125°C |         | 40  |      |
|                         |                                             |                                                               |                                   | 25°C           | 26      | 32  |      |
| R <sub>ON</sub>         | ON-state resistance                         | $I_{OUT} = -200 \text{ mA},$<br>$V_{BIAS} = 5 \text{ V}$      | V <sub>IN</sub> = 1.8 V           | -40°C to 85°C  |         | 36  | mΩ   |
|                         |                                             | VBIAS = 5 V                                                   |                                   | -40°C to 125°C |         | 39  |      |
|                         |                                             |                                                               |                                   | 25°C           | 26      | 32  |      |
|                         |                                             |                                                               | V <sub>IN</sub> = 1.2 V           | -40°C to 85°C  |         | 36  | mΩ   |
|                         |                                             |                                                               |                                   | -40°C to 125°C |         | 39  |      |
|                         |                                             |                                                               |                                   | 25°C           | 26      | 32  |      |
|                         |                                             |                                                               | V <sub>IN</sub> = 0.8 V           | -40°C to 85°C  |         | 36  | mΩ   |
|                         |                                             |                                                               |                                   | -40°C to 125°C |         | 39  |      |
| R <sub>PD</sub>         | Output pulldown resistance                  | V <sub>IN</sub> = 5 V, V <sub>ON</sub> = 0 V, I <sub>OI</sub> | <sub>JT</sub> = 5 mA              | -40°C to 125°C | 270     | 320 | Ω    |

Copyright © 2014–2015, Texas Instruments Incorporated



# 6.6 Electrical Characteristics ( $V_{BIAS} = 3.3 \text{ V}$ )

 $V_{BIAS} = 3.3 \text{ V}$ . Typical values are for  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted

|                       | PARAMETER                                   | TEST                                                         | CONDITIONS                                              | T <sub>A</sub> | MIN TYP | MAX | UNIT |
|-----------------------|---------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------|----------------|---------|-----|------|
| POWER S               | UPPLIES AND CURRENTS                        |                                                              |                                                         |                |         |     |      |
| I <sub>Q, VBIAS</sub> | V <sub>BIAS</sub> quiescent current (both   | $I_{OUT1} = I_{OUT2} = 0 A,$                                 |                                                         | -40°C to 85°C  | 27      | 40  |      |
|                       | channels)                                   | $V_{IN1,2} = V_{ON1,2} = V_{BIAS} =$                         | = 3.3 V                                                 | -40°C to 125°C |         | 40  | μA   |
|                       | V <sub>BIAS</sub> quiescent current (single | I <sub>OUT1</sub> = I <sub>OUT2</sub> = 0 A, V <sub>ON</sub> | <sub>12</sub> = 0 V,                                    | -40°C to 85°C  | 27      | 40  |      |
|                       | channel)                                    | $V_{IN1,2} = V_{ON1} = V_{BIAS} =$                           | 3.3 V                                                   | -40°C to 125°C |         | 40  | μA   |
|                       | V abutdania angrant                         | V 0.V V                                                      | 0.1/                                                    | -40°C to 85°C  | 0.5     | 1   |      |
| SD, VBIAS             | V <sub>BIAS</sub> shutdown current          | $V_{ON1,2} = 0 V, V_{OUT1,2} =$                              | 0 V                                                     | -40°C to 125°C |         | 1   | μA   |
|                       |                                             |                                                              | V 22V                                                   | -40°C to 85°C  | 0.1     | 3   |      |
|                       |                                             |                                                              | $V_{IN1,2} = 3.3 \text{ V}$                             | -40°C to 125°C |         | 13  |      |
|                       |                                             |                                                              | V 4.0.V                                                 | -40°C to 85°C  | 0.07    | 2   |      |
|                       | V <sub>IN1.2</sub> shutdown current (per    | $V_{ON1,2} = 0 V$                                            | $V_{IN1,2} = 1.8 \text{ V}$                             | -40°C to 125°C |         | 6   |      |
| SD, VIN1,2            | channel)                                    | V <sub>OUT1,2</sub> = 0 V                                    | $V_{IN1,2} = 1.2 \text{ V}$ $V_{IN1,2} = 0.8 \text{ V}$ | -40°C to 85°C  | 0.05    | 1   | μA   |
|                       |                                             |                                                              |                                                         | -40°C to 125°C |         | 4   |      |
|                       |                                             |                                                              |                                                         | -40°C to 85°C  | 0.04    | 1   |      |
|                       |                                             |                                                              |                                                         | -40°C to 125°C |         | 4   |      |
| ON1,2                 | ON pin input leakage current                | V <sub>ON</sub> = 5.5 V                                      | <del> </del>                                            | -40°C to 125°C |         | 0.1 | μΑ   |
| RESISTAN              | ICE CHARACTERISTICS                         |                                                              |                                                         |                |         |     |      |
|                       |                                             |                                                              | V <sub>IN</sub> = 3.3 V                                 | 25°C           | 32      | 38  | mΩ   |
|                       |                                             |                                                              |                                                         | -40°C to 85°C  |         | 44  |      |
|                       |                                             |                                                              |                                                         | -40°C to 125°C |         | 48  |      |
|                       |                                             |                                                              |                                                         | 25°C           | 28      | 33  |      |
|                       |                                             |                                                              | V <sub>IN</sub> = 1.8 V                                 | -40°C to 85°C  |         | 38  |      |
| _                     | 011                                         | I <sub>OUT</sub> = -200 mA,                                  |                                                         | -40°C to 125°C |         | 42  |      |
| R <sub>ON</sub>       | ON-state resistance                         | V <sub>BIAS</sub> = 3.3 V                                    |                                                         | 25°C           | 27      | 33  |      |
|                       |                                             |                                                              | V <sub>IN</sub> = 1.2 V                                 | -40°C to 85°C  |         | 38  | mΩ   |
|                       |                                             |                                                              |                                                         | -40°C to 125°C |         | 41  |      |
|                       |                                             |                                                              |                                                         | 25°C           | 27      | 32  |      |
|                       |                                             |                                                              | $V_{IN} = 0.8 \ V$                                      | -40°C to 85°C  |         | 37  | mΩ   |
|                       |                                             |                                                              |                                                         | -40°C to 125°C |         | 40  |      |
| R <sub>PD</sub>       | Output pulldown resistance                  | $V_{IN} = 3.3 \text{ V}, V_{ON} = 0 \text{ V},$              | I — E m A                                               | -40°C to 125°C | 270     | 320 | Ω    |

Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



# 6.7 Electrical Characteristics ( $V_{BIAS} = 2.5 \text{ V}$ )

 $V_{BIAS} = 2.5 \text{ V}$ . Typical values are for  $T_A = 25^{\circ}\text{C}$ , unless otherwise noted

|                         | PARAMETER                                   | TEST (                                          | CONDITIONS                                              | T <sub>A</sub> | MIN TYP | MAX | UNIT      |
|-------------------------|---------------------------------------------|-------------------------------------------------|---------------------------------------------------------|----------------|---------|-----|-----------|
| POWER S                 | UPPLIES AND CURRENTS                        |                                                 |                                                         |                |         | •   |           |
|                         | V <sub>BIAS</sub> quiescent current (both   | $I_{OUT1} = I_{OUT2} = 0,$                      |                                                         | -40°C to 85°C  | 19      | 27  |           |
|                         | channels)                                   | $V_{IN1,2} = V_{ON1,2} = V_{BIAS} =$            | = 2.5 V                                                 | -40°C to 125°C |         | 27  | μA        |
| I <sub>Q, VBIAS</sub>   | V <sub>BIAS</sub> quiescent current (single | $I_{OUT1} = I_{OUT2} = 0,$                      |                                                         | -40°C to 85°C  | 19      | 27  |           |
|                         | channel)                                    | $V_{ON2} = 0 \text{ V}, V_{IN1,2} = V_{ON}$     | $V_{A1} = V_{BIAS} = 2.5 \text{ V}$                     | -40°C to 125°C |         | 27  | μΑ        |
|                         | V abutdown overant                          | V 0 V V                                         | 0.1/                                                    | -40°C to 85°C  | 0.4     | 1   |           |
| I <sub>SD, VBIAS</sub>  | V <sub>BIAS</sub> shutdown current          | $V_{ON1,2} = 0 V, V_{OUT1,2} = 0$               | 0 V                                                     | -40°C to 125°C |         | 1   | μΑ        |
|                         |                                             |                                                 | V 25V                                                   | -40°C to 85°C  | 0.1     | 2   |           |
|                         |                                             |                                                 | $V_{IN1,2} = 2.5 \text{ V}$                             | -40°C to 125°C |         | 9   |           |
|                         |                                             |                                                 | \/ _ 4.9.\/                                             | -40°C to 85°C  | 0.07    | 2   |           |
|                         | V <sub>IN1.2</sub> shutdown current (per    | $V_{ON1,2} = 0 V$                               | V <sub>IN1,2</sub> = 1.8 V                              | -40°C to 125°C |         | 6   |           |
| I <sub>SD, VIN1,2</sub> | channel)                                    | $V_{OUT1,2} = 0 \text{ V}$                      | $V_{IN1,2} = 1.2 \text{ V}$ $V_{IN1,2} = 0.8 \text{ V}$ | -40°C to 85°C  | 0.05    | 1   | μΑ        |
|                         |                                             |                                                 |                                                         | -40°C to 125°C |         | 4   |           |
|                         |                                             |                                                 |                                                         | -40°C to 85°C  | 0.04    | 1   |           |
|                         |                                             |                                                 |                                                         | -40°C to 125°C |         | 4   |           |
| I <sub>ON1,2</sub>      | ON pin input leakage current                | V <sub>ON</sub> = 5.5 V                         |                                                         | -40°C to 125°C |         | 0.1 | μΑ        |
| RESISTAN                | ICE CHARACTERISTICS                         |                                                 |                                                         |                |         |     |           |
|                         |                                             |                                                 |                                                         | 25°C           | 39      | 45  |           |
|                         |                                             |                                                 | V <sub>IN</sub> = 2.5 V                                 | -40°C to 85°C  |         | 52  |           |
|                         |                                             |                                                 |                                                         | -40°C to 125°C |         | 57  |           |
|                         |                                             |                                                 |                                                         | 25°C           | 34      | 39  |           |
|                         |                                             |                                                 | $V_{IN} = 1.8 \ V$                                      | -40°C to 85°C  |         | 46  |           |
| D                       | ON-state resistance                         | I <sub>OUT</sub> = -200 mA,                     |                                                         | -40°C to 125°C |         | 50  |           |
| R <sub>ON</sub>         | On-state resistance                         | V <sub>BIAS</sub> = 2.5 V                       |                                                         | 25°C           | 31      | 37  |           |
|                         |                                             |                                                 | $V_{IN} = 1.2 \text{ V}$                                | -40°C to 85°C  |         | 42  | $m\Omega$ |
|                         |                                             |                                                 |                                                         | -40°C to 125°C |         | 46  |           |
|                         |                                             |                                                 |                                                         | 25°C           | 30      | 35  | mΩ        |
|                         |                                             |                                                 | $V_{IN} = 0.8 \ V$                                      | -40°C to 85°C  |         | 41  |           |
|                         |                                             |                                                 |                                                         | -40°C to 125°C |         | 44  |           |
| R <sub>PD</sub>         | Output pulldown resistance                  | $V_{IN} = 2.5 \text{ V}, V_{ON} = 0 \text{ V},$ | I <sub>OUT</sub> = 5 mA                                 | -40°C to 125°C | 270     | 320 | Ω         |

Copyright © 2014–2015, Texas Instruments Incorporated



# 6.8 Switching Characteristics

| 0.0               | Switching Characteristics                                                                                      |                                                            |         |     |      |
|-------------------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|---------|-----|------|
|                   | PARAMETER                                                                                                      | TEST CONDITIONS                                            | MIN TYP | MAX | UNIT |
| V <sub>IN</sub> = | $V_{ON} = V_{BIAS} = 5 \text{ V}, T_A = 25 ^{\circ}\text{C} \text{ (unless)}$                                  | otherwise noted)                                           |         |     |      |
| t <sub>ON</sub>   | Turn-on time                                                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 1150    |     |      |
| t <sub>OFF</sub>  | Turn-off time                                                                                                  | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 4       |     |      |
| t <sub>R</sub>    | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 1400    |     | μs   |
| $t_{F}$           | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 2       |     |      |
| t <sub>D</sub>    | ON delay time                                                                                                  | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 469     |     |      |
| V <sub>IN</sub> = | $0.8 \text{ V}, \text{ V}_{ON} = \text{V}_{BIAS} = 5 \text{ V}, \text{ T}_{A} = 25 ^{\circ}\text{C}$ (         | unless otherwise noted)                                    |         | ı   |      |
| t <sub>ON</sub>   | Turn-on time                                                                                                   | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 514     |     |      |
| $t_{OFF}$         | Turn-off time                                                                                                  | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 31      |     |      |
| $t_{R}$           | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 271     |     | μs   |
| $t_{F}$           | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 2       |     |      |
| $t_D$             | ON delay time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 382     |     |      |
| V <sub>IN</sub> = | 3.3 V, $V_{ON} = 5$ V, $V_{BIAS} = 3.3$ V, $T_A = 3.3$                                                         | 25 °C (unless otherwise noted)                             |         |     |      |
| $t_{ON}$          | Turn-on time                                                                                                   | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 1455    |     |      |
| $t_{OFF}$         | Turn-off time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 5       |     |      |
| $t_{R}$           | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 1592    |     | μs   |
| t <sub>F</sub>    | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 2       |     |      |
| $t_D$             | ON delay time                                                                                                  | $R_L = 10~\Omega,~C_L = 0.1~\mu F,~CT = 1000~pF$           | 681     |     |      |
| V <sub>IN</sub> = | $0.8 \text{ V}, \text{ V}_{ON} = 5 \text{ V}, \text{ V}_{BIAS} = 3.3 \text{ V}, \text{ T}_{A} = 3.3 \text{ V}$ | 25 °C (unless otherwise noted)                             |         |     |      |
| $t_{ON}$          | Turn-on time                                                                                                   | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 805     |     |      |
| $t_{OFF}$         | Turn-off time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 31      |     |      |
| $t_{R}$           | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 455     |     | μs   |
| t <sub>F</sub>    | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 2       |     |      |
| $t_D$             | ON delay time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 577     |     |      |
| V <sub>IN</sub> = | $2.5 \text{ V}, \text{ V}_{ON} = 5 \text{ V}, \text{ V}_{BIAS} = 2.5 \text{ V}, \text{ T}_{A} = 3.5 \text{ V}$ | 25 °C (unless otherwise noted)                             |         |     |      |
| t <sub>ON</sub>   | Turn-on time                                                                                                   | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 1800    |     |      |
| t <sub>OFF</sub>  | Turn-off time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 6       |     |      |
| $t_{R}$           | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 1830    |     | μs   |
| $t_{F}$           | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 2       |     |      |
| $t_D$             | ON delay time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 909     |     |      |
| V <sub>IN</sub> = | $0.8 \text{ V}, \text{ V}_{ON} = 5 \text{ V}, \text{ V}_{BIAS} = 2.5 \text{ V}, \text{ T}_{A} = 3.6 \text{ V}$ | 25 °C (unless otherwise noted)                             |         |     |      |
| t <sub>ON</sub>   | Turn-on time                                                                                                   | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 1140    |     |      |
| t <sub>OFF</sub>  | Turn-off time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 28      |     |      |
| $t_{R}$           | V <sub>OUT</sub> rise time                                                                                     | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 664     |     | μs   |
| $t_{F}$           | V <sub>OUT</sub> fall time                                                                                     | $R_L = 10 \Omega$ , $C_L = 0.1 \mu F$ , $CT = 1000 pF$     | 2       |     |      |
| $t_D$             | ON delay time                                                                                                  | $R_L = 10 \ \Omega, \ C_L = 0.1 \ \mu F, \ CT = 1000 \ pF$ | 798     |     |      |



# 6.9 Typical DC Characteristics



Copyright © 2014–2015, Texas Instruments Incorporated



# **Typical DC Characteristics (continued)**



Submit Documentation Feedback

Copyright © 2014–2015, Texas Instruments Incorporated



# 6.10 Typical AC Characteristics

 $C_{\text{IN}}$  = 1  $\mu\text{F},\,C_{\text{L}}$  = 0.1  $\mu\text{F},\,R_{\text{L}}$  = 10  $\Omega,\,\text{CT}$  = 1 nF (unless otherwise specified)



Copyright © 2014–2015, Texas Instruments Incorporated



# **Typical AC Characteristics (continued)**





Submit Documentation Feedback

Figure 23. t<sub>R</sub> vs V<sub>BIAS</sub>

Copyright © 2014–2015, Texas Instruments Incorporated

Figure 24. t<sub>R</sub> vs CT



# **Typical AC Characteristics (continued)**

 $C_{IN}$  = 1  $\mu$ F,  $C_{L}$  = 0.1  $\mu$ F,  $R_{L}$  = 10  $\Omega$ , CT = 1 nF (unless otherwise specified)



# TEXAS INSTRUMENTS

# **Typical AC Characteristics (continued)**

 $C_{IN} = 1 \ \mu F, \ C_L = 0.1 \ \mu F, \ R_L = 10 \ \Omega, \ CT = 1 \ nF \ (unless \ otherwise \ specified)$ 



## 7 Parameter Measurement Information



**Test Circuit** 



**Timing Waveforms** 

A. Rise and fall times of the control signal is 100 ns.

Figure 33. Test Circuit and Timing Waveforms



# 8 Detailed Description

#### 8.1 Overview

The device is a 5.5-V, 4-A, dual-channel ultra-low R<sub>ON</sub> load switch with controlled turn on. The device contains two N-channel MOSFETs. Each channel can support a maximum continuous current of 4 A. Each channel is controlled by an on/off GPIO-compatible input. The ON pin must be connected and cannot be left floating. The device is designed to control the turn-on rate and therefore the inrush current. By controlling the inrush current, power supply sag can be reduced during turn-on. The slew rate for each channel is set by connecting a capacitor to GND on the CT pins.

The slew rate is proportional to the capacitor on the CT pin. Refer to *Adjustable Rise Time* to determine the correct CT value for a desired rise time.

The internal circuitry is powered by the VBIAS pin, which supports voltages from 2.5 to 5.5 V. This circuitry includes the charge pump, QOD, and control logic. For these internal blocks to function correctly, a voltage between 2.5 and 5.5 V must be supplied to VBIAS.

When a voltage is supplied to VBIAS and the ON1, 2 pin goes low, the QOD turns on. This connects VOUT1, 2 to GND through an on-chip resistor. The typical pulldown resistance ( $R_{PD}$ ) is 270  $\Omega$ .

## 8.2 Functional Block Diagram





#### 8.3 Feature Description

# 8.3.1 ON/OFF Control

The ON pins control the state of the switch. Asserting ON high enables the switch. ON is active high and has a low threshold, making it capable of interfacing with low-voltage signals. The ON pin is compatible with standard GPIO logic threshold. It can be used with any microcontroller with 1.2-V or higher GPIO voltage. This pin cannot be left floating and must be tied either high or low for proper functionality.

#### 8.3.2 Quick Output Discharge (QOD)

The TPS22968-Q1 includes a QOD feature. When the switch is disabled, a discharge resistor is connected between VOUT and GND. This resistor has a typical value of 270  $\Omega$  and prevents the output from floating while the switch is disabled.

#### 8.3.3 Adjustable Rise Time

A capacitor to GND on the CT pins sets the slew rate for each channel. The capacitor to GND on the CT pins should be rated for 25 V and above. An approximate formula for the relationship between CT and slew rate with  $V_{BIAS} = 5$  V is:

 $SR = 0.35 \times CT + 25$ 

#### where

- SR = slew rate (in µs/V)
- CT = the capacitance value on the CT pin (in pF)
- The units for the constant 25 is in μs/V.

(1)

Rise time can be calculated by multiplying the input voltage by the slew rate. Table 1 contains rise time values measured on a typical device.

Table 1. Rise Time Table

| / -      | Rise Time (μs) <sup>(1)</sup> (2) |                         |                         |                         |                         |                         |  |  |  |  |  |  |
|----------|-----------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|--|--|--|--|--|--|
| CTx (pF) | V <sub>IN</sub> = 5 V             | V <sub>IN</sub> = 3.3 V | V <sub>IN</sub> = 2.5 V | V <sub>IN</sub> = 1.8 V | V <sub>IN</sub> = 1.2 V | V <sub>IN</sub> = 0.8 V |  |  |  |  |  |  |
| 0        | 84                                | 63                      | 52                      | 43                      | 35                      | 27                      |  |  |  |  |  |  |
| 220      | 418                               | 285                     | 223                     | 168                     | 122                     | 88                      |  |  |  |  |  |  |
| 470      | 711                               | 479                     | 372                     | 276                     | 196                     | 139                     |  |  |  |  |  |  |
| 1000     | 1405                              | 952                     | 738                     | 545                     | 385                     | 271                     |  |  |  |  |  |  |
| 2200     | 3236                              | 2174                    | 1684                    | 1246                    | 876                     | 615                     |  |  |  |  |  |  |
| 4700     | 6415                              | 4306                    | 3317                    | 2454                    | 1725                    | 1217                    |  |  |  |  |  |  |
| 10000    | 13872                             | 9261                    | 7150                    | 5253                    | 3694                    | 2591                    |  |  |  |  |  |  |

- (1) 10% 90%,  $C_L = 0.1 \mu F$ ,  $C_{IN} = 1 \mu F$ ,  $R_L = 10 \Omega$ ,  $V_{BIAS} = 5 V$
- (2) Typical values at 25°C with a 25-V X7R 10% ceramic capacitor on CT

#### 8.4 Device Functional Modes

**Table 2. Functional Table** 

| ONx | VINx to VOUTx | VOUTx to GND |
|-----|---------------|--------------|
| L   | Off           | On           |
| Н   | On            | Off          |

Product Folder Links: TPS22968-Q1



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

This section highlights some of the design considerations for implementing this device in various applications. A PSPICE model for this device is also available on the product page for further aid.

#### 9.1.1 Input Capacitor (Optional)

To limit the voltage drop on the input supply caused by transient inrush currents when the switch turns on into a discharged load capacitor, a capacitor must be placed between VIN and GND. A 1- $\mu$ F ceramic capacitor, C<sub>IN</sub>, placed close to the pins, is usually sufficient. Higher values of C<sub>IN</sub> can be used to further reduce the voltage drop during high-current applications. When switching heavy loads, TI recommends to have an input capacitor about 10x higher than the output capacitor to avoid excessive voltage drop.

## 9.1.2 Output Capacitor (Optional)

Due to the integrated body diode in the NMOS switch, TI highly recommends a  $C_{IN}$  greater than  $C_L$ . A  $C_L$  greater than  $C_{IN}$  can cause the voltage on VOUT to exceed VIN when the system supply is removed. This could result in current flow through the body diode from VOUT to VIN. TI recommends a  $C_{IN}$  to  $C_L$  ratio of 10 to 1 for minimizing  $V_{IN}$  dip caused by inrush currents during startup.

## 9.1.3 V<sub>IN</sub> and V<sub>BIAS</sub> Voltage Range

For optimal  $R_{ON}$  performance, make sure  $V_{IN} \le V_{BIAS}$ . The device is still functional if  $V_{IN} > V_{BIAS}$ , but it will exhibit  $R_{ON}$  greater than what is listed in the *Electrical Characteristics* ( $V_{BIAS} = 5 \ V$ ) and *Electrical Characteristics* ( $V_{BIAS} = 2.5 \ V$ ). See Figure 34 for an example of a typical device. Notice the increasing  $R_{ON}$  as  $V_{IN}$  exceeds  $V_{BIAS}$  voltage. Be sure to never exceed the maximum voltage rating for  $V_{IN}$  and  $V_{BIAS}$ .



 $T_A = 25$ °C  $I_{OUT} = -200 \text{ mA}$  Figure 34.  $R_{ON}$  vs  $V_{IN}$ 



# **Application Information (continued)**

#### 9.1.3.1 Parallel Configuration

To increase the current capabilities and lower the R<sub>ON</sub> by approximately 50%, both channels can be placed in parallel as shown in Figure 35 (parallel configuration). With this configuration, the CT1 and CT2 pins can be tied together to use one capacitor, CT, as shown in Figure 35. With a single CT capacitor, the rise time will be half of the typical rise-time value. Refer to the Table 1 for typical timing values.



Figure 35. Parallel Configuration Schematic

#### 9.1.3.2 Standby Power Reduction

TPS22968-Q1 can help to reduce the standby power consumption of a module. Some loads will consume a non-trivial amount of power when turned off. If the power to the load is removed by the load switch, the standby power consumption can be significantly reduced.



Figure 36. Standby Power Reduction Schematic



# **Application Information (continued)**

#### 9.1.3.3 Power Supply Sequencing Without a GPIO Input

In many end equipments, there is a need to power up various modules in a predetermined manner. TPS22968-Q1 can solve the problem of power sequencing without adding any complexity to the overall system.



A. VIN1 must be greater V<sub>IH</sub>.

Figure 37. Power Sequencing Without a GPIO Input Schematic

#### 9.1.3.4 Reverse Current Blocking

In certain applications, it may be desirable to have reverse current blocking. Reverse current blocking prevents current from flowing from the output to the input of the load switch when the device is disabled. With the following configuration, the TPS22968-Q1 can be converted into a single-channel switch with reverse current blocking. In this configuration, VIN1 or VIN2 can be used as the input and VIN2 or VIN1 is the output.



Figure 38. Reverse Current Blocking Schematic

Product Folder Links: TPS22968-Q1

Copyright © 2014–2015, Texas Instruments Incorporated



## 9.2 Typical Application

This application demonstrates how the TPS22968-Q1 can be used to power a downstream load with a large capacitance. The example in Figure 39 is powering a 22-µF capacitive output load.



Figure 39. Typical Application Schematic for Powering a Downstream Module

#### 9.2.1 Design Requirements

For this design example, use the following as the input parameters.

**Table 3. Design Parameters** 

| DESIGN PARAMETER                     | EXAMPLE VALUE |
|--------------------------------------|---------------|
| $V_{IN}$                             | 3.3 V         |
| $V_{BIAS}$                           | 5.0 V         |
| Output capacitance (C <sub>L</sub> ) | 22 μF         |
| Allowable inrush current on VOUT     | 0.400 A       |

#### 9.2.2 Detailed Design Procedure

To begin the design process, the designer needs to know the following:

- V<sub>IN</sub> voltage
- $V_{\text{BIAS}}$  voltage
- Output capacitance (C<sub>1</sub>)
- Allowable inrush current on VOUT due to C<sub>L</sub> capacitor

#### 9.2.2.1 Inrush Current

To determine how much inrush current will be caused by the C<sub>L</sub> capacitor, use Equation 2.

$$I_{INRUSH} = C_L \times \frac{dV_{OUT}}{dt}$$

where

- $I_{INRUSH}$  = amount of inrush current caused by  $C_{L}$
- C<sub>L</sub> = capacitance on VOUT
- $dt = V_{OUT}$  rise time

 $dV_{OUT}$  = increase in  $V_{OUT}$  during the rise time (2)

Inrush current is proportional to rise time. The rise time is adjustable by use of the CT capacitor. The appropriate rise time can be calculated using the design requirements and the inrush current equation (Equation 2).

$$400 \text{ mA} = 22 \mu \text{F} \times 3.3 \text{ V/dt}$$
 (3)

$$dt = 182 \,\mu s \tag{4}$$

20



To ensure an inrush current of less than 400 mA, choose a CT capacitor value that will yield a rise time of more than 182 µs. See the oscilloscope captures in the *Application Curves* for an example of how the CT capacitor can be used to reduce inrush current. See Table 1 for correlation between rise times and CT values.

An appropriate  $C_L$  value should be placed on VOUT such that the  $I_{MAX}$  and  $I_{PLS}$  specifications of the device are not violated.

#### 9.2.3 Application Curves

The two scope captures below show how the CT capacitor can be used to reduce inrush current.





# 10 Power Supply Recommendations

The device is designed to operate from a  $V_{BIAS}$  range of 2.5 to 5.5 V and  $V_{IN}$  range of 0.8 to 5.5 V. This supply must be well regulated and placed as close to the device pin as possible with the recommended 1- $\mu$ F bypass capacitor. If the supply is located more than a few inches from the device pins, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. If additional bulk capacitance is required, an electrolytic, tantalum, or ceramic capacitor of 10  $\mu$ F may be sufficient.

## 11 Layout

### 11.1 Layout Guidelines

- VIN and VOUT traces should be as short and wide as possible to accommodate for high current.
- Use vias under the exposed thermal pad for thermal relief for high current operation.
- VINx pins should be bypassed to ground with low-ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 1-µF ceramic with X5R or X7R dielectric. This capacitor should be placed as close to the device pins as possible.
- VOUTx pins should be bypassed to ground with low-ESR ceramic bypass capacitors. The typical recommended bypass capacitance is one-tenth of the VINx bypass capacitor of X5R or X7R dielectric rating. This capacitor should be placed as close to the device pins as possible.
- The VBIAS pin should be bypassed to ground with low-ESR ceramic bypass capacitors. The typical recommended bypass capacitance is 0.1-µF ceramic with X5R or X7R dielectric.
- The CTx capacitors should be placed as close to the device pins as possible. The typical recommended CTx capacitance is a capacitor of X5R or X7R dielectric rating with a rating of 25 V or higher.

Product Folder Links: TPS22968-Q1



# 11.2 Layout Example



**Dual-channel layout** 



Single-channel layout



Figure 42. Layout Schematic

Copyright © 2014–2015, Texas Instruments Incorporated



#### 11.3 Thermal Considerations

The maximum IC junction temperature should be restricted to 150°C under normal operating conditions. To calculate the maximum allowable dissipation, P<sub>D(max)</sub> for a given ambient temperature, use Equation 5.

$$P_{\text{D(MAX)}} = \frac{T_{\text{J(MAX)}} - T_{\text{A}}}{R_{\text{A,IA}}}$$

where

- $P_{D(max)}$  = maximum allowable power dissipation
- T<sub>J(max)</sub> = maximum allowable junction temperature (150°C for the TPS22968-Q1)
- $T_A$  = ambient temperature of the device
- $R_{\text{BJA}}$  = junction to air thermal impedance. See *Thermal Information*. This parameter is highly dependent upon board layout.

Following are two examples demonstrating how to use the above information: For  $V_{BIAS} = 5 \text{ V}$ ,  $V_{IN} = 5 \text{ V}$ , the maximum allowable ambient temperature with a 3-A load through each channel can be determined by using the following calculations.

#### NOTE

When calculating power dissipation in the switch, it is important to use the correct RON value. R<sub>ON</sub> is dependent on the junction temperature of the device.

$$P_D = I^2 \times R \times 2$$
 (multiplied by 2 because there are two channels) (6)

$$2 \times I^2 \times R = \frac{T_{J(MAX)} - T_A}{R_{\theta JA}}$$
(7)

$$T_{A} = T_{J(MAX)} - R_{\theta JA} \times 2 \times I^{2} \times R \tag{8}$$

$$T_A = 150^{\circ}\text{C} - 55.6^{\circ}\text{C/W} \times 2 \times (3 \text{ A})^2 \times 45 \text{ m}\Omega = 105^{\circ}\text{C}$$
 (9)

For V<sub>BIAS</sub> = 5 V, V<sub>IN</sub> = 5 V, the maximum continuous current for an ambient temperature of 85°C with the same current flowing through each channel can be determined by using the following calculation:

$$2 \times I^2 \times R = \frac{T_{J(MAX)} - T_A}{R_{\theta JA}}$$
 (10)

$$I = \sqrt{\frac{T_{J(MAX)} - T_A}{2 \times R \times R_{\theta JA}}}$$
 (11)

current flowing through each channel can be determined by using the following calculation: 
$$2\times I^2\times R = \frac{T_{J(MAX)} - T_A}{R_{\theta JA}}$$
 (10) 
$$I = \sqrt{\frac{T_{J(MAX)} - T_A}{2\times R\times R_{\theta JA}}}$$
 (11) 
$$I = \sqrt{\frac{150^{\circ}C - 85^{\circ}C}{2\times 45 \text{ m}\Omega\times 55.6^{\circ}C/W}} = 3.6 \text{ A}$$
 (12)

Submit Documentation Feedback

Copyright © 2014-2015, Texas Instruments Incorporated



# 12 Device and Documentation Support

### 12.1 Trademarks

All trademarks are the property of their respective owners.

## 12.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# 12.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS22968-Q1



# PACKAGE OPTION ADDENDUM

20-Jun-2015

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TPS22968QDMGRQ1  | ACTIVE | WSON         | DMG                | 10   | 3000           | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | SIV            | Samples |
| TPS22968QDMGTQ1  | ACTIVE | WSON         | DMG                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | SIV            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

20-Jun-2015

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS22968-Q1:

● Catalog: TPS22968

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Feb-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS22968QDMGRQ1 | WSON            | DMG                | 10 | 3000 | 179.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |
| TPS22968QDMGTQ1 | WSON            | DMG                | 10 | 250  | 179.0                    | 8.4                      | 2.3        | 3.2        | 1.0        | 4.0        | 8.0       | Q1               |

www.ti.com 14-Feb-2015



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS22968QDMGRQ1 | WSON         | DMG             | 10   | 3000 | 195.0       | 200.0      | 45.0        |
| TPS22968QDMGTQ1 | WSON         | DMG             | 10   | 250  | 195.0       | 200.0      | 45.0        |

DMG (R-PWSON-N10)

PLASTIC SMALL OUTLINE NO-LEAD



NOTES: All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- SON (Small Outline No-Lead) package configuration.
- The package thermal pad must be soldered to the board for thermal and mechanical performance.

  See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Side Lead Plating Process—1, matte tin only.



# DMG (R-PWSON-N10)

PLASTIC SMALL OUTLINE NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

Exposed Thermal Pad Dimensions

4221653/A 07/14

NOTES: All linear dimensions are in millimeters



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

#### Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity