# Coursework 1: Microarchitecture Optimisation in Splay Trees

Szymon Kubica, CID: 01871147

November 9, 2023

## Studying microarchitecture effects

### Varying the size of RUU

The figures below show the instructions per cycle and the estimated energy consumption metrics when running the splaytest program as the number of slots in the register update unit varies from 2 to 256. The datapoints are interpolated linearly to give a better idea of the trend as the test parameter is changed.





- (a) IPC for RUU sizes between 2 and 256
- (b) Energy estimate (nJ) for RUU sizes between 2 and 256

We may observe that total energy consumption initially decreases, reaches a minimum when the size of RUU is 16 and then starts to rise again. That's because, when the size of RUU is 2, the simulated architecture cannot benefit from the out-of-order execution that the RUU is supposed to facilitate. We can see that reflected in the total IPC in that case being less than 1 for RUU sizes of 2 and 4. After we increase the number of slots in the RUU, even though we are using a more power-hungry RUU unit, the total energy consumption starts to decrease. This is because the overall IPC increases, consequently the processor is able to execute the program within a lower execution time which leads to a lower total energy consumption. However past the point of 16 slots in the RUU, the performance in terms of IPC no longer increases and we are only paying the penalty of using a more energy-hungry RUU.

#### Varying sizes of RUU and LSQ

The IPC and energy consumption estimates for pairs of RUU and LSQ sizes in the set  $\{8, 16, ..., 256\}$  can be seen below. The graphs have been interpolated with a triangular surface to make it easier to visualise the trend that the data follows as we vary the parameters.



Interestingly, the figure (b) shows that as we increase the size of RUU, the energy consumption increases rapidly, whereas the same increase in the size of LSQ results only in a slight increase in the energy consumption. This is due to the difference in the internal structure of the those units. The circuit of RUU is more complicated and interacts with a larger number of components, thus using more energy.

#### Bottleneck in the default simulated architecture

The default architecture sets the RUU and LSQ sizes to 16 and 8 slots respectively. This configuration is indicated with the cyan dot above. Figure (a) shows that the bottleneck is caused by the interaction between those two parameters. If we were keep LSQ size constant at 8 and only increase the of RUU, we IPC wouldn't increase past the bottleneck point of about 1.30. The same holds if we increased LSQ size without changing the RUU size. This is due to the purpose of those two units, the larger the RUU allows us to have more 'in-flight' instructions in the out-of-order execution. However as the number of those instructions increases, we need the LSQ to ensure that loads and stores are handled correctly (other instructions depending on their data might need access to it before it is committed to the main memory). The problem arises when there is a big difference in size between those two units. When LSQ is a lot larger, we aren't able to get enough in-flight instructions to utilise all slots in the LSQ. In the other scenario we can have many instructions in flight, however because of the small LSQ, we can't handle many repeated loads/stores in the out-of-order execution before we need to commit the change to the main memory. After running the varyarch-energy-2-parameters script, the energy estimate was the lowest when both RUU and LSQ have 16 slots. Note that this datapoint doesn't correspond to the lowest execution time, hence maximising the IPC doesn't necessarily mean minimising the energy consumption.

## Minimising total energy

The figure below shows the progression of the energy estimate of the simulated architecture as I was applying optimisations to it. The following section explains the reasoning behind each of the seven configuration settings that I have applied to minimise the energy consumption.



Figure 3: Energy Estimate and IPC for subsequent optimisations

As we previously saw, the energy estimate starting from the default architecture is minimised when we set the size of both RUU and LSQ to 16. To lower the energy consumption further, I set the sizes of RUU and LSQ as above and then considered how the energy estimate is calculated. We are using wattch with the cc1 clock gating model which assumes that each unit is fully on if any of its ports are accessed during a given clock cycle. Because of this, I searched for parts of the microarchitecture that are enabled by default but might be underutilised (or even not used at all). After inspecting the code, I noticed that it doesn't perform any floating point calculations. By default, the simplescalar simulator uses 4 floating point ALUs and 1 fp multiplier/divider unit. I tried disabling those units entirely by setting their number to 0, however that setting is not allowed in the simulator. Instead, I varied the number of fp ALUs and noticed that indeed as decreasing their number lowered the energy estimate with no impact on the IPC.

Next, I looked at the output of the varyarch-energy-3params script. I noticed that the bpred:comb had an overall better performance and energy efficiency across all possible configurations. Additionally, to make it more energy-efficient, I have decreased its meta table size, and the size and associativity its of BTB, as follows: -bpred:comb 128 -bpred:btb 256 2. Note that this change had a positive impact on both IPC and the energy estimate (BPred stage in Fig. 3).

After that, I noticed that the cache miss ratio was very low. I hypothesised that the comparatively small size of the simulated program and the small problem size left the cache underutilised. After searching through the parameter space of possible cache configurations, I set L1 data cache to be direct mapped and lowered the size and associativity of the L2 data cache from (1024, 4) to (128, 2) respectively. Interestingly, the best configuration of the instruction L1 cache that I could find for that particular workload was a direct mapped cache with 64 blocks of size 64 bytes with random replacement policy (Caches in Fig. 3).

To maximise the impact on the optimisation, I decided to examine which components use the most energy. The table below contains the cc1 power metrics calculated for the configuration that was found so far.

| Energy component      | Energy estimate (nJ) | Energy component         | Energy estimate (nJ) |
|-----------------------|----------------------|--------------------------|----------------------|
| clock_power_cc1       | 232 728 779.4305     | issue_stage_power_cc1    | 225 405 153.8841     |
| alu_power_cc1         | 77 009 065.0891      | dcache_power_cc1         | 62 116 184.7397      |
| fetch_stage_power_cc1 | 59 700 054.8643      | regfile_power_cc1        | 52 703 405.4967      |
| icache_power_cc1      | 46 871 946.9971      | window_power_cc1         | 39 979 548.9591      |
| resultbus_power_cc1   | 38 483 018.5632      | bpred_power_cc1          | 12 828 107.8673      |
| lsq_power_cc1         | 7 791 801.5251       | dispatch_stage_power_cc1 | 6 585 633.4845       |
| rename_power_cc1      | 6 585 633.4845       | dcache2_power_cc1        | 25 535.0078          |

Table 1: Power metrics of microarchitecture components

One can observe that a lot of energy was spent on the issue stage (issue\_stage\_power\_cc1). Because of this I decided to look at possible configurations of the issue, decode and commit stage widths (issue:width, decode:width, commit:width). The reason I was changing those in conjunction was that if we increased one of them (e.g. issue:width) while keeping the remaining ones constant, we could face a bottleneck (e.g. decode stage won't be able to process all issued instructions as it has a lower bandwidth) Because of this I tested various possible configurations of that triple. Interestingly, I found that the most energy-efficient configuration was: (issue:width=2,decode:width=2,commit:width=8). I was surprised that the commit width was comparatively larger than the other ones. A possible reason for this could be that given that we have 16 slots in the RUU, we might have a lot of instructions in-flight. Thus it could happen that there are more than 2 instructions ready to commit at the end of one cycle. In which case, having a larger commit stage as would allow for clearing the RUU more efficiently.

Lastly, I decided to decrease the number of integer ALU units and the size and associativity of the TLBs. I noticed that alu\_power\_cc1 was the third most energy-hungry component in the architecture. In case of TLBs, I observed that there were almost none TLB misses in the default configuration, which might suggest that some TLB capacity wasn't utilised by the program. Interestingly, changing the number of integer ALUs units didn't have a large impact on the IPC, whereas it has lowered the energy estimate substantially. By contract, by restricting the size and assoc. of TLBs, the energy efficiency gain is relatively small compared to the massive penalty that we get in terms of the IPC. One could evaluate if it is worth paying such a high price in terms of performance to gain a slight improvement in the energy efficiency. To conclude, the final energy estimate achieved was 390815492.3505 nJ which is about 37% decrease compared to the initial energy consumption of 616821309.6885 nJ.