

### OVP Guide to Using Processor Models

# Model specific information for riscv\_RV32IM

Imperas Software Limited Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, U.K. docs@imperas.com



| Author   | Imperas Software Limited                            |
|----------|-----------------------------------------------------|
| Version  | 9999999                                             |
| Filename | pdf/OVP_Model_Specific_Information_riscv_RV32IM.pdf |
| Created  | 21 February 2019                                    |
| Status   | OVP Standard Release                                |

### Copyright Notice

Copyright (c) 2018 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

### Right to Copy Documentation

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the readers responsibility to determine the applicable regulations and to comply with them.

### Disclaimer

IMPERAS SOFTWARE LIMITED, AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Model Release Status

This model is released as part of OVP releases and is included in OVPworld packages. Please visit OVPworld.org.

# Contents

| 1 | Ove  | erview                                     | 1  |
|---|------|--------------------------------------------|----|
|   | 1.1  | Description                                | 1  |
|   | 1.2  | Licensing                                  | 1  |
|   | 1.3  | Features                                   | 1  |
|   | 1.4  | Interrupts                                 | 3  |
|   | 1.5  | Debug Mask                                 | 3  |
|   | 1.6  | Integration Support                        | 3  |
|   |      | 1.6.1 CSR Register External Implementation | 3  |
|   | 1.7  | Limitations                                | 4  |
|   | 1.8  | Verification                               | 4  |
|   | 1.9  | References                                 | 4  |
| 2 | Inst | truction Extensions                        | 5  |
|   | 2.1  | Custom Instructions                        | 5  |
|   |      | 2.1.1 chacha20qr1                          | 5  |
|   |      | 2.1.2 chacha20qr2                          | 5  |
|   |      | 2.1.3 chacha20qr3                          | 5  |
|   |      | 2.1.4 chacha20qr4                          | 6  |
| 3 | Cor  | nfiguration                                | 7  |
|   | 3.1  | Location                                   | 7  |
|   | 3.2  | GDB Path                                   | 7  |
|   | 3.3  | Semi-Host Library                          | 7  |
|   | 3.4  | Processor Endian-ness                      | 7  |
|   | 3.5  | QuantumLeap Support                        | 7  |
|   | 3.6  | Processor ELF code                         | 7  |
| 4 | All  | Variants in this model                     | 8  |
| 5 | Bus  | s Master Ports                             | 9  |
| 6 | Bus  | s Slave Ports                              | 10 |
| 7 | Net  | t Ports                                    | 11 |
| 8 | FIF  | FO Ports                                   | 12 |
| g |      |                                            | 12 |

### Imperas OVP Fast Processor Model Documentation for riscv\_RV32IM

|    | 9.1  | Paran   | neters with enumerated types  | 14 |
|----|------|---------|-------------------------------|----|
|    |      | 9.1.1   | Parameter user_version        | 14 |
|    |      | 9.1.2   | Parameter priv_version        | 14 |
| 10 | Exe  | cution  | Modes                         | 15 |
| 11 | Exc  | eption  | as                            | 16 |
| 12 | Hie  | rarchy  | of the model                  | 17 |
|    |      |         | 1: Hart                       | 17 |
| 13 |      |         | ommands                       | 18 |
|    | 13.1 | Level   | 1: Hart                       | 18 |
|    |      | 13.1.1  | dumpTLB                       | 18 |
|    |      |         | 13.1.1.1 Argument description | 18 |
|    |      | 13.1.2  | isync                         | 18 |
|    |      |         | itrace                        |    |
| 14 | Reg  | gisters |                               | 19 |
|    | 14.1 | Level   | 1: Hart                       | 19 |
|    |      | 14.1.1  | Core                          | 19 |
|    |      | 14.1.2  | User_Control_and_Status       | 20 |
|    |      |         | Supervisor_Control_and_Status |    |
|    |      | 1/11/   | Machine Control and Status    | 21 |

### Overview

This document provides the details of an OVP Fast Processor Model variant.

OVP Fast Processor Models are written in C and provide a C API for use in C based platforms. The models also provide a native interface for use in SystemC TLM2 platforms.

The models are written using the OVP VMI API that provides a Virtual Machine Interface that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. Most models are provided as a binary shared object and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model.

The models are run through an extensive QA and regression testing process and most model families are validated using technology provided by the processor IP owners. There is a companion document (OVP Guide to Using Processor Models) which explains the general concepts of OVP Fast Processor Models and their use. It is downloadable from the OVPworld website documentation pages.

### 1.1 Description

RISC-V RV32IM 32-bit processor model

### 1.2 Licensing

This Model is released under the Open Source Apache 2.0

#### 1.3 Features

The model supports the following architectural features, defined in the misa CSR:

RV32I/64I/128I base ISA

extension M (integer multiply/divide instructions)

extension S (Supervisor mode)

extension U (User mode)

32-bit XLEN

If required, supported architectural features may be overridden using parameter "misa\_Extensions". Parameter "misa\_Extensions\_mask" can be used to specify which features can be dynamically enabled or disabled by writes to the misa register.

On this variant, the Machine trap-vector base-address register (mtvec) is writable. It can instead be configured as read-only using parameter "mtvec\_is\_ro".

Values written to "mtvec" are masked using the value 0xfffffffd. A different mask of writable bits may be specified using parameter "mtvec\_mask" if required. In addition, when Vectored interrupt mode is enabled, parameter "tvec\_align" may be used to specify additional hardware-enforced base address alignment. In this variant, "tvec\_align" defaults to 0, implying no alignment constraint.

The initial value of "mtvec" is 0x0. A different value may be specified using parameter "mtvec" if required.

Values written to "stvec" are masked using the value 0xfffffffd. A different mask of writable bits may be specified using parameter "stvec\_mask" if required. parameter "tvec\_align" may be used to specify additional hardware-enforced base address alignment in the same manner as for the "mtvec" register, described above.

On reset, the model will restart at address 0x0. A different reset address may be specified using parameter "reset\_address" if required.

On an NMI, the model will restart at address 0x0. A different NMI address may be specified using parameter "nmi\_address" if required.

WFI will halt the processor until an interrupt occurs. It can instead be configured as a NOP using parameter "wfi\_is\_nop". WFI timeout wait is implemented with a time limit of 0 (i.e. WFI causes an Illegal Instruction trap in Supervisor mode when mstatus.TW=1).

The "cycle" CSR is implemented in this variant. Set parameter "cycle\_undefined" to True to instead specify that "cycle" is unimplemented and reads of it should trap to Machine mode.

The "time" CSR is implemented in this variant. Set parameter "time\_undefined" to True to instead specify that "time" is unimplemented and reads of it should trap to Machine mode. Usually, the value of the "time" CSR should be provided by the platform - see notes below about the artifact "CSR" bus for information about how this is done.

The "instret" CSR is implemented in this variant. Set parameter "instret\_undefined" to True to instead specify that "instret" is unimplemented and reads of it should trap to Machine mode.

A 9-bit ASID is implemented. Use parameter "ASID\_bits" to specify a different implemented ASID size if required.

This variant supports address translation modes 0 and 1. Use parameter "Sv\_modes" to specify a bit mask of different modes if required.

Unaligned memory accesses are not supported by this variant. Set parameter "unaligned" to "T"

to enable such accesses.

16 PMP entries are implemented by this variant. Use parameter "PMP\_registers" to specify a different number of PMP entries; set the parameter to 0 to disable the PMP unit. The PMP grain size (G) is 0, meaning that PMP regions as small as 4 bytes are implemented. Use parameter "PMP\_grain" to specify a different grain size if required.

### 1.4 Interrupts

The "reset" port is an active-high reset input. The processor is halted when "reset" goes high and resumes execution from the reset address specified using the "reset\_address" parameter when the signal goes low. The "mcause" register is cleared to zero.

The "nmi" port is an active-high NMI input. The processor is halted when "nmi" goes high and resumes execution from the address specified using the "nmi\_address" parameter when the signal goes low. The "mcause" register is cleared to zero.

All other interrupt ports are active high.

### 1.5 Debug Mask

It is possible to enable model debug messages in various categories. This can be done statically using the "override\_debugMask" parameter, or dynamically using the "debugflags" command. Enabled messages are specified using a bitmask value, as follows:

Value 0x002: enable debugging of PMP and virtual memory state;

Value 0x004: enable debugging of interrupt state.

All other bits in the debug bitmask are reserved and must not be set to non-zero values.

### 1.6 Integration Support

This model implements a number of non-architectural pseudo-registers and other features to facilitate integration.

### 1.6.1 CSR Register External Implementation

If parameter "enable\_CSR\_bus" is True, an artifact 16-bit bus "CSR" is enabled. Slave callbacks installed on this bus can be used to implement modified CSR behavior (use opBusSlaveNew or icmMapExternalMemory, depending on the client API). A CSR with index 0xABC is mapped on the bus at address 0xABC0; as a concrete example, implementing CSR "time" (number 0xC01) externally requires installation of callbacks at address 0xC010 on the CSR bus.

### 1.7 Limitations

Instruction pipelines are not modeled in any way. All instructions are assumed to complete immediately. This means that instruction barrier instructions (e.g. fence.i) are treated as NOPs, with the exception of any Illegal Instruction behavior, which is modeled.

Caches and write buffers are not modeled in any way. All loads, fetches and stores complete immediately and in order, and are fully synchronous. Data barrier instructions (e.g. fence) are treated as NOPs, with the exception of any Illegal Instruction behavior, which is modeled.

Real-world timing effects are not modeled: all instructions are assumed to complete in a single cycle.

Hardware Performance Monitor and Debug registers are not implemented and hardwired to zero.

The TLB is architecturally-accurate but not device accurate. This means that all TLB maintenance and address translation operations are fully implemented but the cache is larger than in the real device.

### 1.8 Verification

All instructions have been extensively tested by Imperas, using tests generated specifically for this model and also reference tests from https://github.com/riscv/riscv-tests.

#### 1.9 References

The Model details are based upon the following specifications:

- RISC-V Instruction Set Manual, Volume I: User-Level ISA (User Architecture Version 2.2)
- RISC-V Instruction Set Manual, Volume II: Privileged Architecture (Privileged Architecture Version 1.10)

## **Instruction Extensions**

RISCV processors may add various custom extensions to the basic RISC-V architecture. This processor has been extended, using an extension library, to add several instruction using the Custom0 opcode.

### 2.1 Custom Instructions

This model includes four Chacha20 acceleration instructions (one for each rotate distance) are added to encode the XOR and ROTATE parts of the quarter rounds.

### 2.1.1 chacha20qr1

| 31      | 25 | 24 | 20 | 19 | 15 | 14    | 12   | 11 |    | 7 | 6       | 0 |
|---------|----|----|----|----|----|-------|------|----|----|---|---------|---|
| 0000000 |    | Rs | s2 | R  | s1 | 000 ( | QR1) |    | Rd |   | Custom  |   |
|         |    |    |    |    |    |       |      |    |    |   | 0001011 | L |

 $dst = (src1 \, \hat{s}rc2) <<<16$ 

### 2.1.2 chacha20qr2

| 31 25   | 24 20 | 19 15 | 14 12     | 11 7 | 6 0                |
|---------|-------|-------|-----------|------|--------------------|
| 0000000 | Rs2   | Rs1   | 001 (QR2) | Rd   | Custom0<br>0001011 |

 $dst = (src1 \, \hat{s}rc2) <<<12$ 

#### 2.1.3 chacha20qr3

| 31 | 25      | 24 | 20 | 19 | 15 | 14    | 12   | 11 | 7  | 6         | 0   |
|----|---------|----|----|----|----|-------|------|----|----|-----------|-----|
| (  | 0000000 | Rs | 32 | Rs | 1  | 010 ( | QR3) |    | Rd | Cust 0001 | om0 |
|    |         |    |    |    |    |       |      |    |    | 0001      |     |

 $dst = (src1 \ src2) <<< 8$ 

### 2.1.4 chacha20qr4

| 31      | 25 | 24 | 20 | 19 | 15 | 14    | 12   | 11 |    | 7 | 6         | 0    |
|---------|----|----|----|----|----|-------|------|----|----|---|-----------|------|
| 0000000 |    | R  | s2 | Rs |    | 011 ( | QR4) |    | Rd |   | Cust 0001 | 5om0 |

 $dst = (src1 \, \hat{s}rc2) <<<7$ 

## Configuration

### 3.1 Location

This model's VLNV is riscv.ovpworld.org/processor/riscv/1.0.

The model source is usually at:

\$IMPERAS\_HOME/ImperasLib/source/riscv.ovpworld.org/processor/riscv/1.0

The model binary is usually at:

\$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/ImperasLib/riscv.ovpworld.org/processor/riscv/1.0

### 3.2 GDB Path

The default GDB for this model is: \$IMPERAS\_HOME/lib/\$IMPERAS\_ARCH/gdb/riscv-none-embed-gdb.

### 3.3 Semi-Host Library

The default semi-host library file is riscv.ovpworld.org/semihosting/riscv32Newlib/1.0

### 3.4 Processor Endian-ness

This is a LITTLE endian model.

### 3.5 QuantumLeap Support

This processor is qualified to run in a QuantumLeap enabled simulator.

### 3.6 Processor ELF code

The ELF code supported by this model is: 0xf3.

## All Variants in this model

This model has these variants

| Variant  | Description                  |
|----------|------------------------------|
| RV32I    |                              |
| RV32IM   | (described in this document) |
| RV32IMC  |                              |
| RV32IMAC |                              |
| RV32G    |                              |
| RV32GC   |                              |
| RV32GCN  |                              |
| RV32E    |                              |
| RV32EC   |                              |
| RV64I    |                              |
| RV64IM   |                              |
| RV64IMC  |                              |
| RV64IMAC |                              |
| RV64G    |                              |
| RV64GC   |                              |
| RV64GCN  |                              |

Table 4.1: All Variants in this model

## **Bus Master Ports**

This model has these bus master ports.

| Name        | min | max | Connect?  | Description     |
|-------------|-----|-----|-----------|-----------------|
| INSTRUCTION | 32  | 34  | mandatory | Instruction bus |
| DATA        | 32  | 34  | optional  | Data bus        |

Table 5.1: Bus Master Ports

## **Bus Slave Ports**

This model has no bus slave ports.

# Net Ports

This model has these net ports.

| Name               | Type  | Connect? | Description                   |
|--------------------|-------|----------|-------------------------------|
| reset              | input | optional | Reset                         |
| nmi                | input | optional | NMI                           |
| SSWInterrupt       | input | optional | Supervisor software interrupt |
| MSWInterrupt       | input | optional | Machine software interrupt    |
| STimerInterrupt    | input | optional | Supervisor timer interrupt    |
| MTimerInterrupt    | input | optional | Machine timer interrupt       |
| SExternalInterrupt | input | optional | Supervisor external interrupt |
| MExternalInterrupt | input | optional | Machine external interrupt    |

Table 7.1: Net Ports

# FIFO Ports

This model has no FIFO ports.

## Formal Parameters

| Name                 | Type        | Description                                                                                 |
|----------------------|-------------|---------------------------------------------------------------------------------------------|
| variant              | Enumeration | Selects variant (either a generic UISA or a specific model)                                 |
| user_version         | Enumeration | Specify required User Architecture version(2.2 or 2.3)                                      |
| priv_version         | Enumeration | Specify required Privileged Architecture version(1.10 or 1.11)                              |
| verbose              | Boolean     | Specify verbose output messages                                                             |
| updatePTEA           | Boolean     | Specify whether hardware update of PTE A bit is supported                                   |
| updatePTED           | Boolean     | Specify whether hardware update of PTE D bit is supported                                   |
| unaligned            | Boolean     | Specify whether the processor supports unaligned memory accesses                            |
| wfi_is_nop           | Boolean     | Specify whether WFI should be treated as a NOP (if not, halt while waiting                  |
| •                    |             | for interrupts)                                                                             |
| mtvec_is_ro          | Boolean     | Specify whether mtvec CSR is read-only                                                      |
| tvec_align           | Uns32       | Specify hardware-enforced alignment of mtvec/stvec/utvec when Vectored                      |
|                      |             | interrupt mode enabled                                                                      |
| mtvec_mask           | Uns64       | Specify hardware-enforced mask of writable bits in mtvec register                           |
| stvec_mask           | Uns64       | Specify hardware-enforced mask of writable bits in stvec register                           |
| tval_ii_code         | Boolean     | Specify whether mtval/stval contain faulting instruction bits on illegal in-                |
|                      |             | struction exception                                                                         |
| cycle_undefined      | Boolean     | Specify that the cycle CSR is undefined (reads to it are emulated by a                      |
|                      |             | Machine mode trap)                                                                          |
| time_undefined       | Boolean     | Specify that the time CSR is undefined (reads to it are emulated by a Ma-                   |
|                      |             | chine mode trap)                                                                            |
| $instret\_undefined$ | Boolean     | Specify that the instret CSR is undefined (reads to it are emulated by a                    |
|                      |             | Machine mode trap)                                                                          |
| enable_CSR_bus       | Boolean     | Add artifact CSR bus port, allowing CSR registers to be externally imple-                   |
|                      |             | mented                                                                                      |
| ASID_bits            | Uns32       | Specify the number of implemented ASID bits                                                 |
| $reset\_address$     | Uns64       | Override reset vector address                                                               |
| $nmi\_address$       | Uns64       | Override NMI vector address                                                                 |
| PMP_grain            | Uns32       | Specify PMP region granularity, G $(0 =>4 \text{ bytes}, 1 =>8 \text{ bytes}, \text{ etc})$ |
| PMP_registers        | Uns32       | Specify the number of implemented PMP address registers                                     |
| Sv_modes             | Uns32       | Specify bit mask of implemented Sv modes (e.g. 1<<8 is Sv39)                                |
| local_int_num        | Uns32       | Specify number of supplemental local interrupts                                             |
| endian               | Endian      | Model endian                                                                                |
| $misa\_MXL$          | Uns32       | Override default value of misa.MXL                                                          |
| misa_MXL_mask        | Uns32       | Override mask of writable bits in misa.MXL                                                  |
| misa_Extensions      | Uns32       | Override default value of misa. Extensions                                                  |
| misa_Extensions_mask | Uns32       | Override mask of writable bits in misa. Extensions                                          |
| mvendorid            | Uns64       | Override mvendorid register                                                                 |
| marchid              | Uns64       | Override marchid register                                                                   |
| mimpid               | Uns64       | Override mimpid register                                                                    |
| mhartid              | Uns64       | Override mhartid register                                                                   |

| mtvec | Uns64 | Override mtvec register |
|-------|-------|-------------------------|
|-------|-------|-------------------------|

Table 9.1: Parameters that can be set in: Hart

### 9.1 Parameters with enumerated types

### 9.1.1 Parameter user\_version

| Set to this value | Description                         |
|-------------------|-------------------------------------|
| 2.2               | User Architecture Version 2.2       |
| 2.3               | User Architecture Version 2.3-draft |

Table 9.2: Values for Parameter user\_version

### 9.1.2 Parameter priv\_version

| Set to this value | Description                                |
|-------------------|--------------------------------------------|
| 1.10              | Privileged Architecture Version 1.10       |
| 1.11              | Privileged Architecture Version 1.11-draft |

Table 9.3: Values for Parameter priv\_version

## **Execution Modes**

| Mode       | Code | Description     |  |  |  |
|------------|------|-----------------|--|--|--|
| User       | 0    | User mode       |  |  |  |
| Supervisor | 1    | Supervisor mode |  |  |  |
| Machine    | 3    | Machine mode    |  |  |  |

Table 10.1: Modes implemented in: Hart

# Exceptions

| Exception                    | Code | Description                                   |
|------------------------------|------|-----------------------------------------------|
| InstructionAddressMisaligned | 0    | Fetch from unaligned address                  |
| InstructionAccessFault       | 1    | No access permission for fetch                |
| IllegalInstruction           | 2    | Undecoded, unimplemented or disabled instruc- |
|                              |      | tion                                          |
| Breakpoint                   | 3    | EBREAK instruction executed                   |
| LoadAddressMisaligned        | 4    | Load from unaligned address                   |
| LoadAccessFault              | 5    | No access permission for load                 |
| StoreAMOAddressMisaligned    | 6    | Store/atomic memory operation at unaligned    |
|                              |      | address                                       |
| StoreAMOAccessFault          | 7    | No access permission for store/atomic memory  |
|                              |      | operation                                     |
| EnvironmentCallFromUMode     | 8    | ECALL instruction executed in User mode       |
| EnvironmentCallFromSMode     | 9    | ECALL instruction executed in Supervisor      |
|                              |      | mode                                          |
| EnvironmentCallFromMMode     | 11   | ECALL instruction executed in Machine mode    |
| InstructionPageFault         | 12   | Page fault at fetch address                   |
| LoadPageFault                | 13   | Page fault at load address                    |
| StoreAMOPageFault            | 15   | Page fault at store/atomic memory operation   |
|                              |      | address                                       |
| SSWInterrupt                 | 65   | Supervisor software interrupt                 |
| MSWInterrupt                 | 67   | Machine software interrupt                    |
| STimerInterrupt              | 69   | Supervisor timer interrupt                    |
| MTimerInterrupt              | 71   | Machine timer interrupt                       |
| SExternalInterrupt           | 73   | Supervisor external interrupt                 |
| MExternalInterrupt           | 75   | Machine external interrupt                    |

Table 11.1: Exceptions implemented in: Hart

## Hierarchy of the model

A CPU core may be configured to instance many processors of a Symmetrical Multi Processor (SMP). A CPU core may also have sub elements within a processor, for example hardware threading blocks.

OVP processor models can be written to include SMP blocks and to have many levels of hierarchy. Some OVP CPU models may have a fixed hierarchy, and some may be configured by settings in a configuration register. Please see the register definitions of this model.

This model documentation shows the settings and hierarchy of the default settings for this model variant.

### 12.1 Level 1: Hart

This level in the model hierarchy has 3 commands.

This level in the model hierarchy has 4 register groups:

| Group name                    | Registers |
|-------------------------------|-----------|
| Core                          | 33        |
| User_Control_and_Status       | 64        |
| Supervisor_Control_and_Status | 10        |
| Machine_Control_and_Status    | 134       |

Table 12.1: Register groups

This level in the model hierarchy has no children.

## **Model Commands**

A Processor model can implement one or more **Model Commands** available to be invoked from the simulator command line, from the OP API or from the Imperas Multiprocessor Debugger.

### 13.1 Level 1: Hart

### 13.1.1 dumpTLB

#### 13.1.1.1 Argument description

show TLB contents

### 13.1.2 isync

specify instruction address range for synchronous execution

| Argument   | Type  | Description                                  |
|------------|-------|----------------------------------------------|
| -addresshi | Uns64 | end address of synchronous execution range   |
| -addresslo | Uns64 | start address of synchronous execution range |

Table 13.1: isync command arguments

#### 13.1.3 itrace

enable or disable instruction tracing

| Argument          | Type    | Description                                  |
|-------------------|---------|----------------------------------------------|
| -after            | Uns64   | apply after this many instructions           |
| -enable           | Boolean | enable instruction tracing                   |
| -instructioncount | Boolean | include the instruction number in each trace |
| -off              | Boolean | disable instruction tracing                  |
| -on               | Boolean | enable instruction tracing                   |
| -registerchange   | Boolean | show registers changed by this instruction   |
| -registers        | Boolean | show registers after each trace              |

Table 13.2: itrace command arguments

# Registers

### 14.1 Level 1: Hart

### 14.1.1 Core

Registers at level:1, type:Hart group:Core

| Name | Bits | Initial-Hex | RW | Description     |
|------|------|-------------|----|-----------------|
| zero | 32   | 0           | r- |                 |
| ra   | 32   | 0           | rw |                 |
| sp   | 32   | 0           | rw | stack pointer   |
| gp   | 32   | 0           | rw |                 |
| tp   | 32   | 0           | rw |                 |
| t0   | 32   | 0           | rw |                 |
| t1   | 32   | 0           | rw |                 |
| t2   | 32   | 0           | rw |                 |
| s0   | 32   | 0           | rw |                 |
| s1   | 32   | 0           | rw |                 |
| a0   | 32   | 0           | rw |                 |
| a1   | 32   | 0           | rw |                 |
| a2   | 32   | 0           | rw |                 |
| a3   | 32   | 0           | rw |                 |
| a4   | 32   | 0           | rw |                 |
| a5   | 32   | 0           | rw |                 |
| a6   | 32   | 0           | rw |                 |
| a7   | 32   | 0           | rw |                 |
| s2   | 32   | 0           | rw |                 |
| s3   | 32   | 0           | rw |                 |
| s4   | 32   | 0           | rw |                 |
| s5   | 32   | 0           | rw |                 |
| s6   | 32   | 0           | rw |                 |
| s7   | 32   | 0           | rw |                 |
| s8   | 32   | 0           | rw |                 |
| s9   | 32   | 0           | rw |                 |
| s10  | 32   | 0           | rw |                 |
| s11  | 32   | 0           | rw |                 |
| t3   | 32   | 0           | rw |                 |
| t4   | 32   | 0           | rw |                 |
| t5   | 32   | 0           | rw |                 |
| t6   | 32   | 0           | rw |                 |
| pc   | 32   | 0           | rw | program counter |

Table 14.1: Registers at level 1, type:Hart group:Core

### 14.1.2 User\_Control\_and\_Status

Registers at level:1, type:Hart group:User\_Control\_and\_Status

| Name          | Bits | Initial-Hex | RW | Description                    |
|---------------|------|-------------|----|--------------------------------|
| cycle         | 32   | 0           | r- | Cycle Counter                  |
| time          | 32   | 0           | r- | Timer                          |
| instret       | 32   | 0           | r- | Instructions Retired           |
| hpmcounter3   | 32   | 0           | r- | Performance Monitor Counter 3  |
| hpmcounter4   | 32   | 0           | r- | Performance Monitor Counter 4  |
| hpmcounter5   | 32   | 0           | r- | Performance Monitor Counter 5  |
| hpmcounter6   | 32   | 0           | r- | Performance Monitor Counter 6  |
| hpmcounter7   | 32   | 0           | r- | Performance Monitor Counter 7  |
| hpmcounter8   | 32   | 0           | r- | Performance Monitor Counter 8  |
| hpmcounter9   | 32   | 0           | r- | Performance Monitor Counter 9  |
| hpmcounter10  | 32   | 0           | r- | Performance Monitor Counter 10 |
| hpmcounter11  | 32   | 0           | r- | Performance Monitor Counter 11 |
| hpmcounter12  | 32   | 0           | r- | Performance Monitor Counter 12 |
| hpmcounter13  | 32   | 0           | r- | Performance Monitor Counter 13 |
| hpmcounter14  | 32   | 0           | r- | Performance Monitor Counter 14 |
| hpmcounter15  | 32   | 0           | r- | Performance Monitor Counter 15 |
| hpmcounter16  | 32   | 0           | r- | Performance Monitor Counter 16 |
| hpmcounter17  | 32   | 0           | r- | Performance Monitor Counter 17 |
| hpmcounter18  | 32   | 0           | r- | Performance Monitor Counter 18 |
| hpmcounter19  | 32   | 0           | r- | Performance Monitor Counter 19 |
| hpmcounter20  | 32   | 0           | r- | Performance Monitor Counter 20 |
| hpmcounter21  | 32   | 0           | r- | Performance Monitor Counter 21 |
| hpmcounter22  | 32   | 0           | r- | Performance Monitor Counter 22 |
| hpmcounter23  | 32   | 0           | r- | Performance Monitor Counter 23 |
| hpmcounter24  | 32   | 0           | r- | Performance Monitor Counter 24 |
| hpmcounter25  | 32   | 0           | r- | Performance Monitor Counter 25 |
| hpmcounter26  | 32   | 0           | r- | Performance Monitor Counter 26 |
| hpmcounter27  | 32   | 0           | r- | Performance Monitor Counter 27 |
| hpmcounter28  | 32   | 0           | r- | Performance Monitor Counter 28 |
| hpmcounter29  | 32   | 0           | r- | Performance Monitor Counter 29 |
| hpmcounter30  | 32   | 0           | r- | Performance Monitor Counter 30 |
| hpmcounter31  | 32   | 0           | r- | Performance Monitor Counter 31 |
| cycleh        | 32   | 0           | r- | Cycle Counter High             |
| timeh         | 32   | 0           | r- | Timer High                     |
| instreth      | 32   | 0           | r- | Instructions Retired High      |
| hpmcounterh3  | 32   | 0           | r- | Performance Monitor High 3     |
| hpmcounterh4  | 32   | 0           | r- | Performance Monitor High 4     |
| hpmcounterh5  | 32   | 0           | r- | Performance Monitor High 5     |
| hpmcounterh6  | 32   | 0           | r- | Performance Monitor High 6     |
| hpmcounterh7  | 32   | 0           | r- | Performance Monitor High 7     |
| hpmcounterh8  | 32   | 0           | r- | Performance Monitor High 8     |
| hpmcounterh9  | 32   | 0           | r- | Performance Monitor High 9     |
| hpmcounterh10 | 32   | 0           | r- | Performance Monitor High 10    |
| hpmcounterh11 | 32   | 0           | r- | Performance Monitor High 11    |
| hpmcounterh12 | 32   | 0           | r- | Performance Monitor High 12    |
| hpmcounterh13 | 32   | 0           | r- | Performance Monitor High 13    |
| hpmcounterh14 | 32   | 0           | r- | Performance Monitor High 14    |
| hpmcounterh15 | 32   | 0           | r- | Performance Monitor High 15    |
| принсопшения  | IJZ  | U           | 1- | 1 criormance monitor mgn 19    |

| hpmcounterh16 | 32 | 0 | r- | Performance Monitor High 16 |
|---------------|----|---|----|-----------------------------|
| hpmcounterh17 | 32 | 0 | r- | Performance Monitor High 17 |
| hpmcounterh18 | 32 | 0 | r- | Performance Monitor High 18 |
| hpmcounterh19 | 32 | 0 | r- | Performance Monitor High 19 |
| hpmcounterh20 | 32 | 0 | r- | Performance Monitor High 20 |
| hpmcounterh21 | 32 | 0 | r- | Performance Monitor High 21 |
| hpmcounterh22 | 32 | 0 | r- | Performance Monitor High 22 |
| hpmcounterh23 | 32 | 0 | r- | Performance Monitor High 23 |
| hpmcounterh24 | 32 | 0 | r- | Performance Monitor High 24 |
| hpmcounterh25 | 32 | 0 | r- | Performance Monitor High 25 |
| hpmcounterh26 | 32 | 0 | r- | Performance Monitor High 26 |
| hpmcounterh27 | 32 | 0 | r- | Performance Monitor High 27 |
| hpmcounterh28 | 32 | 0 | r- | Performance Monitor High 28 |
| hpmcounterh29 | 32 | 0 | r- | Performance Monitor High 29 |
| hpmcounterh30 | 32 | 0 | r- | Performance Monitor High 30 |
| hpmcounterh31 | 32 | 0 | r- | Performance Monitor High 31 |

Table 14.2: Registers at level 1, type:Hart group:User\_Control\_and\_Status

### 14.1.3 Supervisor\_Control\_and\_Status

Registers at level:1, type:Hart group:Supervisor\_Control\_and\_Status

| Name       | Bits | Initial-Hex | RW | Description                                   |
|------------|------|-------------|----|-----------------------------------------------|
| sstatus    | 32   | 0           | rw | Supervisor Status                             |
| sie        | 32   | 0           | rw | Supervisor Interrupt Enable                   |
| stvec      | 32   | 0           | rw | Supervisor Trap-Vector Base-Address           |
| scounteren | 32   | 0           | rw | Supervisor Counter Enable                     |
| sscratch   | 32   | 0           | rw | Supervisor Scratch                            |
| sepc       | 32   | 0           | rw | Supervisor Exception Program Counter          |
| scause     | 32   | 0           | rw | Supervisor Cause                              |
| stval      | 32   | 0           | rw | Supervisor Trap Value                         |
| sip        | 32   | 0           | rw | Supervisor Interrupt Pending                  |
| satp       | 32   | 0           | rw | Supervisor Address Translation and Protection |

Table 14.3: Registers at level 1, type:Hart group:Supervisor\_Control\_and\_Status

#### 14.1.4 Machine\_Control\_and\_Status

Registers at level:1, type:Hart group:Machine\_Control\_and\_Status

| Name       | Bits | Initial-Hex | RW | Description                                |
|------------|------|-------------|----|--------------------------------------------|
| mstatus    | 32   | 0           | rw | Machine Status                             |
| misa       | 32   | 40141100    | rw | ISA and Extensions                         |
| medeleg    | 32   | 0           | rw | Machine Exception Delegation               |
| mideleg    | 32   | 0           | rw | Machine Interrupt Delegation               |
| mie        | 32   | 0           | rw | Machine Interrupt Enable                   |
| mtvec      | 32   | 0           | rw | Machine Trap-Vector Base-Address           |
| mcounteren | 32   | 0           | rw | Machine Counter Enable                     |
| mhpmevent3 | 32   | 0           | rw | Machine Performance Monitor Event Select 3 |
| mhpmevent4 | 32   | 0           | rw | Machine Performance Monitor Event Select 4 |
| mhpmevent5 | 32   | 0           | rw | Machine Performance Monitor Event Select 5 |
| mhpmevent6 | 32   | 0           | rw | Machine Performance Monitor Event Select 6 |
| mhpmevent7 | 32   | 0           | rw | Machine Performance Monitor Event Select 7 |
| mhpmevent8 | 32   | 0           | rw | Machine Performance Monitor Event Select 8 |

| _                    |    | T | 1  |                                                                              |
|----------------------|----|---|----|------------------------------------------------------------------------------|
| mhpmevent9           | 32 | 0 | rw | Machine Performance Monitor Event Select 9                                   |
| mhpmevent10          | 32 | 0 | rw | Machine Performance Monitor Event Select 10                                  |
| mhpmevent11          | 32 | 0 | rw | Machine Performance Monitor Event Select 11                                  |
| mhpmevent12          | 32 | 0 | rw | Machine Performance Monitor Event Select 12                                  |
| mhpmevent13          | 32 | 0 | rw | Machine Performance Monitor Event Select 13                                  |
| mhpmevent14          | 32 | 0 | rw | Machine Performance Monitor Event Select 14                                  |
| mhpmevent15          | 32 | 0 | rw | Machine Performance Monitor Event Select 15                                  |
| mhpmevent16          | 32 | 0 | rw | Machine Performance Monitor Event Select 16                                  |
| mhpmevent17          | 32 | 0 | rw | Machine Performance Monitor Event Select 17                                  |
| mhpmevent18          | 32 | 0 | rw | Machine Performance Monitor Event Select 18                                  |
| mhpmevent19          | 32 | 0 | rw | Machine Performance Monitor Event Select 19                                  |
| mhpmevent20          | 32 | 0 | rw | Machine Performance Monitor Event Select 20                                  |
| mhpmevent21          | 32 | 0 | rw | Machine Performance Monitor Event Select 21                                  |
| mhpmevent22          | 32 | 0 | rw | Machine Performance Monitor Event Select 22                                  |
| mhpmevent23          | 32 | 0 | rw | Machine Performance Monitor Event Select 23                                  |
| mhpmevent24          | 32 | 0 | rw | Machine Performance Monitor Event Select 24                                  |
| mhpmevent25          | 32 | 0 | rw | Machine Performance Monitor Event Select 25                                  |
| mhpmevent26          | 32 | 0 | rw | Machine Performance Monitor Event Select 26                                  |
| mhpmevent27          | 32 | 0 | rw | Machine Performance Monitor Event Select 27                                  |
| mhpmevent28          | 32 | 0 | rw | Machine Performance Monitor Event Select 28                                  |
| mhpmevent29          | 32 | 0 | rw | Machine Performance Monitor Event Select 29                                  |
| mhpmevent30          | 32 | 0 | rw | Machine Performance Monitor Event Select 30                                  |
| mhpmevent31          | 32 | 0 | rw | Machine Performance Monitor Event Select 31                                  |
| mscratch             | 32 | 0 | rw | Machine Scratch                                                              |
| mepc                 | 32 | 0 | rw | Machine Exception Program Counter                                            |
| mcause               | 32 | 0 | rw | Machine Cause                                                                |
| mtval                | 32 | 0 | rw | Machine Trap Value                                                           |
| mip                  | 32 | 0 | rw | Machine Interrupt Pending                                                    |
| pmpcfg0              | 32 | 0 | rw | Physical Memory Protection Configuration 0                                   |
| pmpcfg1              | 32 | 0 | rw | Physical Memory Protection Configuration 1                                   |
| pmpcfg2              | 32 | 0 | rw | Physical Memory Protection Configuration 2                                   |
| pmpcfg3              | 32 | 0 | rw | Physical Memory Protection Configuration 3                                   |
| pmpaddr0             | 32 | 0 | rw | Physical Memory Protection Address 0                                         |
| pmpaddr1             | 32 | 0 | rw | Physical Memory Protection Address 1                                         |
| pmpaddr2             | 32 | 0 | rw | Physical Memory Protection Address 2                                         |
| pmpaddr3             | 32 | 0 | rw | Physical Memory Protection Address 3                                         |
| pmpaddr4             | 32 | 0 | rw | Physical Memory Protection Address 4                                         |
| pmpaddr5             | 32 | 0 | rw | Physical Memory Protection Address 5                                         |
| pmpaddr6             | 32 | 0 | rw | Physical Memory Protection Address 6                                         |
|                      | 32 | 0 |    | Physical Memory Protection Address 7                                         |
| pmpaddr7<br>pmpaddr8 | 32 | 0 | rw | Physical Memory Protection Address 8                                         |
| pmpaddr9             | 32 | 0 | rw | Physical Memory Protection Address 8 Physical Memory Protection Address 9    |
|                      | 32 | 0 | rw | Physical Memory Protection Address 9 Physical Memory Protection Address 10   |
| pmpaddr10            | 32 | 0 | rw | Physical Memory Protection Address 10 Physical Memory Protection Address 11  |
| pmpaddr11            | 32 | 0 | rw |                                                                              |
| pmpaddr12            |    | - | rw | Physical Memory Protection Address 12  Physical Memory Protection Address 12 |
| pmpaddr13            | 32 | 0 | rw | Physical Memory Protection Address 13                                        |
| pmpaddr14            | 32 | 0 | rw | Physical Memory Protection Address 14  Physical Memory Protection Address 15 |
| pmpaddr15            | 32 | 0 | rw | Physical Memory Protection Address 15                                        |
| tselect              | 32 | - | rw | Debug/Trace Trigger Register Select (not implemented)                        |
| tdata1               | 32 | - | rw | Debug/Trace Trigger Data 1 (not implemented)                                 |
| tdata2               | 32 | - | rw | Debug/Trace Trigger Data 2 (not implemented)                                 |
| tdata3               | 32 | - | rw | Debug/Trace Trigger Data 3 (not implemented)                                 |
| dcsr                 | 32 | - | rw | Debug Control and Status (not implemented)                                   |
| dpc                  | 32 | - | rw | Debug PC (not implemented)                                                   |
| dscratch             | 32 | - | rw | Debug Scratch (not implemented)                                              |
| mcycle               | 32 | 0 | rw | Machine Cycle Counter                                                        |

| minstret                                           | 32             | 0    | 2717     | Machine Instructions Retired                                                             |
|----------------------------------------------------|----------------|------|----------|------------------------------------------------------------------------------------------|
|                                                    | 32             | 0    | rw       | Machine Performance Monitor Counter 3                                                    |
| mhpmcounter3                                       | 32             | 0    | rw       |                                                                                          |
| mhpmcounter4                                       |                | -    | rw       | Machine Performance Monitor Counter 4                                                    |
| mhpmcounter5                                       | 32             | 0    | rw       | Machine Performance Monitor Counter 5                                                    |
| mhpmcounter6                                       | 32             | 0    | rw       | Machine Performance Monitor Counter 6                                                    |
| mhpmcounter7                                       | 32             | 0    | rw       | Machine Performance Monitor Counter 7                                                    |
| mhpmcounter8                                       | 32             | 0    | rw       | Machine Performance Monitor Counter 8                                                    |
| mhpmcounter9                                       | 32             | 0    | rw       | Machine Performance Monitor Counter 9                                                    |
| mhpmcounter10                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 10                                                   |
| mhpmcounter11                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 11                                                   |
| mhpmcounter12                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 12                                                   |
| mhpmcounter13                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 13                                                   |
| mhpmcounter14                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 14                                                   |
| mhpmcounter15                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 15                                                   |
| mhpmcounter16                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 16                                                   |
| mhpmcounter17                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 17                                                   |
| mhpmcounter18                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 18                                                   |
| mhpmcounter19                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 19                                                   |
| mhpmcounter20                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 20                                                   |
| mhpmcounter21                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 21                                                   |
| mhpmcounter22                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 22                                                   |
| mhpmcounter23                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 23                                                   |
| mhpmcounter24                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 24                                                   |
| mhpmcounter25                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 25                                                   |
| mhpmcounter26                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 26                                                   |
| mhpmcounter27                                      | 32             | 0    |          | Machine Performance Monitor Counter 27                                                   |
|                                                    | 32             | -    | rw       |                                                                                          |
| mhpmcounter28                                      |                | 0    | rw       | Machine Performance Monitor Counter 28                                                   |
| mhpmcounter29                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 29                                                   |
| mhpmcounter30                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 30                                                   |
| mhpmcounter31                                      | 32             | 0    | rw       | Machine Performance Monitor Counter 31                                                   |
| mcycleh                                            | 32             | 0    | rw       | Machine Cycle Counter High                                                               |
| minstreth                                          | 32             | 0    | rw       | Machine Instructions Retired High                                                        |
| mhpmcounterh3                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 3                                               |
| mhpmcounterh4                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 4                                               |
| mhpmcounterh5                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 5                                               |
| mhpmcounterh6                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 6                                               |
| mhpmcounterh7                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 7                                               |
| mhpmcounterh8                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 8                                               |
| mhpmcounterh9                                      | 32             | 0    | rw       | Machine Performance Monitor Counter High 9                                               |
| mhpmcounterh10                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 10                                              |
| mhpmcounterh11                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 11                                              |
| mhpmcounterh12                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 12                                              |
| mhpmcounterh13                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 13                                              |
| mhpmcounterh14                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 14                                              |
| mhpmcounterh15                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 15                                              |
| mhpmcounterh16                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 16                                              |
| mhpmcounterh17                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 17                                              |
| mhpmcounterh18                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 18                                              |
| mhpmcounterh19                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 19                                              |
| mhpmcounterh20                                     | 32             | 0    |          | Machine Performance Monitor Counter High 19  Machine Performance Monitor Counter High 20 |
| mhpmcounterh21                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 21                                              |
| mhpmcounterh22                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 22                                              |
|                                                    |                |      | rw       |                                                                                          |
| mhpmcounterh23                                     | 32             | 0    | rw       | Machine Performance Monitor Counter High 23 Machine Performance Monitor Counter High 24  |
| 1 101                                              |                | 1 11 | rw       | Machine Portermance Monitor Counter High 24                                              |
| mhpmcounterh24                                     | 32             |      |          |                                                                                          |
| mhpmcounterh24<br>mhpmcounterh25<br>mhpmcounterh26 | 32<br>32<br>32 | 0    | rw<br>rw | Machine Performance Monitor Counter High 25 Machine Performance Monitor Counter High 26  |

| mhpmcounterh27 | 32 | 0 | rw | Machine Performance Monitor Counter High 27 |
|----------------|----|---|----|---------------------------------------------|
| mhpmcounterh28 | 32 | 0 | rw | Machine Performance Monitor Counter High 28 |
| mhpmcounterh29 | 32 | 0 | rw | Machine Performance Monitor Counter High 29 |
| mhpmcounterh30 | 32 | 0 | rw | Machine Performance Monitor Counter High 30 |
| mhpmcounterh31 | 32 | 0 | rw | Machine Performance Monitor Counter High 31 |
| mvendorid      | 32 | 0 | r- | Vendor ID                                   |
| marchid        | 32 | 0 | r- | Architecture ID                             |
| mimpid         | 32 | 0 | r- | Implementation ID                           |
| mhartid        | 32 | 0 | r- | Hardware Thread ID                          |

Table 14.4: Registers at level 1, type:Hart group:Machine\_Control\_and\_Status