

# Imperas Guide to using Virtual Platforms

# Platform / Module Specific Information for imperas.ovpworld.org / Hetero\_1xArm\_3xMips32

# Imperas Software Limited

Imperas Buildings, North Weston Thame, Oxfordshire, OX9 2HA, U.K. docs@imperas.com.



| Author   | Imperas Software Limited                              |  |
|----------|-------------------------------------------------------|--|
| Version  | 20210408.0                                            |  |
| Filename | Imperas_Platform_User_Guide_Hetero_1xArm_3xMips32.pdf |  |
| Created  | 05 May 2021                                           |  |
| Status   | Imperas Standard Release                              |  |

# **Copyright Notice**

Copyright 2021 Imperas Software Limited. All rights reserved. This software and documentation contain information that is the property of Imperas Software Limited. The software and documentation are furnished under a license agreement and may be used or copied only in accordance with the terms of the license agreement. No part of the software and documentation may be reproduced, transmitted, or translated, in any form or by any means, electronic, mechanical, manual, optical, or otherwise, without prior written permission of Imperas Software Limited, or as expressly provided by the license agreement.

# Right to Copy Documentation

The license agreement with Imperas permits licensee to make copies of the documentation for its internal use only. Each copy shall include all copyrights, trademarks, service marks, and proprietary rights notices, if any.

#### **Destination Control Statement**

All technical data contained in this publication is subject to the export control laws of the United States of America. Disclosure to nationals of other countries contrary to United States law is prohibited. It is the readers responsibility to determine the applicable regulations and to comply with them.

# Disclaimer

IMPERAS SOFTWARE LIMITED, AND ITS LICENSORS MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE.

#### Model Release Status

This model is released as part of standard Imperas releases and is included in Imperas packages. Please visit the Imperas User site to download.

Consider (a) 2021 Innover Coference Limited

# **Table Of Contents**

| 1.0 Platform / Module: Hetero_1xArm_3xMips32                          | 5  |
|-----------------------------------------------------------------------|----|
| 1.1 Virtual Platform / Module Type                                    | 5  |
| 1.2 Description                                                       | 5  |
| 1.3 Licensing                                                         | 5  |
| 1.4 Limitations                                                       | 5  |
| 1.5 Reference                                                         | 5  |
| 1.6 Location                                                          | 5  |
| 1.7 Module Simulation Attributes                                      |    |
| 2.0 Command Line Control of the Module                                | 5  |
| 2.1 Built-in Arguments                                                | 5  |
| 2.2 Module Specific Command Line Arguments                            | б  |
| 3.0 Processor [arm.ovpworld.org/processor/arm/1.0] instance: CPU0_ARM | б  |
| 3.1 Processor model type: 'arm' variant 'Cortex-A9UP' definition      | б  |
| 3.2 Instance Parameters                                               |    |
| 3.3 Memory Map for processor 'CPU0_ARM' bus: 'bus0'                   | 12 |
| 3.4 Net Connections to processor: 'CPU0_ARM'                          | 12 |
|                                                                       | 12 |
| 71 1 -                                                                | 12 |
| 4.2 Instance Parameters                                               | 13 |
| 4.3 Memory Map for processor 'CPU1_MIPS' bus: 'bus1'                  | 13 |
| 4.4 Net Connections to processor: 'CPU1_MIPS'                         | 13 |
|                                                                       | 14 |
|                                                                       | 14 |
|                                                                       | 14 |
| -                                                                     | 15 |
| -                                                                     | 15 |
|                                                                       | 15 |
| ** *                                                                  | 15 |
| 6.2 Instance Parameters                                               |    |
| 6.3 Memory Map for processor 'CPU3_MIPS' bus: 'bus3'                  |    |
| _                                                                     | 16 |
| o tor the transfer as o the transfer as                               | 17 |
| 5 · · · · · · · · · · · · · · · · · · ·                               | 18 |
| × · · · · · · · · · · · · · · · · · · ·                               | 18 |
| •                                                                     | 18 |
|                                                                       | 18 |
|                                                                       | 18 |
|                                                                       | 19 |
|                                                                       | 19 |
| 9.6 Interacting with the simulation (keyboard and mouse)              | 19 |

# $Imperas\ Virtual\ Platform\ Documentation\ for\ Hetero\_1xArm\_3xMips32$

| 9.7 More Information (Documentation) on Simulation                            |
|-------------------------------------------------------------------------------|
| 10.0 Debugging Software running on an Imperas OVP Virtual Platform 1          |
| 10.1 Debugging with GDB                                                       |
| 10.2 Debugging with Imperas M*DBG                                             |
| 10.3 Debugging with the Imperas eGui and GDB                                  |
| 10.4 Debugging with the Imperas eGui and M*DBG                                |
| 10.5 Debugging with Imperas eGui and Eclipse                                  |
| 10.6 Debugging applications running under a simulated operating system        |
| 11.0 Modifying the Platform / Module                                          |
| 11.1 Platforms / Modules use C/C++ and OVP APIs                               |
| 11.2 Platforms/Modules/Peripherals can be easily built with iGen from Imperas |
| 11.3 Re-configuring the platform                                              |
| 11.4 Replacing peripherals components                                         |
| 11.5 Adding new peripherals components                                        |
| 12.0 Available Virtual Platforms                                              |

# 1.0 Platform / Module: Hetero\_1xArm\_3xMips32

This document provides the details of the usage of an Imperas OVP Virtual Platform / Module. The first half of the document covers specifics of this particular component. For more information about Imperas OVP virtual platforms, how they are built and used, please see the later sections in this document.

# 1.1 Virtual Platform / Module Type

Hardware described using OVP can either be a platform, module, processor, or peripheral.

This hardware component is described as being a module. A module is a component that is used in other modules, platforms, or test harnesses. It is normally used to encapsulate a layer in a hierarchical system.

# 1.2 Description

This is a hardware definition that instantiates 1 ARM processor and 3 MIPS processors.

Each processor has private independent memory areas from 0x00000000 to 0x01ffffff and from 0x0fff0000 to 0x0fffffff.

There is a shared area of memory that appears from 0x02000000 to 0x02ffffff in each processor memory map.

# 1.3 Licensing

Open Source Apache 2.0

#### 1.4 Limitations

BareMetal platform for execution of specific example applications for MIPS32 and ARM Cortex-A.

# 1.5 Reference

None, BareMetal platform definition

#### 1.6 Location

The Hetero\_1xArm\_3xMips32 virtual platform / module is located in an Imperas/OVP installation at the VLNV: imperas.ovpworld.org / module / Hetero\_1xArm\_3xMips32 / 1.0.

#### 1.7 Module Simulation Attributes

Table 1. Module Simulation Attributes

| Attribute   | Value       | Description       |
|-------------|-------------|-------------------|
| stoponetric | stoponetrle | Stop on control-C |

# 2.0 Command Line Control of the Module

#### 2.1 Built-in Arguments

| Table 2. | Module | Built-in | Arguments |
|----------|--------|----------|-----------|
|----------|--------|----------|-----------|

| Attribute | Value | Description |
|-----------|-------|-------------|
|           |       | _           |
|           |       |             |

| allargs | allargs | The Command line parser will accept the complete       |
|---------|---------|--------------------------------------------------------|
|         |         | imperas argument set. Note that this option is ignored |
|         |         | in some Imperas products                               |

When running a platform in a Windows or Linux shell several command arguments can be specified. Typically there is a '-help' command which lists the commands available in the platforms. For example: myplatform.exe -help

Some command line arguments require a value to be provided. For example: myplatform.exe -program myimagefile.elf

# 2.2 Module Specific Command Line Arguments

No platform / module specific command line arguments have been specified.

# 3.0 Processor [arm.ovpworld.org/processor/arm/1.0] instance: CPU0\_ARM

# 3.1 Processor model type: 'arm' variant 'Cortex-A9UP' definition

Imperas OVP processor models support multiple variants and details of the variants implemented in this model can be found in:

- the Imperas installation located at ImperasLib/source/arm.ovpworld.org/processor/arm/1.0/doc
- the OVP website: OVP Model Specific Information arm Cortex-A9UP.pdf

## 3.1.1 Description

**ARM Processor Model** 

#### 3.1.2 Licensing

Usage of binary model under license governing simulator usage.

Note that for models of ARM CPUs the license includes the following terms:

Licensee is granted a non-exclusive, worldwide, non-transferable, revocable licence to:

If no source is being provided to the Licensee: use and copy only (no modifications rights are granted) the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment.

If source code is being provided to the Licensee: use, copy and modify the model for the sole purpose of designing, developing, analyzing, debugging, testing, verifying, validating and optimizing software which: (a) (i) is for ARM based systems; and (ii) does not incorporate the ARM Models or any part thereof; and (b) such ARM Models may not be used to emulate an ARM based system to run application software in a production or live environment.

In the case of any Licensee who is either or both an academic or educational institution the purposes shall be limited to internal use.

Except to the extent that such activity is permitted by applicable law, Licensee shall not reverse engineer, decompile, or disassemble this model. If this model was provided to Licensee in Europe, Licensee shall not

Copyright (c) 2021 Imperas Software Limited www.imperas.com
Imperas License. Release 20210408.0 Page 6 of 25

reverse engineer, decompile or disassemble the Model for the purposes of error correction.

The License agreement does not entitle Licensee to manufacture in silicon any product based on this model. The License agreement does not entitle Licensee to use this model for evaluating the validity of any ARM patent.

Source of model available under separate Imperas Software License Agreement.

#### 3.1.3 Limitations

Instruction pipelines are not modeled in any way. All instructions are assumed to complete immediately. This means that instruction barrier instructions (e.g. ISB, CP15ISB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. The model does not implement speculative fetch behavior. The branch cache is not modeled.

Caches and write buffers are not modeled in any way. All loads, fetches and stores complete immediately and in order, and are fully synchronous (as if the memory was of Strongly Ordered or Device-nGnRnE type). Data barrier instructions (e.g. DSB, CP15DSB) are treated as NOPs, with the exception of any undefined instruction behavior, which is modeled. Cache manipulation instructions are implemented as NOPs, with the exception of any undefined instruction behavior, which is modeled.

Real-world timing effects are not modeled: all instructions are assumed to complete in a single cycle. Performance Monitors are implemented as a register interface only except for the cycle counter, which is implemented assuming one instruction per cycle.

TLBs are architecturally-accurate but not device accurate. This means that all TLB maintenance and address translation operations are fully implemented but the cache is larger than in the real device.

#### 3.1.4 Verification

Models have been extensively tested by Imperas. ARM Cortex-A models have been successfully used by customers to simulate SMP Linux, Ubuntu Desktop, VxWorks and ThreadX on Xilinx Zynq virtual platforms.

#### 3.1.5 Core Features

Thumb-2 instructions are supported.

Trivial Jazelle extension is implemented.

#### 3.1.6 Memory System

Security extensions are implemented (also known as TrustZone). Non-secure accesses can be made visible externally by connecting the processor to a 41-bit physical bus, in which case bits 39..0 give the true physical address and bit 40 is the NS bit.

VMSA secure and non-secure address translation is implemented.

TLB behavior is controlled by parameter ASIDCacheSize. If this parameter is 0, then an unlimited number of TLB entries will be maintained concurrently. If this parameter is non-zero, then only TLB entries for up to ASIDCacheSize different ASIDs will be maintained concurrently initially; as new ASIDs are used, TLB entries for less-recently used ASIDs are deleted, which improves model performance in some cases (especially when 16-bit ASIDs are in use). If the model detects that the TLB entry cache is too small (entry ejections are very frequent), it will increase the cache size automatically. In this variant, ASIDCacheSize is 8

Copyright (c) 2021 Imperas Software Limited Imperas License. Release 20210408.0

#### 3.1.7 Advanced SIMD and Floating-Point Features

SIMD and VFP instructions are implemented.

The model implements trapped exceptions if FPTrap is set to 1 in MVFR0 (for AArch32) or MVFR0\_EL1 (for AArch64). When floating point exception traps are taken, cumulative exception flags are not updated (in other words, cumulative flag state is always the same as prior to instruction execution, even for SIMD instructions). When multiple enabled exceptions are raised by a single floating point operation, the exception reported is the one in least-significant bit position in FPSCR (for AArch32) or FPCR (for AArch64). When multiple enabled exceptions are raised by different SIMD element computations, the exception reported is selected from the lowest-index-number SIMD operation. Contact Imperas if requirements for exception reporting differ from these.

Trapped exceptions not are implemented in this variant (FPTrap=0)

#### 3.1.8 Debug Mask

It is possible to enable model debug features in various categories. This can be done statically using the "override\_debugMask" parameter, or dynamically using the "debugflags" command. Enabled debug features are specified using a bitmask value, as follows:

Value 0x004: enable debugging of MMU/MPU mappings.

Value 0x080: enable debugging of all system register accesses.

Value 0x100: enable debugging of all traps of system register accesses.

Value 0x200: enable verbose debugging of other miscellaneous behavior (for example, the reason why a particular instruction is undefined).

Value 0x400: enable debugging of Performance Monitor timers

Value 0x800: enable dynamic validation of TLB entries against in-memory page table contents (finds some classes of error where page table entries are updated without a subsequent flush of affected TLB entries). All other bits in the debug bitmask are reserved and must not be set to non-zero values.

#### 3.1.9 AArch32 Unpredictable Behavior

Many AArch32 instruction behaviors are described in the ARM ARM as CONSTRAINED UNPREDICTABLE. This section describes how such situations are handled by this model.

#### 3.1.10 Equal Target Registers

Some instructions allow the specification of two target registers (for example, double-width SMULL, or some VMOV variants), and such instructions are CONSTRAINED UNPREDICTABLE if the same target register is specified in both positions. In this model, such instructions are treated as UNDEFINED.

## 3.1.11 Floating Point Load/Store Multiple Lists

Instructions that load or store a list of floating point registers (e.g. VSTM, VLDM, VPUSH, VPOP) are CONSTRAINED UNPREDICTABLE if either the uppermost register in the specified range is greater than 32 or (for 64-bit registers) if more than 16 registers are specified. In this model, such instructions are treated as UNDEFINED.

#### 3.1.12 Floating Point VLD[2-4]/VST[2-4] Range Overflow

Instructions that load or store a fixed number of floating point registers (e.g. VST2, VLD2) are

Copyright (c) 2021 Imperas Software Limited www.imperas.com

Imperas License. Release 20210408.0

Page 8 of 25

CONSTRAINED UNPREDICTABLE if the upper register bound exceeds the number of implemented floating point registers. In this model, these instructions load and store using modulo 32 indexing (consistent with AArch64 instructions with similar behavior).

## 3.1.13 If-Then (IT) Block Constraints

Where the behavior of an instruction in an if-then (IT) block is described as CONSTRAINED UNPREDICTABLE, this model treats that instruction as UNDEFINED.

#### 3.1.14 Use of R13

In architecture variants before ARMv8, use of R13 was described as CONSTRAINED UNPREDICTABLE in many circumstances. From ARMv8, most of these situations are no longer considered unpredictable. This model allows R13 to be used like any other GPR, consistent with the ARMv8 specification.

#### 3.1.15 Use of R15

Use of R15 is described as CONSTRAINED UNPREDICTABLE in many circumstances. This model allows such use to be configured using the parameter "unpredictableR15" as follows:

Value "undefined": any reference to R15 in such a situation is treated as UNDEFINED;

Value "nop": any reference to R15 in such a situation causes the instruction to be treated as a NOP;

Value "raz\_wi": any reference to R15 in such a situation causes the instruction to be treated as a RAZ/WI (that is, R15 is read as zero and write-ignored);

Value "execute": any reference to R15 in such a situation is executed using the current value of R15 on read, and writes to R15 are allowed (but are not interworking).

Value "assert": any reference to R15 in such a situation causes the simulation to halt with an assertion message (allowing any such unpredictable uses to be easily identified).

In this variant, the default value of "unpredictableR15" is "undefined".

#### 3.1.16 Unpredictable Instructions in Some Modes

Some instructions are described as CONSTRAINED UNPREDICTABLE in some modes only (for example, MSR accessing SPSR is CONSTRAINED UNPREDICTABLE in User and System modes). This model allows such use to be configured using the parameter "unpredictableModal", which can have values "undefined" or "nop". See the previous section for more information about the meaning of these values. In this variant, the default value of "unpredictableModal" is "nop".

#### 3.1.17 Integration Support

This model implements a number of non-architectural pseudo-registers and other features to facilitate integration.

#### 3.1.18 Memory Transaction Query

Two registers are intended for use within memory callback functions to provide additional information about the current memory access. Register transactPL indicates the processor execution level of the current access (0-3). Note that for load/store translate instructions (e.g. LDRT, STRT) the reported execution level will be 0, indicating an EL0 access. Register transactAT indicates the type of memory access: 0 for a normal read or write; and 1 for a physical access resulting from a page table walk.

Copyright (c) 2021 Imperas Software Limited www.imperas.com
Imperas License. Release 20210408.0 Page 9 of 25

#### 3.1.19 Page Table Walk Query

A banked set of registers provides information about the most recently completed page table walk. There are up to six banks of registers: bank 0 is for stage 1 walks, bank 1 is for stage 2 walks, and banks 2-5 are for stage 2 walks initiated by stage 1 level 0-3 entry lookups, respectively. Banks 1-5 are present only for processors with virtualization extensions. The currently active bank can be set using register PTWBankSelect. Register PTWBankValid is a bitmask indicating which banks contain valid data: for example, the value 0xb indicates that banks 0, 1 and 3 contain valid data.

Within each bank, there are registers that record addresses and values read during that page table walk. Register PTWBase records the table base address, register PTWInput contains the input address that starts a walk, register PTWOutput contains the result address and register PTWPgSize contains the page size (PTWOutput and PTWPgSize are valid only if the page table walk completes). Registers PTWAddressL0-PTWAddressL3 record the addresses of level 0 to level 3 entries read, respectively. Register PTWAddressValid is a bitmask indicating which address registers contain valid data: bits 0-3 indicate PTWAddressL0-PTWAddressL3, respectively, bit 4 indicates PTWBase, bit 5 indicates PTWInput, bit 6 indicates both PTWOutput and PTWPgSize. For example, the value 0x73 indicates that PTWBase, PTWInput, PTWOutput, PTWPgSize and PTWAddressL0-L1 are valid but PTWAddressL2-L3 are not. Register PTWAddressNS is a bitmask indicating whether an address is in non-secure memory: bits 0-3 indicate PTWAddressL0-PTWAddressL3, respectively, bit 4 indicates PTWBase, bit 6 indicates PTWOutput (PTWInput is a VA and thus has no secure/non-secure info). Registers PTWValueL0-PTWValueL3 contain page table entry values read at level 0 to level 3. Register PTWValueValid is a bitmask indicating which value registers contain valid data: bits 0-3 indicate PTWValueL0-PTWValueL3, respectively.

#### 3.1.20 Artifact Page Table Walks

Registers are also available to enable a simulation environment to initiate an artifact page table walk (for example, to determine the ultimate PA corresponding to a given VA). Register PTWI\_EL1S initiates a secure EL1 table walk for a fetch. Register PTWD\_EL1S initiates a secure EL1 table walk for a load or store (note that current ARM processors have unified TLBs, so these registers are synonymous). Registers PTW[ID]\_EL1NS initiate walks for non-secure EL1 accesses. Registers PTW[ID]\_EL2 initiate EL2 walks. Registers PTW[ID]\_S2 initiate stage 2 walks. Registers PTW[ID]\_EL3 initiate AArch64 EL3 walks. Finally, registers PTW[ID]\_current initiate current-mode walks (useful in a memory callback context). Each walk fills the query registers described above.

# 3.1.21 MMU and Page Table Walk Events

Two events are available that allow a simulation environment to be notified on MMU and page table walk actions. Event mmuEnable triggers when any MMU is enabled or disabled. Event pageTableWalk triggers on completion of any page table walk (including artifact walks).

#### 3.1.22 Artifact Address Translations

A simulation environment can trigger an artifact address translation operation by writing to the architectural address translation registers (e.g. ATS1CPR). The results of such translations are written to an integration support register artifactPAR, instead of the architectural PAR register. This means that such artifact writes will not perturb architectural state.

Copyright (c) 2021 Imperas Software Limited www.imperas.com
Imperas License. Release 20210408.0 Page 10 of 25

#### 3.1.23 TLB Invalidation

A simulation environment can cause TLB state for one or more address translation regimes in the processor to be flushed by writing to the artifact register ResetTLBs. The argument is a bitmask value, in which non-zero bits select the TLBs to be flushed, as follows:

Bit 0: EL0/EL1 stage 1 secure TLB

Bit 1: EL0/EL1 stage 1 non-secure TLB

#### 3.1.24 Halt Reason Introspection

An artifact register HaltReason can be read to determine the reason or reasons that a processor is halted. This register is a bitfield, with the following encoding: bit 0 indicates the processor has executed a wait-for-event (WFE) instruction; bit 1 indicates the processor has executed a wait-for-interrupt (WFI) instruction; and bit 2 indicates the processor is held in reset.

#### 3.1.25 System Register Access Monitor

If parameter "enableSystemMonitorBus" is True, an artifact 32-bit bus "SystemMonitor" is enabled for each PE. Every system register read or write by that PE is then visible as a read or write on this artifact bus, and can therefore be monitored using callbacks installed in the client environment (use opBusReadMonitorAdd/opBusWriteMonitorAdd or icmAddBusReadCallback/icmAddBusWriteCallback, depending on the client API). The format of the address on the bus is as follows:

bits 31:26 - zero

bit 25 - 1 if AArch64 access, 0 if AArch32 access

bit 24 - 1 if non-secure access, 0 if secure access

bits 23:20 - CRm value

bits 19:16 - CRn value

bits 15:12 - op2 value

bits 11:8 - op1 value

bits 7:4 - op0 value (AArch64) or coprocessor number (AArch32)

bits 3:0 - zero

As an example, to view non-secure writes to writes to CNTFRQ\_EL0 in AArch64 state, install a write monitor on address range 0x020e0330:0x020e0333.

# 3.1.26 System Register Implementation

If parameter "enableSystemBus" is True, an artifact 32-bit bus "System" is enabled for each PE. Slave callbacks installed on this bus can be used to implement modified system register behavior (use opBusSlaveNew or icmMapExternalMemory, depending on the client API). The format of the address on the bus is the same as for the system monitor bus, described above.

#### 3.2 Instance Parameters

Several parameters can be specified when a processor is instanced in a platform. For this processor instance 'CPU0\_ARM' it has been instanced with the following parameters:

| Table 3. Processor | Instance | 'CPU0 | ARM' | Parameters ( | (Configurations) |
|--------------------|----------|-------|------|--------------|------------------|
|--------------------|----------|-------|------|--------------|------------------|

| Parameter |                       | Value                   | Description     |
|-----------|-----------------------|-------------------------|-----------------|
|           |                       |                         |                 |
|           | Copyright (c) 2021 In | nperas Software Limited | www.imperas.com |
|           | Imperas License. Rele | ease 20210408.0         | Page 11 of 25   |

| endian          | little | Select processor endian (big or little)                 |
|-----------------|--------|---------------------------------------------------------|
| mips            | 100    | The nominal MIPS for the processor                      |
| defaultsemihost |        | This processor should load the default semihost library |

#### Table 4. Processor Instance 'CPU0\_ARM' Parameters (Attributes)

| Parameter Name | Value       | Type |
|----------------|-------------|------|
| variant        | Cortex-A9UP | enum |
| compatibility  | nopSVC      | enum |

# 3.3 Memory Map for processor 'CPU0\_ARM' bus: 'bus0'

Processor instance 'CPU0\_ARM' is connected to bus 'bus0' using master port 'INSTRUCTION'.

Processor instance 'CPU0\_ARM' is connected to bus 'bus0' using master port 'DATA'.

# Table 5. Memory Map ( 'CPU0\_ARM' / 'bus0' [width: 32] )

| Lo Address | Hi Address | Instance | Component |
|------------|------------|----------|-----------|
| 0x0        | 0x1FFFFFF  | mem0     | ram       |
| 0x2000000  | 0x2FFFFFF  | br0      | bridge    |
| 0xFFF0000  | 0xFFFFFF   | mem0h    | ram       |

## Table 6. Bridged Memory Map ( 'CPU0\_ARM' / 'br0' / 'busS' [width: 32] )

| Lo Address | Hi Address | Instance  | Component |
|------------|------------|-----------|-----------|
| 0x2000000  | 0x2FFFFFF  | sharedMem | ram       |

# 3.4 Net Connections to processor: 'CPU0\_ARM'

There are no nets connected to this processor.

# 4.0 Processor [mips.ovpworld.org/processor/mips32\_r1r5/1.0] instance: CPU1\_MIPS

# 4.1 Processor model type: 'mips32\_r1r5' variant '24KEc' definition

Imperas OVP processor models support multiple variants and details of the variants implemented in this model can be found in:

- the Imperas installation located at ImperasLib/source/mips.ovpworld.org/processor/mips32\_r1r5/1.0/doc
- the OVP website: OVP Model Specific Information mips32 r1r5 24KEc.pdf

#### 4.1.1 Description

MIPS32 Configurable Processor Model

# 4.1.2 Licensing

Usage of binary model under license governing simulator usage. Source of model available under Imperas Software License Agreement.

#### 4.1.3 Limitations

If this model is not part of your installation, then it is available for download from

Copyright (c) 2021 Imperas Software Limited www.imperas.com
Imperas License. Release 20210408.0 Page 12 of 25

www.OVPworld.org/MIPSuser.

#### 4.1.4 Verification

Models have been validated correct as part of the MIPS Verified program and run through the MIPS AVP test programs

#### 4.1.5 Features

only MIPS32 Instruction set implemented

MMU Type: Standard TLB

L1 I and D cache model in either full or tag-only mode implemented (disabled by default)

Vectored interrupts implemented

MIPS16e ASE implemented

DSP ASE implemented

#### 4.2 Instance Parameters

Several parameters can be specified when a processor is instanced in a platform. For this processor instance 'CPU1\_MIPS' it has been instanced with the following parameters:

Table 7. Processor Instance 'CPU1 MIPS' Parameters (Configurations)

|                 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |                                                         |
|-----------------|-----------------------------------------|---------------------------------------------------------|
| Parameter       | Value                                   | Description                                             |
| endian          | little                                  | Select processor endian (big or little)                 |
| mips            | 100                                     | The nominal MIPS for the processor                      |
| defaultsemihost |                                         | This processor should load the default semihost library |
| id              | 1                                       | Configured to have a specific id                        |

# Table 8. Processor Instance 'CPU1\_MIPS' Parameters (Attributes)

| Parameter Name | Value | Туре |
|----------------|-------|------|
| variant        | 24KEc | enum |

# 4.3 Memory Map for processor 'CPU1\_MIPS' bus: 'bus1'

Processor instance 'CPU1\_MIPS' is connected to bus 'bus1' using master port 'INSTRUCTION'.

Processor instance 'CPU1\_MIPS' is connected to bus 'bus1' using master port 'DATA'.

Table 9. Memory Map ('CPU1\_MIPS'/'bus1' [width: 32])

| Lo Address | Hi Address | Instance | Component |
|------------|------------|----------|-----------|
| 0x0        | 0x1FFFFFF  | mem1     | ram       |
| 0x2000000  | 0x2FFFFFF  | br1      | bridge    |
| 0xFFF0000  | 0xFFFFFFF  | mem1h    | ram       |

Table 10. Bridged Memory Map ('CPU1\_MIPS'/'br1'/'busS' [width: 32])

| Lo Address | Hi Address | Instance  | Component |
|------------|------------|-----------|-----------|
| 0x2000000  | 0x2FFFFFF  | sharedMem | ram       |

#### 4.4 Net Connections to processor: 'CPU1\_MIPS'

Copyright (c) 2021 Imperas Software Limited www.imperas.com Page 13 of 25

Imperas License. Release 20210408.0

There are no nets connected to this processor.

# 5.0 Processor [mips.ovpworld.org/processor/mips32\_r1r5/1.0] instance: CPU2\_MIPS

## 5.1 Processor model type: 'mips32\_r1r5' variant '24KEc' definition

Imperas OVP processor models support multiple variants and details of the variants implemented in this model can be found in:

- the Imperas installation located at ImperasLib/source/mips.ovpworld.org/processor/mips32\_r1r5/1.0/doc
- the OVP website: OVP Model Specific Information mips32 r1r5 24KEc.pdf

#### 5.1.1 Description

MIPS32 Configurable Processor Model

#### 5.1.2 Licensing

Usage of binary model under license governing simulator usage. Source of model available under Imperas Software License Agreement.

#### 5.1.3 Limitations

If this model is not part of your installation, then it is available for download from www.OVPworld.org/MIPSuser.

#### 5.1.4 Verification

Models have been validated correct as part of the MIPS Verified program and run through the MIPS AVP test programs

#### **5.1.5 Features**

only MIPS32 Instruction set implemented

MMU Type: Standard TLB

L1 I and D cache model in either full or tag-only mode implemented (disabled by default)

Vectored interrupts implemented

MIPS16e ASE implemented

DSP ASE implemented

## 5.2 Instance Parameters

Several parameters can be specified when a processor is instanced in a platform. For this processor instance 'CPU2\_MIPS' it has been instanced with the following parameters:

Table 11. Processor Instance 'CPU2\_MIPS' Parameters (Configurations)

| Parameter       | Value  | Description                                             |
|-----------------|--------|---------------------------------------------------------|
| endian          | little | Select processor endian (big or little)                 |
| mips            | 100    | The nominal MIPS for the processor                      |
| defaultsemihost |        | This processor should load the default semihost library |

Copyright (c) 2021 Imperas Software Limited

Imperas License. Release 20210408.0

| id | 2 | Configured to have a specific id |
|----|---|----------------------------------|
| id | 2 | Configured to have a specific id |

#### Table 12. Processor Instance 'CPU2\_MIPS' Parameters (Attributes)

| Parameter Name | Value | Туре |
|----------------|-------|------|
| variant        | 24KEc | enum |

# 5.3 Memory Map for processor 'CPU2\_MIPS' bus: 'bus2'

Processor instance 'CPU2\_MIPS' is connected to bus 'bus2' using master port 'INSTRUCTION'.

Processor instance 'CPU2\_MIPS' is connected to bus 'bus2' using master port 'DATA'.

# Table 13. Memory Map ( 'CPU2\_MIPS' / 'bus2' [width: 32] )

| Lo Address | Hi Address | Instance | Component |
|------------|------------|----------|-----------|
| 0x0        | 0x1FFFFFF  | mem2     | ram       |
| 0x2000000  | 0x2FFFFFF  | br2      | bridge    |
| 0xFFF0000  | 0xFFFFFF   | mem2h    | ram       |

# Table 14. Bridged Memory Map ( 'CPU2\_MIPS' / 'br2' / 'busS' [width: 32] )

| Lo Address | Hi Address | Instance  | Component |
|------------|------------|-----------|-----------|
| 0x2000000  | 0x2FFFFFF  | sharedMem | ram       |

# 5.4 Net Connections to processor: 'CPU2\_MIPS'

There are no nets connected to this processor.

# 6.0 Processor [mips.ovpworld.org/processor/mips32\_r1r5/1.0] instance: CPU3\_MIPS

#### 6.1 Processor model type: 'mips32\_r1r5' variant '24KEc' definition

Imperas OVP processor models support multiple variants and details of the variants implemented in this model can be found in:

- the Imperas installation located at ImperasLib/source/mips.ovpworld.org/processor/mips32\_r1r5/1.0/doc
- the OVP website: OVP Model Specific Information mips32 r1r5 24KEc.pdf

#### 6.1.1 Description

MIPS32 Configurable Processor Model

# 6.1.2 Licensing

Usage of binary model under license governing simulator usage. Source of model available under Imperas Software License Agreement.

#### 6.1.3 Limitations

If this model is not part of your installation, then it is available for download from www.OVPworld.org/MIPSuser.

#### 6.1.4 Verification

Models have been validated correct as part of the MIPS Verified program and run through the MIPS AVP

Copyright (c) 2021 Imperas Software Limited www.imperas.com

## test programs

#### **6.1.5 Features**

only MIPS32 Instruction set implemented

MMU Type: Standard TLB

L1 I and D cache model in either full or tag-only mode implemented (disabled by default)

Vectored interrupts implemented MIPS16e ASE implemented DSP ASE implemented

#### 6.2 Instance Parameters

Several parameters can be specified when a processor is instanced in a platform. For this processor instance 'CPU3\_MIPS' it has been instanced with the following parameters:

Table 15. Processor Instance 'CPU3\_MIPS' Parameters (Configurations)

| Parameter       | Value  | Description                                             |
|-----------------|--------|---------------------------------------------------------|
| endian          | little | Select processor endian (big or little)                 |
| mips            | 100    | The nominal MIPS for the processor                      |
| defaultsemihost |        | This processor should load the default semihost library |
| id              | 3      | Configured to have a specific id                        |

#### Table 16. Processor Instance 'CPU3\_MIPS' Parameters (Attributes)

| Parameter Name | Value | Туре |
|----------------|-------|------|
| variant        | 24KEc | enum |

#### 6.3 Memory Map for processor 'CPU3\_MIPS' bus: 'bus3'

Processor instance 'CPU3\_MIPS' is connected to bus 'bus3' using master port 'INSTRUCTION'.

Processor instance 'CPU3\_MIPS' is connected to bus 'bus3' using master port 'DATA'.

# Table 17. Memory Map ('CPU3\_MIPS' / 'bus3' [width: 32])

| Lo Address | Hi Address | Instance | Component |
|------------|------------|----------|-----------|
| 0x0        | 0x1FFFFFF  | mem3     | ram       |
| 0x2000000  | 0x2FFFFFF  | br3      | bridge    |
| 0xFFF0000  | 0xFFFFFF   | mem3h    | ram       |

# Table 18. Bridged Memory Map ('CPU3\_MIPS'/'br3'/'busS' [width: 32])

| Lo Address | Hi Address | Instance  | Component |
|------------|------------|-----------|-----------|
| 0x2000000  | 0x2FFFFFF  | sharedMem | ram       |

#### 6.4 Net Connections to processor: 'CPU3\_MIPS'

There are no nets connected to this processor.

Copyright (c) 2021 Imperas Software Limited www.imperas.com

# 7.0 Overview of Imperas OVP Virtual Platforms

This document provides the details of the usage of an Imperas OVP Virtual Platform / Module. The first half of the document covers specifics of this particular virtual platform / module.

This second part of the document, includes information about Imperas OVP virtual platforms and modules, how they are built and used.

The Imperas virtual platforms are designed to provide a base for you to run high-speed software simulations of CPU-based SoCs and platforms on any suitable PC. They are typically based on the functionality of vendors fixed or evaluation platforms, enabling you to simulate software on these reference platforms. Typically virtual platforms are fixed and require the vendor to modify or extend them. Imperas virtual platforms are different in that they enable you to extend the functionality of the virtual platform, to closer reflect your own platform, by adding more component models, running different operating systems or adding additional applications.

Imperas virtual platforms are created using the Imperas iGen technology, allowing them to be used with Imperas OVP based simulators and also with Accellera/OSCI compliant SystemC simulators and commercial EDA System Design environments that use SystemC.

Virtual platforms include simulation models of the target devices, including the processor model(s) for the target device plus enough peripheral models to boot an operating system or run bare metal applications. The platform and the peripheral models used in most of the virtual platforms are open source, so that you can easily add new models to the platform as well as modify the existing models. Some models are only provided as binary, normally because the IP owner has restricted the release of the model source. In this case, please contact Imperas for more information.

There are typically several generic flavors of the virtual platforms for specific processor families, some targeting full operating systems, such as Linux, and some which focus on Real Time Operating Systems (RTOS) such as Mentor Nucleus or freeRTOS. OVP models of the processor cores are included in the virtual platforms, and for those processors which support mulitple cores SMP Linux is often supported for that virtual platform. For all of these virtual platforms, many of the peripheral components of the platform are modeled, often including the Ethernet and USB components. The semi-hosting capability of the Imperas virtual platform simulator products enables connection via the Ethernet and USB components from the virtual platform to the real world via the x86 host machine.

The Imperas OVP CPU models are written using the OVP Virtual Machine Interface (VMI) API that defines the behavior of the processor. The VMI API makes a clear line between model and simulator allowing very good optimization and world class high speed performance. The processor models are Instruction Accurate and do not model the detailed cycle timing of the processor and they implement functionality at the level of a Programmers View of the processor and peripherals and the software running on them does not know it is not running on hardware. Many models are provided as a binary shared object

and also as source. This allows the download and use of the model binary or the use of the source to explore and modify the model. The models are run through an extensive QA and regression testing process and most processor model families are validated using technology provided by the processor IP owners. All the models in this platform are developed with the Open Virtual Platforms APIs and are implemented in C. A platform can be modeled as different levels of hierarchy using separately describable and compilable modules.

More information on modeling and APIs can be found on the www.OVPworld.org site.

# 8.0 Getting Started with Imperas OVP Virtual Platforms

Virtual platforms are downloadable from the OVPworld website OVPworld.org/downloads. You need to browse and look for '<platform processor name> Examples'. You do need to be registered and logged in on the OVP site to download. OVPworld currently provides 32 bit host versions of packages containing virtual platforms.

When downloading, choose, Linux or Windows host. 32 bit packages can be installed and executed on 32 bit or 64 bit hosts. If you require a 64 bit host version please contact Imperas.

For example, for the ARM Versatile Express platform booting Linux on Cortex-A15MP Single, Dual, and Quad core procesors, you would want the download package: 'OVPsim\_demo\_Linux\_ArmVersatileExpress\_arm\_Cortex-A15MP'.

Most virtual platform packages contain the platform and all the processor and peripheral models needed. You will need to download a simulator to run the platform. You can use OVPsim, downloadable from <a href="https://ovp.downloads">OVPworld.org/downloads</a>, or you can use one of the Imperas simulators (<a href="https://imperas.com/products">imperas.com/products</a>) available commercially from Imperas.

# 9.0 Simulating Software

#### 9.1 Getting a license key to run

After you have downloaded you will need a runtime license key before the simulators will run. For OVPsim please visit <a href="OVPworld.org/likey">OVPworld.org/likey</a> and provide the required information and an evaluation/demo license key will be automatically sent to you. If you are using Imperas, then please contact Imperas for a license key.

#### 9.2 Normal runs

To run a platform, read the section below on command line control of the platform and the section on setting command line arguments.

#### 9.3 Loading Software

For most virtual platforms the platform is already configured to run the default software application/program and there is normally a script to run that sets some arguments. You can then copy/edit this script to select your own applications etc.

Page 18 of 25

Imperas License. Release 20210408.0

The example application programs are typically .elf format files and are provided pre-compiled. There are normally makefiles and associated scripts to recompile the example applications.

To find more information about compiling and loading software, the following document should be looked at: Imperas Installation and Getting Started.pdf.

## 9.4 Semihosting

In a virtual platform, semihosting is not normally used as there is normally hardware that implements the appropriate functionality - for example I/O will be handled by UARTs etc.

# 9.5 Using a terminal (UART)

If the platform includes one or more UARTs you will need to connect a terminal program to it so that you can see output and type into the simulated program. Review the list of peripherals below and see what configuration options it has been set with. In most cases there is an option to set to instruct the simulator to 'pop up' a terminal window connected to the simulated UART.

# 9.6 Interacting with the simulation (keyboard and mouse)

If the platform has a simulated UART you can normally set a command to get the simulator to pop up a terminal window allowing you to see output from the simulated UART and also allowing you to type characters into the UART that can be processed by the simulated software.

If your simulated platform has an LCD device then you can often configure it to recognize mouse movements and mouse clicks - allowing full interaction.

To see these interactions in action, have a look at some of the available videos available at OVPworld.org/demosandvideos.

# 9.7 More Information (Documentation) on Simulation

To find more information about running simulations and more of the options the simulators provide, the following documents should be looked at:

Imperas Installation and Getting Started.pdf

Simulation Control of Platforms and Modules User Guide.pdf

Advanced Simulation Control of Platforms and Modules User Guide.pdf

OVP Control File User Guide.pdf

A full list of the currently available OVP documentation is available: <u>OVPworld.org/documentation</u>.

# 10.0 Debugging Software running on an Imperas OVP Virtual Platform

The Imperas and OVP simulators have several different interfaces to debuggers. These include several proprietary formats and also the standard GNU RSP format is supported allowing many compatible debuggers to be used. Below are some examples that Imperas directly support.

> Copyright (c) 2021 Imperas Software Limited www.imperas.com Page 19 of 25

#### 10.1 Debugging with GDB

A GNU debugger (GDB) can be connected to a processor in a platform using the RSP protocol. This allows the application program running on a processor to be debugged using a specific GDB for the processor selected. When using the Imperas Professional products many connections can be made allowing a GDB to be connected to all the processors in the platform.

The use of GDB is documented: OVPsim Debugging Applications with GDB User Guide.pdf.

#### 10.2 Debugging with Imperas M\*DBG

The Imperas multi-processor debugger can be connected to a platform and through this connection you can debug application programs running on all of the processors instanced within the platform. It is also capable, within this single unified environment, to debug peripheral model behavioral code in conjunction with the processor application programs.

For more information please see the Imperas M\*DBG user guide.

The Imperas multi-processor debugger is also capable of controlling the Imperas Verification Analysis aand Profiling (VAP) tools in real time, making them invaluable to application program development, debugging and analysis.

For more information please see the Imperas VAP tools user guide.

#### 10.3 Debugging with the Imperas eGui and GDB

Imperas eGui gives a GUI front end to the use of the GDB debugger. It allows use of all the features of GDB including source level application program debugging on processors.

#### 10.4 Debugging with the Imperas eGui and M\*DBG

Imperas eGui gives a GUI front end to the Imperas multi-processor debugger. It provides all the features of this debugger but does so with source level application program debugging on processors and source level debugging of the behavioral code on peripheral components in the platform. A context view shows all the processor and peripheral components within the platform and allows switching between them to examine the state of each at the event at which the simulation was stopped

Imperas eGui provides a menu from which the Imperas VAP tools can be controlled.

#### 10.5 Debugging with Imperas eGui and Eclipse

Imperas provide a GUI based on Eclipse called eGui. This provides a GUI front end to use with a standard GDB or the Imperas MPD (Multi-Processor Debugger).

The use of eGui is documented: <u>eGui Eclipse User Guide.pdf</u>.

A standard Eclipse CDT development environment can be connected to one or more processors in a

platform (multiple processors require an Imperas professional product). The simulation platform is started remotely or using the external tool feature in Eclipse, opens a debug port and awaits the connection with Eclipse. All features provided by the Eclipse CDT development environment are available to be used to debug software applications executing on the processors in the platform.

The use of Eclipse is documented: OVPsim Debugging Applications with Eclipse User Guide.pdf.

#### 10.6 Debugging applications running under a simulated operating system

If the simulated platform is running an Operating System and the platform has a UART or Ethernet etc connection then it is often possible to connect an external debugger and debug the applications running under the simulated operating system.

An example would be a simulated platform running the Linux operating system, such as the MIPS Malta, or ARM Versatile Express. Within the simulated Linux you can start a gdbserver that connects from within the simulation through a UART out to the host PC via a port. Within the host PC you start a terminal program and connect to the port with a debugger such as GDB and can then debug the simulated user application.

# 11.0 Modifying the Platform / Module

#### 11.1 Platforms / Modules use C/C++ and OVP APIs

The Imperas and OVP simulators execute a platform / module that is written in C/C++ and that makes function calls into the simulator's APIs. Thus the virtual platform / module is compiled from C/C++ into a binary shared object that the simulator loads and runs. OVP provides the definition and documentation that defines the C APIs for modeling the platforms, modules, the peripherals, and the processors. You can find more information about these APIs on the OVP website and in the OVP API documentation.

#### 11.2 Platforms/Modules/Peripherals can be easily built with iGen from Imperas

Imperas provides a product 'iGen' that takes an input script file and creates the C/C++ files needed for platforms, modules, and peripherals - it creates the C/C++ file that is compiled into the platform, module or peripheral that is needed as an object file by the simulator. iGen creates the C/C++ files, you then need to add any necessary behaviors or further details etc. For platforms iGen creates either a C platform or a C++ SystemC TLM2 platform. For peripherals or modules iGen creates the C files and also provides a native C++ SystemC TLM2 interface to allow the peripheral/module to be instantiated in SystemC TLM2 platforms.

Information on iGen is available from: <u>imperas.com/products</u>.

#### 11.3 Re-configuring the platform

There will nornmally be several configuration options that you can set when running the platform without the need to change any source. Refer to the section above on command line arguments. If these do not allow you to make the changes you need, then you may need to edit and recompile the source of the platform.

Copyright (c) 2021 Imperas Software Limited www.imperas.com
Imperas License. Release 20210408.0 Page 21 of 25

The source of the platform, modules, and the source of the peripherals will be installed as part of the packages you are using. The sources are located in the Imperas/OVP installation VLNV source tree. The VLNV term refers to: Vendor (eg arm.ovpworld.org), Library (eg platform), Name, (eg ArmVersatileExpress-CA15), and Version (eg 1.0). To modify the platform, locate the platform source files.

If you are an Imperas user and have access to iGen, we recommend you modify the source script files and regenerate and recompile the C that makes up the platform. Refer to the Imperas iGen model generator guide and the Imperas platform generator guide.

If you are using the C or SystemC TLM2 platforms with OVPsim, then you can edit the C/C++ files, recompile the source directly using the supplied makefiles, and the run the simulator directly with the resultant shared object.

# 11.4 Replacing peripherals components

If you need to replace peripherals, find the appropriate place in the source of the platform, make the change you need, and recompile etc. Look in the library for documentation on available peripherals and their configuration options.

#### 11.5 Adding new peripherals components

If you need to add peripherals, find the appropriate place in the source, make the additions you need, and recompile etc. Look in the library for documentation on available peripherals and their configuration options.

If you need to create new peripheral components then use iGen to very quickly create the necessary C/C++ files that get you started. With iGen you can create peripherals with register/memory state in a few lines of iGen source. When adding behavior to the peripherals refer to the OVP API documentation.

Copyright (c) 2021 Imperas Software Limited www.imperas.com

# 12.0 Available Virtual Platforms

Table 19. Imperas / OVP Extendable Platform Kits (13 available)

| Name                     | Vendor                 |
|--------------------------|------------------------|
| AlteraCycloneIII_3c120   | altera.ovpworld.org    |
| AlteraCycloneV_HPS       | altera.ovpworld.org    |
| ArmIntegratorCP          | arm.ovpworld.org       |
| ArmVersatileExpress      | arm.ovpworld.org       |
| ArmVersatileExpress-CA15 | arm.ovpworld.org       |
| ArmVersatileExpress-CA9  | arm.ovpworld.org       |
| AtmelAT91SAM7            | atmel.ovpworld.org     |
| FreescaleKinetis60       | freescale.ovpworld.org |
| FreescaleKinetis64       | freescale.ovpworld.org |
| FreescaleVybridVFxx      | freescale.ovpworld.org |
| MipsMalta                | mips.ovpworld.org      |
| RenesasUPD70F3441        | renesas.ovpworld.org   |
| XilinxML505              | xilinx.ovpworld.org    |

Table 20. Imperas General Virtual Platforms (6 available)

| 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 -   |                      |
|-------------------------------------------|----------------------|
| Name                                      | Vendor               |
| arm-ti-eabi                               | arm.imperas.com      |
| armm-ti-coff                              | arm.imperas.com      |
| armm-ti-eabi                              | arm.imperas.com      |
| HeteroAlteraCycloneV_HPS_CycloneIII_3c120 | imperas.ovpworld.org |
| HeteroArmNucleusMIPSLinux                 | imperas.ovpworld.org |
| SiFiveFU540                               | imperas.ovpworld.org |

Table 21. Imperas Modules (component of other platforms) (55 available)

| Name                           | Vendor               |
|--------------------------------|----------------------|
| AlteraCycloneIII_3c120         | altera.ovpworld.org  |
| AlteraCycloneV_HPS             | altera.ovpworld.org  |
| AE350                          | andes.ovpworld.org   |
| ARMv8-A-FMv1                   | arm.ovpworld.org     |
| ArmIntegratorCP                | arm.ovpworld.org     |
| ArmVersatileExpress            | arm.ovpworld.org     |
| ArmVersatileExpress-CA15       | arm.ovpworld.org     |
| ArmVersatileExpress-CA9        | arm.ovpworld.org     |
| AtmelAT91SAM7                  | atmel.ovpworld.org   |
| ArmCortexMFreeRTOS             | imperas.ovpworld.org |
| ArmCortexMuCOS-II              | imperas.ovpworld.org |
| ArmuKernel                     | imperas.ovpworld.org |
| ArmuKernelDual                 | imperas.ovpworld.org |
| BareMetalMIPS                  | imperas.ovpworld.org |
| Dual_ARMv8-A-FMv1_VLAN         | imperas.ovpworld.org |
| Hetero_1xArm_3xMips32          | imperas.ovpworld.org |
| Hetero_ARM_RISCV_NeuralNetwork | imperas.ovpworld.org |

| Hetero_ARMv8-A-FMv1_Cortex-M3                         | imperas.ovpworld.org   |
|-------------------------------------------------------|------------------------|
| Hetero_ARMv8-A-FMv1_MIPS_microAptiv                   | imperas.ovpworld.org   |
| Hetero_AlteraCycloneV_HPS_AlteraCycloneIII_3c120      | imperas.ovpworld.org   |
| Hetero_ArmIntegratorCP_XilinxMicroBlaze               | imperas.ovpworld.org   |
| Hetero_ArmVersatileExpress_MipsMalta                  | imperas.ovpworld.org   |
| Hetero_ArmVersatileExpress_XilinxMicroBlaze           | imperas.ovpworld.org   |
| Quad_ArmVersatileExpress-CA15                         | imperas.ovpworld.org   |
| RiscvRV32FreeRTOS                                     | imperas.ovpworld.org   |
| MipsMalta                                             | mips.ovpworld.org      |
| iMX6S                                                 | nxp.ovpworld.org       |
| RenesasUPD70F3441                                     | renesas.ovpworld.org   |
| ghs-multi                                             | renesas.ovpworld.org   |
| virtio                                                | riscv.ovpworld.org     |
| FaultInjection                                        | safepower.ovpworld.org |
| PublicDemonstrator                                    | safepower.ovpworld.org |
| Zynq_PL_DualMicroblaze                                | safepower.ovpworld.org |
| Zynq_PL_NoC                                           | safepower.ovpworld.org |
| Zynq_PL_NoC_node                                      | safepower.ovpworld.org |
| Zynq_PL_NostrumNoC                                    | safepower.ovpworld.org |
| Zynq_PL_NostrumNoC_node                               | safepower.ovpworld.org |
| Zynq_PL_RO                                            | safepower.ovpworld.org |
| Zynq_PL_SingleMicroblaze                              | safepower.ovpworld.org |
| Zynq_PL_TTELNoC                                       | safepower.ovpworld.org |
| Zynq_PL_TTELNoC_node                                  | safepower.ovpworld.org |
| Zynq_PL_TTELNoC_processing_node_public_demonstrator   | safepower.ovpworld.org |
| Zynq_PL_TTELNoC_public_demonstrator                   | safepower.ovpworld.org |
| Zynq_PL_TTELNoC_sensor_actor_node_public_demonstrator | safepower.ovpworld.org |
| FU540                                                 | sifive.ovpworld.org    |
| S51CC                                                 | sifive.ovpworld.org    |
| coreip-s51-arty                                       | sifive.ovpworld.org    |
| coreip-s51-rtl                                        | sifive.ovpworld.org    |
| dualFifo                                              | vendor.com             |
| XilinxML505                                           | xilinx.ovpworld.org    |
| Zynq                                                  | xilinx.ovpworld.org    |
| Zynq_PL_Default                                       | xilinx.ovpworld.org    |
| Zynq_PS                                               | xilinx.ovpworld.org    |
| zc702                                                 | xilinx.ovpworld.org    |
| zc706                                                 | xilinx.ovpworld.org    |

# Table 22. Imperas / OVP Bare Metal Virtual Platforms (22 available)

| Name                               | Vendor              |
|------------------------------------|---------------------|
| BareMetalNios_IISingle             | altera.ovpworld.org |
| BareMetalArcSingle                 | arc.ovpworld.org    |
| BareMetalArm7Single                | arm.ovpworld.org    |
| BareMetalArmCortexADual            | arm.ovpworld.org    |
| BareMetalArmCortexASingle          | arm.ovpworld.org    |
| BareMetalArmCortexASingleAngelTrap | arm.ovpworld.org    |
| BareMetalArmCortexMSingle          | arm.ovpworld.org    |
|                                    |                     |

| ArmCortexMFreeRTOS       | imperas.ovpworld.org     |
|--------------------------|--------------------------|
| ArmCortexMuCOS-II        | imperas.ovpworld.org     |
| BareMetalArmx1Mips32x3   | imperas.ovpworld.org     |
| Or1kUclinux              | imperas.ovpworld.org     |
| BareMetalM14KSingle      | mips.ovpworld.org        |
| BareMetalMips32Dual      | mips.ovpworld.org        |
| BareMetalMips32Single    | mips.ovpworld.org        |
| BareMetalMips64Single    | mips.ovpworld.org        |
| BareMetalMipsDual        | mips.ovpworld.org        |
| BareMetalMipsSingle      | mips.ovpworld.org        |
| BareMetalOr1kSingle      | ovpworld.org             |
| BareMetalM16cSingle      | posedgesoft.ovpworld.org |
| BareMetalPowerPc32Single | power.ovpworld.org       |
| BareMetalV850Single      | renesas.ovpworld.org     |
| ghs-multi                | renesas.ovpworld.org     |

#