# A novel AlGaN/GaN multiple aperture vertical high electron mobility transistor with silicon oxide current blocking layer



# ARTICLE IN PRESS

Vacuum xxx (2014) 1-5



Contents lists available at ScienceDirect

# Vacuum

journal homepage: www.elsevier.com/locate/vacuum



# A novel AlGaN/GaN multiple aperture vertical high electron mobility transistor with silicon oxide current blocking layer

Niraj Man Shrestha <sup>a</sup>, Yuen Yee Wang <sup>a</sup>, Yiming Li <sup>b, \*</sup>, Edward Yi Chang <sup>a, \*\*</sup>

- <sup>a</sup> Compound Semiconductor Device Laboratory, Department of Material Science and Engineering, 1001 Ta-Hsueh Road, National Chiao Tung University, Hsinchu 300. Taiwan
- <sup>b</sup> Parallel and Scientific Computing Laboratory, Department of Electrical and Computer Engineering, 1001 Ta-Hsueh Road, National Chiao Tung University, Hsinchu 300, Taiwan

#### ARTICLE INFO

Article history:
Received 30 June 2014
Received in revised form
23 October 2014
Accepted 20 November 2014
Available online xxx

Keywords:
Vertical HEMT
Current blocking layer
Parallel multiple apertures
Vertical leakage
Breakdown voltage
AlGaN/GaN
Silicon oxide
Device simulation

#### ABSTRACT

In this work, a new AlGaN/GaN vertical high electron mobility transistor (HEMT) with silicon oxide (SiO<sub>2</sub>) current blocking layer (CBL) is designed and studied numerically for high-power devices. To overcome the excessive vertical leakage through CBL layer in conventional p-GaN CBL vertical HEMT, large bandgap material, SiO<sub>2</sub> is, for the first time, introduced as a CBL material. The band-gap of SiO<sub>2</sub> leads to a large barrier which can effectively suppress the vertical leakage even at high drain bias and enhance the breakdown voltage to 1270 V (154% enhancement compared with the conventional p-GaN CBL vertical HEMT). In addition, a device with four parallel apertures is proposed to reduce the aperture resistance, where the total aperture thickness is equal to the aperture thickness of the conventional one. Therefore, the drain current is increased. We not only focus on the vertical leakage control, but also, on the drain current boost (7% improvement).

© 2014 Elsevier Ltd. All rights reserved.

#### 1. Introduction

Gallium nitride (GaN) is a suitable material for high-voltage power-switching devices due to its critical electric field [1]. Therefore, the breakdown voltage (BV) of a GaN device can be significantly higher than the currently existing silicon device with the same on-state resistance ( $R_{\rm on}$ ). GaN lateral high electron mobility transistors (HEMTs) in which current flows near the surface are commonly used because of their crucial properties, such as low conduction losses (i.e., low on-state resistance), low switching losses, and ease of fabrication [2]. However, there are still many open questions related to the performance of these GaN based lateral devices [3]. Because of a linear dependence of breakdown voltage with a specific  $R_{\rm on}$  [4], a device with large gate drain distance is required to increase the breakdown voltage in lateral HEMTs. To get rid of this problem, a vertical structure could be put

*E-mail addresses*: ymli@faculty.nctu.edu.tw (Y. Li), edc@mail.nctu.edu.tw (E.Y. Chang).

http://dx.doi.org/10.1016/j.vacuum.2014.11.022 0042-207X/© 2014 Elsevier Ltd. All rights reserved.

into practice [5]. The vertical device is area-cost-effective for both high BV and low  $R_{on}$  [6]. Easier package is also one of the additional advantages of the vertical device. Furthermore, in vertical devices, DC-RF dispersion induced by surface states may be mitigated because high-field regions can be buried below the gate electrode [7]. Recent studies on vertical HEMT are with an Mg-doped GaN current blocking layer (CBL) [8,9]. However, CBL is very critical in the vertical HEMT. Because of technological difficulties, channel and barrier layers above the CBL must be regrown. Nevertheless, regrowth was performed under high-temperature conditions leading to pits and exhibited large leakage currents through the insulating layer [7]. The leakage via the Mg-doped CBL layer is excessive at high bias condition due to barrier lowering. Such leakage through CBL at high drain bias prevents the vertical HEMT being used in real-world device applications. Therefore, it will be an interesting study for us to make the vertical structure more reliable and practically applicable by integrating a new material for the CBL layer. Moreover, structural engineering of the vertical HEMT makes the current flow in the vertical direction (from source to drain) through the GaN bulk. Therefore, the resistance of the aperture plays a crucial role in the vertical device. The resistance of the

<sup>\*</sup> Corresponding author.

<sup>\*\*</sup> Corresponding author.

aperture lowers the current in the vertical HEMT and, ultimately, degrades the device performance.

In this work, we introduce  $SiO_2$  as current blocking layer for AlGaN/GaN vertical HEMT and explore the effect of  $SiO_2$  CBL on electrical characteristic of the device. The comparatively larger band-gap of  $SiO_2$  helps to reduce the vertical leakage current and make the device more robust even at high bias condition. Besides, the single aperture is replaced by multiple parallel apertures, under the same total width, to reduce the resistance of the aperture and, as a result, device current is increased.

#### 2. The novel device structure, fabrication and simulation

Fig. 1 represents the detail of the epilayer grown and fabrication process of the proposed AlGaN/GaN SiO<sub>2</sub> CBL vertical HEMT structure. The entire structure, except SiO<sub>2</sub> CBL, is grown by metal oxide chemical vapour deposition (MOCVD) on a GaN substrate. Ammonia (NH<sub>3</sub>), trimethylgallium (TMGa), and trimethylaluminum (TMAI) are used as precursors and hydrogen as carrier gas. Prior to growth, the substrates were treated in H2 ambient at high temperature for about 10 min. After that, n-type doped GaN is grown on the GaN substrate at high temperature. Silane (SiH<sub>4</sub>) is used as a source material for n-type doping. These steps are shown in Fig. 1(a) and (b). Then, the sample is moved out from MOCVD and 500 nm SiO<sub>2</sub> is deposited on GaN by plasma enhanced chemical vapour deposition (PECVD) under high temperature for 10 min in N2 or O2 ambient as shown in Fig. 1(c). A 0.8-μm-long SiO<sub>2</sub> corresponding area for the aperture is dry etched, as shown in Fig. 1(d). For multiple apertures the VHEMT, mask is patterned with four apertures of 0.2 µm by using electron-beam lithography [10]. Next, GaN is regrown from the GaN layer in the etched region by using a pendeo epitaxial method [11–13] and 50 nm n-type ( $3 \times 10^{16}$ ) GaN and 15 nm thick Al<sub>0.25</sub>Ga<sub>0.75</sub>N is grown by using MOCVD. Regrown steps are shown in Fig. 1(e) and (f). The entire layer is grown at high temperature. The Ti/Al/Ni/Au multilayer metal is deposited as ohmic metal and is annealed in a rapid thermal annealing (RTA) system at 800 °C for 60 s in N<sub>2</sub> ambient. The drain electrode is deposited on the opposite plane of the source. Then, the TiN/Au gate metal is deposited as the gate electrode by a reactive sputtering method as shown in Fig. 1(g). Fig. 2(a), (b) and (c) are the schematic plots of the conventional p-GaN CBL vertical HEMT (denoted as Sample I), the proposed SiO<sub>2</sub> CBL single aperture vertical HEMT (Sample III), and SiO<sub>2</sub> CBL low resistance multiple aperture vertical HEMT (Sample III), respectively. For sample III, ICP etching is used.

The transport properties of conventional and proposed devices are numerically studied by performing two-dimensional (2D) device simulation. The simulation details could be found in our recent work [1,14,15]. Notably, performance of device mainly depends on the carriers' mobility which is affected by various types of scattering mechanism; such as, the phonon scattering, the alloy disorder scattering, the ionized impurities scattering, the dislocation scattering, and the dipole scattering. In our device simulation, the mobility model considers two parts; one is the low field mobility model and the other is the nitride specific high field dependent mobility model. For entire simulation, the studied gate length is  $3 \mu m$  and gate width is  $100 \mu m$ . The source-to-gate distance and the gate-to-drain distance are fixed at 1 µm. Overlapping of gate on CBL is 1.1 µm in both the sample I and sample II. For the sample III, the device is designed with four identical apertures with the total aperture lengths equal to the aperture length of the samples I and II. Therefore, the gate overlapping with CBL in Sample III is smaller than that in Sample I and Sample II.



Fig. 1. Fabrication process for the proposed AlGaN/GaN vertical HEMTs with SiO<sub>2</sub> CBL.

Please cite this article in press as: Shrestha NM, et al., A novel AlGaN/GaN multiple aperture vertical high electron mobility transistor with silicon oxide current blocking layer, Vacuum (2014), http://dx.doi.org/10.1016/j.vacuum.2014.11.022

N.M. Shrestha et al. / Vacuum xxx (2014) 1-5







**Fig. 2.** Schematic plots of the explored vertical HEMT devices. (a) Conventional p-GaN CBL (Sample I). (b) Single aperture SiO<sub>2</sub> CBL (Sample II). (c) Multiple aperture SiO<sub>2</sub> CBL (Sample III).

### 3. Results and discussions

The  $I_D$ – $V_G$  transfer characteristics of three types of AlGaN/GaN vertical HEMTs (Sample I, Sample II and Sample III) at drain bias of 1 V are plotted in Fig. 3. The simulation results demonstrate that drain current of the proposed SiO<sub>2</sub> CBL vertical HEMT is larger than that of the conventional p-GaN CBL vertical HEMT. In the conventional p-GaN CBL vertical HEMT, the p-n junction is formed between the p-GaN CBL layer and n-GaN channel. The effective channel of sample I is comparatively thinner than that of sample II even for equally thick channel layers due to formation of a



**Fig. 3.** Plot of  $I_D$ – $V_G$  transfer curves of the explored three different vertical HEMTs, respectively.

depletion layer. The device with a thick channel layer has higher channel mobility, larger electron velocity and smaller R<sub>on</sub> than the device with a thin channel layer [16]. Therefore, the sample II device has higher drain current than that of the sample I. The result of this study shows that drain current is increased by 7% in the sample II device, in comparison with sample I device. In contrast, there is a wider current path and a higher 2DEG density in the device sample II, resulting in a more negative threshold voltage [17]. It is observed in the 2D device simulation that the threshold voltage is shifted toward negative magnitude by 0.3 V.

The device sample III has four apertures with each aperture thickness equal to 0.2  $\mu m$  and each aperture is separated by a 0.1- $\mu m$ -thick SiO<sub>2</sub> layer. The total thickness of aperture in Sample III is the same as the aperture thickness of Sample II. We note that the effective CBL resistances are decreased when they are in parallel:  $1/R_{\rm eff} = \sum_{i=1}^{n} 1/R_i$ . The calculated on-state resistance of the device sample III is 0.726 m $\Omega$ -cm<sup>2</sup>, which is about 34% less than that of sample II, as shown in Table 1. The drain current of the parallel aperture SiO<sub>2</sub> CBL vertical HEMT (Sample III) is 8% larger than for the single aperture SiO<sub>2</sub> CBL vertical HEMT (Sample II), as shown in Fig. 3.

Energy band profile of the vertical HEMT with p-GaN and  $SiO_2$  CBL layer at zero bias condition are plotted in Fig. 4(a) and (b). They show the barrier in  $SiO_2$  CBL layer is higher than that of p-GaN CBL layer. The band-gap energy of the  $SiO_2$  (8.9 eV) [18] is significantly larger than the band-gap energy of GaN. Fig. 4 shows that the barrier of the device sample II is two times larger than that of the device sample I at zero bias condition. Therefore, the confinement of carriers in the channel layer is more pronounced, the probability of vertical leakage through the CBL is significantly minimized and the drain current is comparatively higher. Our simulation result reveals that performance of the vertical HEMT at high drain bias is much more severe. The contour plots of the current flow are plotted in Fig. 5(a). There is excessive vertical leakage of current in the

**Table 1**List of the estimated values of the breakdown voltage and drain current among the explored devices.

| HEMT devices                                | Sample I | Sample II | Sample III |
|---------------------------------------------|----------|-----------|------------|
| Drain current (mA/mm) at $V_D=1~V$          | 63       | 67        | 71         |
| Breakdown voltage                           | 500 V    | 1260 V    | 1270 V     |
| On resistance (m $\Omega$ cm <sup>2</sup> ) | 1.137    | 1.08      | 0.726      |



Fig. 4. Plot of the energy band profile of the vertical HEMT with (a) p-GaN CBL (b)  $SiO_2$  CBL under unbiased condition.

device Sample I at high drain bias of 50 V. For the device sample II, the vertical leakage via CBL at high drain bias is effectively reduced, as shown in Fig. 5(b). This reveals that the vertical leakage could be comparatively controlled by using the SiO<sub>2</sub> CBL layer in the vertical HEMT at higher gate bias.

At high drain bias, the entire device temperature is increased; therefore, the barrier of p-GaN layer will be significantly diminished owing the inverse dependence of band-gap energy on the temperature, and the vertical leakage through CBL is pronounced. Fig. 5(b) shows that vertical leakage at higher drain bias is comparatively small in the vertical device with SiO<sub>2</sub> CBL. This is because the effective barrier of SiO<sub>2</sub> is higher than that of Sample I, at high bias condition. It can be effectively explained by the argument of conduction-band energy profile of the device at  $V_{\rm G}=-4$  V and  $V_{\rm D}=50$  V, as shown in Fig. 6(a) and (b). The findings of this study strongly confirm that SiO<sub>2</sub> CBL can be a more effective technique for controlling vertical leakage at high drain bias.

The off-state output characteristic of the devices, as shown in Fig. 7, also explains the leakage suppression by using the  $SiO_2$  CBL. Notably, the breakdown voltage has a physically inverse relation with respect to the off-state current [19] and, as a result, the off-state breakdown voltage is also effectively increased. The simulation results enable us to estimate the breakdown voltages for the sample I and sample II devices; they are 500 V and 1270 V,



**Fig. 5.** Distributions of the simulated current flow of the vertical HEMTs with (a) p-GaN CBL (b) SiO<sub>2</sub> CBL at  $V_{\rm G}=-4$  V and  $V_{\rm D}=50$  V.

respectively. The magnitude of BV is increased by 154% on using the SiO<sub>2</sub> CBL in the studied AlGaN/GaN vertical HEMT. As shown in Fig. 7, the device sample III's BV is 1260 V. The difference of the off-state current and the breakdown voltage between Sample II and Sample III is very small. Listed in Table 1, we provide the estimated values of the breakdown voltage and drain current among the devices studied. Therefore, the design of multi-aperture vertical HEMT is promising for high power device technologies.

#### 4. Conclusions

We have successfully designed and studied a novel GaN vertical HEMT with SiO<sub>2</sub> current blocking layer. Device fabrication steps were presented and the simulation results revealed that proposed device has superior performance than that with a p-GaN CB layer. The large band-gap energy of SiO<sub>2</sub> can help to create a high barrier layer and hence reduce the vertical leakage through CBL. The maximum drain current of Sample II is increased by almost 7%. Suppression of vertical leakage through the SiO<sub>2</sub> CBL at high drain bias can effectively reduce the off-state current and significantly enhance the breakdown voltage. The breakdown voltage of the proposed multiple aperture SiO<sub>2</sub> CBL vertical HEMT is 1260 V which is 152% higher than that of the conventional vertical HEMT (Sample I). In addition, the parallel multiple

N.M. Shrestha et al. / Vacuum xxx (2014) 1-5





**Fig. 6.** Plot of the energy band profile of vertical HEMTs with (a) P-GaN CBL (b) SiO<sub>2</sub> CBL at  $V_{\rm G} = -4$  V and  $V_{\rm D} = 50$  V.



**Fig. 7.** The off-state drain current versus the drain voltage for the three different vertical HEMTs with p-GaN CBL and SiO<sub>2</sub> CBL with single and multi apertures, respectively.

apertures reduce the on-state resistance and increase the drain current. Comparatively low vertical leakage and high breakdown voltage with high drain current lead to the multiple aperture AlGaN/GaN vertical HEMT with  $SiO_2$  current blocking layer a bona fide candidate for future high power application. Notably, the  $SiO_2$  layer thickness helps to increase the breakdown voltage. Moreover, for the VHEMT with multiple apertures, the current density shows non-uniform distribution. For the apertures near electrodes, the device exhibits high current density. However, for the middle apertures the device's current density is low. We are currently studying the effect of  $SiO_2$  layer thickness together with the sample fabrication.

#### Acknowledgement

This work was supported in part by Ministry of Science and Technology, Taiwan under Contracts No. MOST-103-2221-E-009-180, No. NSC-102-2221-E-009-161, No. MOST-103-2911-I-009-302, and No. NSC-101-2221-E-009-173-MY2, and by the NCTU-UCB I-RiCE program and TSMC, Hsinchu, Taiwan.

#### References

- Shrestha NM, Li Y, Chang EY. Simulation study on electrical characteristic of AlGaN/GaN high electron mobility transistors with AlN spacer layer. Jpn J Appl Phys 2014;53:04EF08.
- [2] Soltani A, BenMoussa A, Touati S, Hoël V, De Jaeger JC, Laureyns J, et al. Development and analysis of low resistance ohmic contact to n-AlGaN/GaN HEMT. Diam Relat Mater 2007;16:262–6.
- [3] Mikulics M, Fox A, Marso M, Grützmacher D, Donoval D, Kordoš P. Electrical and structural characterization of AlGaN/GaN field-effect transistors with recessed gate. Vacuum 2012;86:754–6.
- [4] Chow TP, Li Z. Recent advances in high-voltage GaN MOS-gated transistors for power electronics applications. In: Pearton S, editor. GaN and ZnO-based materials and devices (materials science). New York: Springer-Verlag; 2012. p. 239–50.
- [5] Sugimoto M, Ueda H, Kanechika M, Soejima N. Vertical device operation of AlGaN/GaN HEMTs on free-standing n-GaN substrates. In: Power Conversion Conference Proc; 2007. p. 368–72.
- [6] Kanechika M, Sugimoto M, Soejima N, Ueda H, Ishiguro O, Kodama M, et al. A vertical insulated gate AlGaN/GaN heterojunction field-effect transistor. Jpn J Appl Phys 2007;46:L 503–5.
- [7] Yaakov IB, Seck Y-K, DenBaars SK, Mishra UK. AlGaN/GaN current aperture vertical electron transistors with regrown channels. J Appl Phys 2004;95: 2073–8
- [8] Chowdhury S, Wong MH, Swenson BL, Mishra UK. CAVET on bulk GaN substrates achieved with MBE-regrown AlGaN/GaN layers to suppress dispersion. IEEE Electron Devices Lett 2012;33:41–3.
- [9] Li Z, Chow TP. Design and simulation of 5-20-kV GaN enhancement-mode vertical superjunction HEMT. IEEE Trans Electron Devices 2013;60:3230-7.
- [10] Chen A, Chua SJ, Chen P, Chen XY, Jian LK. Fabrication of sub-100 nm patterns in SiO<sub>2</sub> templates by electron-beam lithography for the growth of periodic III—V semiconductor nanostructures. Nanotechnology 2006;17:3903—8.
- [11] Zheleva TS, Smith SA, Thomson DB, Linthicum KJ, Rajagopal P, Davis RF. Pendeo-epitaxy: a new approach for lateral growth of gallium nitride films. J Electron Mater 1999;28:L5—8.
- [12] Nam O-H, Bremser MD, Zheleva TS, Davis RF. Lateral epitaxy of low defect density GaN layers via organometallic vapor phase epitaxy. Appl Phys Lett 1997;71:2638–40.
- [13] Davis RF, Gehrke T, Linthicum KJ, Zheleva TS, Preble EA, Rajagopal P, et al. Pendeo-epitaxial growth of thin films of gallium nitride and related materials and their characterization. J Cryst Growth 2001;225:134–40.
- [14] Li Y, Sze SM, Chao TS. A practical implementation of parallel dynamic load balancing for adaptive computing in VLSI device simulation. Eng Comput 2002;18:124–36.
- [15] Sahoo KC, Kuo C-I, Li Y, Chang EY. Novel metamorphic HEMTs with highly doped InGaAs source/drain regions for high frequency applications. IEEE Trans Electron Devices 2010;57:2594—8.
- [16] Lee DS, Lu B, Azize M, Gao X, Guo S, Kopp D, et al. Impact of GaN channel scaling in InAlN/GaN HEMTs. IEDM Proc 2011;1:457–60.
- [17] Sakai Y, Selvaraj SL, Oda O, Egawad T. Potential for normally-off operation from GaN metal oxide semiconductor devices based upon semi-insulating GaN. AIP Adv 2013;3:082117.
- [18] Jin H, Oh SK, Cho M-H, Kang HJ. Band gap and band offsets for ultrathin (HfO2)<sub>x</sub>(SiO<sub>2</sub>)<sub>1-x</sub> dielectric films on Si (100). Appl Phys Lett 2006;89:122901.
- [19] Lee B, Choi YH, Kirkpatrick C, Huang AQ, Misra V. Improved high temperature device transport properties and off-state characteristics of AlGaN/GaN power devices with atomic layer deposition (ALD) HfAlO high-κ dielectric. Semicond Sci Technol 2013;28:074016.