# CSCE-312 (504-505) | Fall 2018

# **Project 3**Sequential Chips

Due Date: Submit on eCampus by Tue, Oct 2<sup>nd</sup>, 3:00 PM

# **Grading**

# (A) Project Demo [50%]: Offline

You will be graded for correctness of the chips (hdl) you have designed and coded. We will be running offline test of all your HDL codes using Nand2tetris software (Hardware Simulator). The same simulator you will be using to check your chips in the course of this project. So, make sure to test and verify your codes before finally submitting on eCampus.

**Rubric**: The rubric allocation for chips is shown at the end of this document. Each chip needs to pass all its test cases to get the points, else you will receive 0 on that chip.

#### (B) Lab Quiz [50%]: Mon, Oct 1st, lab

A paper-based quiz in the lab session. This is designed to test your knowledge of the project. These questions will not be disclosed prior for studying; however, they should not be difficult for you if you have understood the core workings of your project.

#### **Deliverables & Submission**

You need to turn in the <u>HDL files</u> for all the chips including the completed <u>circuit diagram</u> for *RightArithmeticBitshift* chip. Put your <u>full name</u> in the introductory comment present in each HDL code. Use relevant code comments and indentation in your code. Also, include this <u>cover sheet</u> with your signature below. Zip all the required HDL files, above circuit diagram and the signed cover sheet into a compressed file *FirstName-LastName-UIN.zip* (TA will show the students an example for this). Submit this zip file on eCampus.

Late Submission Policy: Refer to the Syllabus

| First Name:                                                                                                                                                                                                                                            |                     | Last Name: UIN                 |                    | N:    |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------------------------|--------------------|-------|--|--|
| Any assignment turned in without a fully completed cover page will NOT BE GRADED.  Please list all below all sources (people, books, webpages, etc) consulted regarding this assignment:                                                               |                     |                                |                    |       |  |  |
| CSCE 312 Students                                                                                                                                                                                                                                      | Other People        | Printed Material               | Web Material (URL) | Other |  |  |
| 1.                                                                                                                                                                                                                                                     | 1.                  | 1.                             | 1.                 | 1.    |  |  |
| 2.                                                                                                                                                                                                                                                     | 2.                  | 2.                             | 2.                 | 2.    |  |  |
| 3.                                                                                                                                                                                                                                                     | 3.                  | 3.                             | 3.                 | 3.    |  |  |
| 4.                                                                                                                                                                                                                                                     | 4.                  | 4.                             | 4.                 | 4.    |  |  |
| 5.                                                                                                                                                                                                                                                     | 5.                  | 5.                             | 5.                 | 5.    |  |  |
| to understand what constitu                                                                                                                                                                                                                            | tes academic miscon | duct and to ensure that you do |                    |       |  |  |
| I certify that I have listed above all the sources that I consulted regarding this assignment, and that I have not received nor given any assistance that is contrary to the letter or the spirit of the collaboration guidelines for this assignment. |                     |                                |                    |       |  |  |
| Submission Date:                                                                                                                                                                                                                                       |                     |                                |                    |       |  |  |
| Printed Name (in lieu of a signature):                                                                                                                                                                                                                 |                     |                                |                    |       |  |  |

### **Background**

The computer's main memory, also known as Random Access Memory (RAM), is an addressable sequence of n-bit registers, each designed to hold an n-bit value. In this project you will gradually build a RAM module. This involves two main issues: (i) how to use gate logic to store bits persistently, over time, and (ii) how to use gate logic to locate ("address") the memory register on which we wish to operate. In addition, you will build functions that are constructed with combinational and sequential logic design elements.

# **Objective**

Build all the chips described in the list below. The only building blocks that you can use are primitive DFF gates, chips that you will build on top of them, and chips described in previous chapters.

**Chips** 

| Chips Name:             | Description                     | File Name                   |  |
|-------------------------|---------------------------------|-----------------------------|--|
| Bit                     | 1-bit register (use DFF)        | Bit.hdl                     |  |
| Register                | 16-bit register                 | Register.hdl                |  |
| RAM8                    | 8 16-bit register memory        | RAM8.hdl                    |  |
| RAM64                   | 64 16-bit register memory       | RAM64.hdl                   |  |
| RAM512                  | 512 16-bit register memory      | RAM512.hdl                  |  |
| PC                      | 16-bit program counter          | PC.hdl                      |  |
| Aggie Cipher            | 4-bit counter using D flip flop | AggieCipher.hdl             |  |
| RightArithmeticBitshift | Bit shifter using D flip flop   | RightArithmeticBitshift.hdl |  |
| Fibonacci               | Fibonacci Sequence generator    | Fibonacci.hdl               |  |

# **Aggie Cipher**

Design a simple cipher logic which generates a code which is equal to a user-provided 4-bit *input* + *the value generated from a counter*, where counter value starts from 0000, and increments by 1 every clock cycle. The counter wraps to 0000 when it reaches a count of 15. You may use the program counter (PC) designed in prior exercise to implement the Aggie Cipher logic.

*out=in+counter*, where counter=<0,1,2,3,4,5,6,...,15,0,1,2,...>

#### **Right Arithmetic Bit Shifter**

An arithmetic shift requires preservation of the sign bit (MSB). *It is different from Right Logical Bit Shift* (where, right-shift by 1 bit implies division by 2). Note the example below where a single arithmetic right shift operation results in the sign bit (MSB) getting **retained** at MSB, and all four bits (including MSB) will respectively shift to the right resulting in the LSB getting dropped.



For Project 3, we are using the SIPO (Serial In Parallel Out) implementation, which **reads in one-bit per one clock cycle** "serially" and outputs "in parallel" when desired clock cycles are reached. The basic structure is similar to the diagram below,



# We implement this logic in two steps:

- (a) Input "in" is loaded serially into the 4-bit register while the external load = 1.
- (b) Once all the bits are loaded, then perform arithmetic right-shift when **external load** = 0. In order to implement arithmetic shift (filling in new bits with MSB bit), you are given
  - 1. A *load* signal input. In our test file,
    - a. when *load*=1, we fill in input data "*in*". The input needs to flow through the above **Bit** sequence such that each **Bit** gets loaded with its respective bit from the input.
    - b. when *load* = 0, no new input can flow through the above circuit and the existing input is right-shifted by 1 bit. In other words, right-shift should happen only after we finish loading the input bits into respective **Bit**. However, **out**[3] (**MSB**) should retain its value while propagating it to the bit register to its right.

NOTE: *load* input of RightArithmeticBitShifter chip works **differently** (based on above heuristic) from the usual **internal** load pin of each Bit.

2. A *reset* signal. When *reset*=1, fill 0 into each of the four **Bits**. Otherwise, keep *reset*=0 when the circuit is actively loading input or right-shifting.

First, draw out the above circuit of the RightArithmeticBitShifter chip to implement the above specification. Then, write the HDL. See the RightArithmeticBitshift.cmp and RightArithmeticBitshift.tst files to understand the logic.

Do not worry about clock connection (small triangle in Bit) as the test file will read the output at the right time and reset the circuit for next test case.

# Fibonacci Sequence generator:

The general Fibonacci sequence is a sequence that starts with f0=0 and f1=1. The next number in the sequence is the *sum* of previous two numbers. So the Fibonacci number sequence generated in our circuit will be:

0, 1, 1, 2, 3, 5, 8, 13, 21, 34, 55, 89...

Here is the circuit you may use. Please make an effort to understand the working of this circuit and explain it as comments in your HDL file.



To use this circuit, you have to control these signals, namely, enable1, enable2, enable3 and msel.

- msel=0 will select the starting values f0 and f1 of the Fibonacci Sequence
- msel=1 will keep running the Fibonacci sequence with  $sum(t+1) \leftarrow sum(t) + sum(t-1)$  for clock cycle t
- *enable1=1 or enable2=1* or *enable3=1* activate respective registers by loading the corresponding input values to corresponding register outputs
- enable1=0 or enable2=0 or enable3=0 retain the register outputs from the previous cycle

The test file Fibonacci.tst assigns the values to these control signals. See how output in the Fibonacci.out file changes while changing those signals.

#### **Contract**

When loaded into the supplied Hardware Simulator, your chip design (modified .hdl program), tested on the supplied .tst script, must produce the outputs listed in the supplied .cmp file. If that is not the case, the simulator will let you know.

#### Resources

The relevant reading for this project is

Chapter 3 <a href="https://docs.wixstatic.com/ugd/44046b">https://docs.wixstatic.com/ugd/44046b</a> 1801b5682e4d4a67bd05e14235665d8b.pdf
Appendix A <a href="https://docs.wixstatic.com/ugd/44046b">https://docs.wixstatic.com/ugd/44046b</a> d715f80dca2a43af926131a52e3d3d90.pdf
Specifically, all the chips described in Chapter 3 should be implemented in the Hardware Description Language (HDL) specified in Appendix A.

For each chip, we supply a skeletal hdl file with a missing implementation part. In addition, for each chip we supply a .tst script that instructs the hardware simulator how to test it, and a .cmp ("compare file") containing the correct output that this test should generate. Your job is to complete and test the supplied skeletal .hdl files.

The resources that you need for this project are the supplied Hardware Simulator and the files listed above. Download your hdl files from ecampus and replace these files to those stored in your projects/03 directory.

# **Tips**

The Data Flip-Flop (DFF) gate is considered primitive and thus there is no need to build it: when the simulator encounters a DFF chip part in an HDL program, it automatically invokes the builtin tools/builtInChips/DFF.hdl implementation.

### **Tools**

Following is a screenshot of testing a built-in RAM8.hdl chip implementation on the Hardware Simulator:



# **Rubric** (total 50 points):

Bit: 4

Register: 4 **RAM8: 5** RAM64: 5 RAM512: 6

PC: 6

AggieCipher: 6

RightArithmeticBitshift: 8

Fibonacci: 6