



## SPC58xx SAR ADC

#### Introduction

The aim of this document is to clarify the usage and features of the SAR ADC found inside the chips in the SPC58 family, and help the user to design the external components to achieve the desired level of precision of the sampled signals.

In particular, it is important to reject as much noise as possible from the reference voltage, as its variations will directly affect the accuracy of the conversion.

The accuracy of the conversion is usually measured in LSBs, which is the highest order bit that is different from the actual value. For example, if the "real" value were 10010100 but an error caused it to be measured as 10010000, we would have an error of 3 LSBs, since the error involves the third least significant bit.



## SAR ADC Characteristics

The SAR ADC device includes two kind of converters:

- A fast ADC (SAR ADC)
- A slow ADC (SARB ADC)

All analog input pins routed to either type of ADC are multiplexed with a dual analog input switch pad cell. Simultaneous sampling by two converters on the same analog input is not allowed.

Figure 1 shows the internal SAR ADC block diagram.



Figure 1. SAR ADC block diagram

This is a summary of the most relevant features of the SAR ADC IP:

- 12 bit resolution
- Reference voltage: from 2.0 V to 6.0 V
- Supply voltage: from 3.5 V to 5.5 V
- Maximum clock frequency: 14.4 MHz
- Programmable sampling time
- · Software controlled power-down

Please refer to the SoC datasheet for detailed features.

AN5527 - Rev 1 page 2/13



## Input impedence of the signal source

To preserve the accuracy of the ADC, it is necessary that the analog input pins have a low AC impedance. A large capacitor  $C_F$  with good high frequency characteristics at the input pin of the device contributes to attenuating the noise on the signal to sample, and the charge it accumulates will charge the ADC internal capacitor during the sampling phase.

However, this high impedance can limit the ADC sampling rate. A current limiter resistance  $R_L$  is usually necessary after the RC filter, to control the current spike when the sampling phase begins, and its value will affect the maximum sampling rate, too.

Figure 2 shows a typical input network and the input equivalent circuit of a SAR ADC channel.

Figure 2. External network and input equivalent circuit (fast SARn channels)



 $C_S$  is the sampling capacitance, and  $C_{P1}$  and  $C_{P2}$  are the two contributions of the pin capacitance. The value for these equivalent capacitors is given in the SoC data sheet.  $R_S$  is the series resistance of the input signal and is usually outside of the designer's control.  $R_F$  is the parasitic resistance of the input capacitor  $C_F$ , which acts as an RC filter.

#### 2.1 Design of the current limiter

The sampling capacitor  $C_S$  can be modeled as a switching current sink element. Its capacitive reactance at a given conversion frequency  $f_C$  is:

$$R_{eq} = \frac{1}{2\pi \cdot f_C \cdot C_S} \tag{1}$$

The sampled voltage will be partitioned between Req and the series of  $R_S$  and  $R_F$ . The error in the acquisition will be negligible if the voltage drop is within half a LSB:

$$\frac{R_S + R_F}{R_{eq}} < \frac{1}{2}LSB \tag{2}$$

Considering that, for a 12 bit converter, 1 LSB is  $\frac{1}{2^{12}}$ , that formula yields:

$$R_S + R_F < \frac{R_{eq}}{2 \cdot 2^{12}} = \frac{1}{8192 \cdot 2\pi \cdot f_C \cdot C_S}$$
 (3)

This equation provides a design constraint on the filter resistance. For example, using the values given on the data sheet ( $f_C = 400 \text{ KHz}$ ,  $C_S = 5 \text{ pF}$ ), and assuming that the intrinsic series resistance of the signal to convert is known:

$$R_{S} + R_{F} < \frac{1}{8192 \cdot 2\pi \cdot 4 \cdot 10^{5} \cdot 5 \cdot 10^{-12}} = 9.7 \Omega$$
 (4)

AN5527 - Rev 1 page 3/13



#### 2.2 Transient analysis

 $C_F$  and  $R_L$  are involved in the transient of the internal voltage, so must be designed to minimize the impact of second order effects on the precision of the measure. Once the sampling switch is closed, the voltage at the pin  $V_{IN}$  will have the following evolution:



Figure 3. Voltage evolution

 $V_A$  is the voltage present at the input, before the RC filter. Two transient phases occur before the voltage becomes stable. A proper design of the external components will make sure that the transient is fast and the sampled value accurate.

At the beginning of the transition, the channel selection switch is closed and the sampling switch is open. This means that  $C_F$ ,  $C_{P1}$  and  $C_{P2}$  are charged to the value to sample  $V_A$ , and  $C_S$  is completely discharged.

Immediately after the sampling switch is closed, charge flows from  $C_{P1}+C_{P2}$  to  $C_S$ . The local circuit can be simplified as follows:



Figure 4. Simplified circuit

Since there is no generator in this circuit, the charge in the system will stay the same before and after closing the switch, so the following equation must be true:

$$V_{A} \cdot (C_{P1} + C_{P2}) = V_{1} \cdot (C_{S} + C_{P1} + C_{P2}) \tag{5}$$

This is an RC circuit, where the R is the series of the resistance of the channel selection and sampling switch (indicated as  $R_{CS}$  and  $R_{SW}$ , respectively), and the C is the series between  $C_S$  and the parallel between  $C_{P1}$  and  $C_{P2}$ . This means that the time constant of this transient is:

AN5527 - Rev 1 page 4/13



$$\tau_1 = \left( R_{CS} + R_{SW} \right) \cdot \frac{C_S \cdot (C_{P1} + C_{P2})}{C_S + C_{P1} + C_{P2}} \tag{6}$$

All the symbols in the last two equations are known parameters that can be found in the data sheet, so  $V_1$  and  $\tau_1$  have the following values:

$$V_1 = 0.69 \cdot V_A \tau_1 = 9 \text{ ns}$$

The value of  $\tau_1$  indicates that the first transient is very fast. After it is done, charge starts flowing from  $C_F$  (that is typically bigger than the on-chip capacitance, and for this reason is considered a voltage source during this analysis) through  $R_I$ . The time constant of this second transient is:

$$\tau_2 = R_L \cdot (C_S + C_{P1} + C_{P2}) \tag{7}$$

This transient depends from the current limiting resistor chosen, and places a restriction on its value, since should be sensibly shorter than the sampling time – not greater that one tenth of it, maximum.

Now we can determine the value of the voltage at the end of the second transient, which is the one that will actually be sampled. The difference between this value and  $V_A$  (the "real" value under measure) is the error introduced by the external network.

The charge Q2 at the end of the second transient must be the same to the sum of the charge  $Q_F$  that was on  $C_F$  and the charge  $Q_S$  on  $C_{P1} + C_{P2} + C_S$  at the end of the first transient:

$$\begin{cases} Q_2 = V_2 \cdot (C_F + C_S + C_{P1} + C_{P2}) \\ Q_F = V_A \cdot C_F \\ Q_S = V_1 \cdot (C_S + C_{P1} + C_{P2}) \end{cases}$$
(8)

$$Q_2 = Q_F + Q_S \Rightarrow V_2 \cdot (C_F + C_S + C_{P1} + C_{P2}) = V_A \cdot C_F + V_1 \cdot (C_S + C_{P1} + C_{P2})$$
(9)

After replacing the value we found for  $V_1$ , the following equation can be used to determine  $V_2$ , that is the final voltage that will be sampled by the ADC:

$$V_2 \cdot (C_F + C_S + C_{P1} + C_{P2}) = V_A \cdot C_F + \frac{V_A \cdot (C_{P1} + C_{P2})}{(C_S + C_{P1} + C_{P2})} \cdot (C_S + C_{P1} + C_{P2})$$
(10)

$$V_2 \cdot (C_F + C_S + C_{P1} + C_{P2}) = V_A \cdot (C_F + C_{P1} + C_{P2}) \tag{11}$$

The error is negligible if the voltage drop is within half a LSB:

$$1 - \frac{V_2}{V_A} < \frac{1}{2}LSB \tag{12}$$

Solving the equation for CF will provide a design constraint that must be obeyed to preserve the accuracy of the conversion:

$$1 - \frac{C_F + C_{P1} + C_{P2}}{C_F + C_S + C_{P1} + C_{P2}} = \frac{C_F + C_S + C_{P1} + C_{P2} - C_F - C_{P1} - C_{P2}}{C_F + C_S + C_{P1} + C_{P2}} = \tag{13}$$

$$= \frac{C_{S}}{C_{F} + C_{S} + C_{P1} + C_{P2}} < \frac{1}{2}LSB$$
 (14)

For a 12 bit converter, 1 LSB is  $\frac{1}{2^{12}}$ , so that formula yields:

$$C_{S} < \frac{C_{F}}{2^{13}} + \frac{C_{S}}{2^{13}} + \frac{C_{P1}}{2^{13}} + \frac{C_{P2}}{2^{13}} \cong \frac{C_{F}}{2^{13}} \Rightarrow C_{F} > 8192 \cdot C_{S}$$
 (15)

AN5527 - Rev 1 page 5/13



## 3 Reference voltage filtering

Filtering as much noise as possible from the reference voltage is paramount, as any variation in its value will be reflected in the conversion error. However, the series resistance of the filter will cause a drop in the voltage fed to the V<sub>REF</sub> pin of the SoC, which will in turn affect the conversion result.

This drop is not constant, as it depends from the current absorbed by the converters being used. The maximum current absorbed by each conversion is given in the data sheet:

| Symbol               |    | С | ParameterConditions                 |  | Values |      | - Unit |
|----------------------|----|---|-------------------------------------|--|--------|------|--------|
|                      |    |   |                                     |  | Min.   | Max. | Oilit  |
| I <sub>ADCREFH</sub> | СС | Т | ADC high                            |  | -      | 7    | μА     |
|                      |    |   | reference<br>current (12<br>bit)    |  | -      | 1    |        |
| I <sub>ADCREFH</sub> | CC | Т | ADC high reference current (10 bit) |  | -      | 7    | μА     |
|                      |    |   |                                     |  | -      | 19.5 |        |
|                      |    |   |                                     |  | -      | 1    |        |

**Table 1. Datasheet parameters** 

For example, assume a design that uses four 12 bit ADC for sampling and two 10 bit in comparator mode, and a filter resistance of 47  $\Omega$ . The voltage drop due to the filter resistance will be equal to:

$$\Delta V = R \cdot (4I_S + 2I_C) = 47 \Omega \cdot (4*7 \mu A + 2*19.5 \mu A) = 3.15 \text{ mV}$$
 (16)

Where  $I_S$  is the sampling current and  $I_C$  is the comparator current. Assuming a 5 V reference and considering the 12 bit ADC, a voltage drop of 3.15 mV causes an error approximately equal to 2.5 LSB, since an error of 1 LSB on a value of 5 V is equal to 5 V  $\cdot \frac{1}{2^{12}} = 1.22$  mV . The system designer needs to evaluate whether this error is

acceptable or not. If it isn't, the resistance can be reduced and the capacitance increased.

The final circuit will look like this:

AN5527 - Rev 1 page 6/13



Figure 5. Final circuit



AN5527 - Rev 1 page 7/13



# Appendix A

## A.1 Acronyms and abbreviations

Table 2. Acronyms

| Abbreviation | Complete name               |
|--------------|-----------------------------|
| MAC          | Medium Access Control       |
| WOL          | Wake-up On LAN              |
| PMT          | Power Management            |
| CLI          | Command line interface      |
| MII          | Media Independent Interface |
| DMA          | Direct memory address       |
| MTL          | MAC transaction layer       |
| ISR          | Interrupt service routine   |
| MCU          | Micro-Controller Unit       |

### A.2 Reference documents

- RM0407 Reference manual
- OPEN Sleep/Wake-up Specification
- TN1271 Technical note SPC58xB/C/G Low Power Modes
- TN1305 Technical note Network Management Interfaces

AN5527 - Rev 1 page 8/13



## **Revision history**

Table 3. Document revision history

| Date        | Version | Changes          |
|-------------|---------|------------------|
| 06-Oct-2020 | 1       | Initial release. |

AN5527 - Rev 1 page 9/13



## **Contents**

| 1    | SAR ADC Characteristics |                                  |     |
|------|-------------------------|----------------------------------|-----|
| 2    | Inpu                    | t impedence of the signal source | 3   |
|      | 2.1                     | Design of the current limiter    | 3   |
|      | 2.2                     | Transient analysis               | 4   |
| 3    | Refe                    | rence voltage filtering          | 6   |
|      |                         | Acronyms and abbreviations       |     |
|      | <b>A.2</b>              | Reference documents              | 8   |
| Rev  | ision                   | history                          | 9   |
| Con  | tents                   |                                  | .10 |
| List | of tak                  | oles                             | .11 |
| List | of fig                  | ures                             | .12 |



## List of tables

## **List of tables**

| Table 1. | Datasheet parameters      | 6 |
|----------|---------------------------|---|
| Table 2. | Acronyms                  | 8 |
| Table 3. | Document revision history | g |

AN5527 - Rev 1 page 11/13



# **List of figures**

| Figure 1. | SAR ADC block diagram                                              | 2 |
|-----------|--------------------------------------------------------------------|---|
| _         | External network and input equivalent circuit (fast SARn channels) |   |
| Figure 3. | Voltage evolution                                                  | 4 |
| Figure 4. | Simplified circuit                                                 | 4 |
| Figure 5. | Final circuit                                                      | 7 |

AN5527 - Rev 1 page 12/13



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2020 STMicroelectronics - All rights reserved

AN5527 - Rev 1 page 13/13