## The University of Alabama in Huntsville ECE Department Homework Assignments CPE 431/531 01/91/92 Fall 2015 Homework #3 Solution

3.21(10), 3.22(10) use 0xD780 0000, 3.23(10) using 279.4375, 3.24(10) using 279.4375, 3.28(20), 4.3.1(10), 4.3.2(10), 4.7.4(10), 4.7.5(10)

**3.21** If the bit pattern 0x0C00 0000 is placed into the Instruction Register, what MIPS instruction will be executed?

PC PC + 8[31..28] & 0000 0000 0000 0000 0000 0000

**3.22** What decimal number does the bit pattern 0xD780 0000 represent if it is a floating point number? Use the IEE 754 standard.

**S** = **1**, number is negative

EXP + BIAS = 1010 1111 = 175, EXP = 175 -127 = 48

Fraction = 0.0000 0000 0000 0000 0000 000

Number is  $-(1.0 \times 2^{48}) = -281,474,976,710,656$ 

**3.23** Write down the binary representation of the decimal number 279.4375 assuming the IEEE 754 single precision format.

```
x2
                               0.4375
        0
            1
/2
        1
            0
                               0.8750
                                        0
                         x2
/2
        2
            0
                               1.750
                                        1
                         x2
/2
        4 0
                         x2
                               1.50
                                        1
/2
                               1.00
                                        1
        8 1
                         x2
/2
       17 0
/2
       34 1
/2
       69
            1
/2
      139
            1
/2
      279
```

**3.24** Write down the binary representation of the decimal number 279.4375 assuming the IEEE 754 double precision format.

3.28 The Hewlett-Packard 2114, 2115, and 2116 used a format with the leftmost 16 bits being the fraction stored in two's complement format, followed by another 16-bit field which had the leftmost 8 bits as an extension of the fraction (making the fraction 24 bits long), and the rightmost 8 bits representing the exponent. However, in an interesting twist, the exponent was stored in sign-magnitude format with the sign bit on the far right! Write down the bit pattern to represent -1.5625 x 10<sup>-1</sup> assuming this format. No hidden 1 is used. Comment on how the range and accuracy of this 32-bit pattern compares to the IEEE 754 single precision standard.

```
The number is negative, S = 1, 1.5625 \times 10^{-1} = 0.00101 = 0.101 \times 2^{-2}

Exponent: 0000 0101

Fraction 2s comp of 0101 0000 0000 0000 0000 0000 = 1011 0000 0000 0000 0000 0000 0000

All together: 1011 0000 0000 0000 0000 0000 0101 = 0xB000 0005
```

4.3 When processor designers consider a possible improvement to the processor datapath, the decision usually depends on the cost/performance trade-off. In the following three problems, assume that we are starting with a datapath from Figure 4.2, where I Mem, Add, Mux, ALU, Regs, D Mem, and Control blocks have latencies of 400 ps, 100 ps, 30 ps, 120 ps, 200 ps, 350 ps, and 100 ps, respectively, and costs of 1000, 30, 10, 100, 200, 2000, and 500, respectively.

Consider the addition of a multiplier to the ALU. This addition will add 300 ps to the latency of the ALU and will add a cost of 600 to the ALU. The result will be 5% fewer instructions executed since we wil no longer need to emulate the MUL instruction.





The clock cycle without this improvement is 1330 ps and the clock cycle with this improvement is 1630 ps.

## **4.3.2** What is the speedup achieved by adding this improvement?

$$\begin{split} &\frac{P_{new}}{P_{old}} = \frac{ET_{old}}{ET_{new}} \\ &= \frac{IC_{old} *CPI_{old} *CT_{old}}{IC_{new} *CPI_{old} *CT_{new}} = \frac{IC_{old} *1*1330\,ps}{0.95IC_{old} *1*1630\,ps} = 0.86 \end{split}$$

4.7 In this exercise we examine in detail how an instruction is executed in a single-cycle datapath. Problems in this exercise refer to a clock cycle in which the processor fetches the following instruction word:

1010 1100 0110 0010 0000 0000 0001 0100

Assume that data memory is all zeros and that the processor's registers have the following values at the beginning of the cycle in which the above instruction word is fetched.

| r0 | r1 | r2 | r3 | r4 | r5 | r6 | r8 | r12 | r31 |
|----|----|----|----|----|----|----|----|-----|-----|
| 0  | -1 | 2  | -3 | -4 | 10 | 6  | 8  | 2   | -16 |

**4.7.4** For each Mux, show the value of its data output during the execution of this instruction and these register values.

Opcode = 101011 = 43 = sw, rs = 00011 = 3 or \$v1, rt = 00010 = 2 or \$v0, offset = 0000 0000 0001 0100 = 20



**4.7.5** For the ALU and the two add units, what are their data input values? See figure for 4.7.4.