#### **CPE 431/531**

# **Chapter 5 – Large and Fast: Exploiting Memory Hierarchy**

# **Dr. Rhonda Kay Gaede**





#### 5.1 Introduction

| • | Programmers always want                 | amounts of |
|---|-----------------------------------------|------------|
|   | memory. Caches give that                |            |
| • | Principle of Locality                   |            |
|   | <ul> <li>Temporal Locality -</li> </ul> |            |
|   |                                         |            |
|   |                                         |            |
|   | <ul><li>Spatial Locality -</li></ul>    |            |
|   | <del></del>                             |            |
| • | Build a memory                          |            |



#### 5.1 Cache Terminology

- Data is copied between only \_\_\_\_ levels at a time.
- The minimum data unit is a \_\_\_\_\_\_.
- If the data appears in the upper level, this situation is called a \_\_\_\_. The data not appearing in the upper level is called a \_\_\_\_.







# 5.1 More Terminology

The \_\_\_\_\_\_ is the fraction of memory accesses found in the upper level.
The \_\_\_\_\_ is the fraction of memory accesses not found in the upper level.
The \_\_\_\_\_ is the time to access the upper level of the memory hierarchy.
The \_\_\_\_\_ is the time to replace a block in the upper level with the corresponding block from the lower level, plus the time to deliver this block to the processor.



# 5.2 Memory Technologies

- \_\_\_\_\_ RAM (\_\_\_\_)
  - 0.5ns 2.5ns, \$2000 \$5000 per GB
- \_\_\_\_\_RAM (\_\_\_\_\_)
  - 50ns 70ns, \$20 \$75 per GB
- \_\_\_\_\_ disk
  - 5ms 20ms, \$0.20 \$2 per GB
- Ideal memory
  - Access time of \_\_\_\_\_
  - Capacity and cost/GB of \_\_\_\_\_



# 5.2 DRAM Technology

- Data stored as a \_\_\_\_\_ in a \_\_\_\_
  - Single \_\_\_\_\_ used to access the \_\_\_\_\_
  - Must periodically be \_\_\_\_\_
    - \_\_\_\_\_ contents and \_\_\_\_\_ back
    - Performed on a DRAM " "





# 5.2 Advanced DRAM Organization

| • | Bits in a DRAM are of               | organized as a _ |             |
|---|-------------------------------------|------------------|-------------|
|   |                                     |                  |             |
|   | <ul> <li>DRAM accesses a</li> </ul> | an               |             |
|   | – mode: s                           | supply           | words       |
|   | from a with                         |                  |             |
| • | data rate (                         | DDR) DRAM        |             |
|   | <ul><li>Transfer on</li></ul>       | and              | clock edges |
| • | data rate (Q                        | DR) DRAM         |             |
|   | <ul> <li>Separate DDR</li> </ul>    | and              |             |



#### 5.2 DRAM Generations

| Year         | Capacity | \$/GB     |  |  |
|--------------|----------|-----------|--|--|
| 1980         | 64Kbit   | \$1500000 |  |  |
| 1983         | 256Kbit  | \$500000  |  |  |
| 1985         | 1Mbit    | \$200000  |  |  |
| 1989         | 4Mbit    | \$50000   |  |  |
| 1992         | 16Mbit   | \$15000   |  |  |
| 1996         | 64Mbit   | \$10000   |  |  |
| 1998         | 128Mbit  | \$4000    |  |  |
| 2000         | 256Mbit  | \$1000    |  |  |
| 2004 512Mbit |          | \$250     |  |  |
| 2007         | 1Gbit    | \$50      |  |  |





#### 5.2 DRAM Performance Factors

|   | – Allows wor                                         | ds to be read and r | efreshed in   |
|---|------------------------------------------------------|---------------------|---------------|
| • |                                                      |                     |               |
|   | <ul><li>Allows for</li><li>needing to send</li></ul> | accesses in b<br>   | ursts without |
|   | – Improves                                           | _                   |               |
| • |                                                      | accors to           | DDAMc         |
|   | – Allows                                             | access to           | DRAMs         |
|   | <ul><li>Improves</li></ul>                           |                     |               |



#### 5.2 Flash Storage

• \_\_\_\_\_ semiconductor storage

— \_\_\_\_× — \_\_\_\_× faster than \_\_\_\_\_

– \_\_\_\_\_, \_\_\_\_ power, more \_\_\_\_\_

But more \$/GB (between \_\_\_\_\_ and \_\_\_\_\_)







# 5.2 Flash Types

| • | flash: bit ce                           | ll like a    | _ gate         |          |
|---|-----------------------------------------|--------------|----------------|----------|
|   | <ul><li>read/v</li></ul>                | vrite access |                |          |
|   | <ul><li>Used for</li></ul>              | memo         | ry in          | systems  |
| • | flash: bit c                            | ell like a   | gate           |          |
|   | – (bits/a                               | rea), but    |                | access   |
|   | – pe                                    | r GB         |                |          |
|   | <ul><li>Used for</li></ul>              |              | ,              | •        |
| • | Flash bits wears o                      | out after    | of a           | ccesses  |
|   | <ul> <li>Not suitable for of</li> </ul> | directo      | r repla        | cement   |
|   | <b>–</b>                                | _: da        | ta to less use | d blocks |



# 5.2 Disk Storage

• \_\_\_\_\_\_, \_\_\_\_\_, storage







#### 5.2 Disk Sectors and Access

| • | Each records                                            |
|---|---------------------------------------------------------|
|   | <ul><li>Sector</li></ul>                                |
|   | <ul><li>Data ( bytes, bytes proposed)</li></ul>         |
|   | <ul><li> correcting code (ECC)</li></ul>                |
|   | <ul><li>Used to hide and recording</li></ul>            |
|   | <ul> <li>fields and gaps</li> </ul>                     |
| • | Access to a involves                                    |
|   | <ul> <li>delay if other accesses are pending</li> </ul> |
|   | <ul><li>–: move the heads</li></ul>                     |
|   | <ul><li> latency</li></ul>                              |
|   | – Data                                                  |
|   | <ul><li>– overhead</li></ul>                            |
|   | OVCITICAD                                               |



#### 5.2 Disk Access Example

- Given
  - 512B sector, 15,000rpm, 4ms average seek time,
     100MB/s transfer rate, 0.2ms controller overhead, idle disk
- Average read time

• If actual average seek time is 1ms



#### 5.2 Disk Performance Issues

| • | Manufacturer                 | s quote    | seek t             | ime             |
|---|------------------------------|------------|--------------------|-----------------|
|   | <ul><li>Based on _</li></ul> |            | seeks              |                 |
|   | _                            | and        |                    | lead to smaller |
|   | av                           | verage see | ek times           |                 |
| • | Smart disk                   |            | allocate           | sectors on disk |
|   | <ul><li>Present</li></ul>    | se         | ector interface to | o host          |
|   | – SCSI, ATA, S               | SATA       |                    |                 |
| • | Disk drives inc              | lude       |                    |                 |
|   |                              | sectors i  | n anticipation of  | access          |
|   | <ul><li>Avoid</li></ul>      | and        |                    |                 |



# 5.3 Burning Question

- How do we know whether a data item is in the cache?
- If it is, how do we \_\_\_\_ it?
- The simplest scheme is that each item can be placed in \_\_\_\_\_ one place (\_\_\_\_\_ mapping).
- Mapping





# 5.3 Accessing a Cache

| Index | V | Tag | Data |          |
|-------|---|-----|------|----------|
| 000   |   |     |      | 22       |
| 001   |   |     |      | 26       |
| 010   |   |     |      | 22<br>26 |
| 011   |   |     |      |          |
| 100   |   |     |      | 16       |
| 101   |   |     |      | 3        |
| 110   |   |     |      | 16       |
| 111   |   |     |      | 18       |
|       |   | 1   | I    |          |



# 5.3 Mapping Implemented in Hardware





#### 5.3 Total Storage Required

Example: How many total bits are required for a direct-mapped cache with 16 KB of data and four-word blocks, assuming a 32-bit address?



# 5.3 Mapping an Address to a Multiword Cache Block

Consider a cache with 64 blocks and a block size of 16 bytes. What block number does byte address 1200 map to?



#### 5.3 Miss Rate versus Block Size





# 5.3 Handling Cache Misses

#### **Instruction Cache Miss**

- 1. Send the original PC value (current PC 4) to the memory.
- 2. Instruct main memory to perform a read and wait for the memory to complete its access.
- 3. Write the cache entry, putting the data from memory in the data portion of the entry, writing the upper bits of the address into the tag field and turn the valid bit on.
- 4. Restart the instruction execution at the first step, which will refetch the instruction, this time finding it in the cache.



# 5.3 Handling Writes

| • | Suppose on a store instruction, we wrote the data into only the data cache (and not |
|---|-------------------------------------------------------------------------------------|
|   | ).                                                                                  |
| • | Then the cache and main memory are said to be                                       |
|   |                                                                                     |
| • | Solution A: (                                                                       |
|   | )                                                                                   |
|   | – Problem:                                                                          |
|   | – Remediation:                                                                      |
| • | Solution B:(                                                                        |
|   |                                                                                     |



#### 5.3 An Example Cache



The Intrinsity FastMATH Processor is a fast \_\_\_\_\_ processor that uses the MIPS architecture and a \_\_\_\_\_ cache implementation.

This processor has a \_\_\_ stage pipeline.

When operating at peak speed, the processor can request both an

\_\_\_\_\_ word and a \_\_\_\_ word on every clock cycle.

Separate \_\_\_\_\_ and \_\_\_\_ caches are used, each with \_\_\_ words and \_\_\_-word blocks.

For writes, the FastMATH offers both \_\_\_\_\_, letting the \_\_\_\_ decide.



# 5.4 Measuring and Improving Cache Performance

- CPU time = (\_\_\_\_\_\_\_ + \_\_\_\_\_\_) x
- Read-stall cycles =
- Write-stall cycles =
- Memory-stall clock cycles =
- Calculating Cache Performance
  - $-i_{miss} = 2 \%$ ,  $d_{miss} = 4 \%$ ,  $CPI_{perfect} = 2$ , miss penalty = 100 cycles, 36 % loads and stores



#### 5.4 Impact of Increased Clock Rate

- Suppose the processor in the previous example \_\_\_\_\_\_
   its clock rate, making the miss penalty .
- Total miss cycles per instruction = \_\_\_\_\_\_.
- Total CPI
- Performance with fast clock compared to performance with slow clock



#### 5.4 Average Memory Access Time

- To capture the fact that the time to \_\_\_\_\_ for both \_\_\_\_ and \_\_\_\_ affects performance, designers sometimes use average memory access time (AMAT) as a way to examine \_\_\_\_\_ \_\_\_\_.
- AMAT = Time for a hit + Miss rate x Miss penalty
- Find the AMAT for a processor with CT = 1 ns, Miss penalty = 20 cycles, Miss rate = 0.05/instruction, Cache access time = 1 cycle. Assume that read and write miss penalties are the same and ignore other write stalls.



#### 5.4 Flexible Placement Reduces Cache Misses

- One Extreme direct mapped -
- Middle Range set associative -
- Other Extreme fully associative -
- Set associative mapping



# 5.4 Conceptual View of Set Associativity

- One Extreme direct mapped -
- Middle Range set associative -
- Other Extreme fully associative -
- Set associative mapping





# 5.4 Pseudo-Implementation View of Set Associativity





#### Two-way set associative

| Set | Tag | Data | Tag | Data |
|-----|-----|------|-----|------|
| 0   |     | 2 1  |     |      |
| 1   |     |      |     |      |
| 2   |     |      |     |      |
| 3   |     | 7. 2 |     |      |

#### Four-way set associative

| Set | Tag | Data | Tag  | Data | Tag | Data | Tag | Data |
|-----|-----|------|------|------|-----|------|-----|------|
| 0   |     |      | - 27 |      | (3) |      |     |      |
| 1   |     |      |      |      |     |      | Щ,  | ļ    |

#### Eight-way set associative (fully associative)

| Tag | Data |
|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|-----|------|
|     |      | 2   |      | 195 |      |     |      | F=1 |      |     |      | 9   |      | 155 |      |



# 5.4 Misses and Associativity

Look at three small caches (four one word blocks): Address sequence: 0, 8, 0, 6, 8

a. fully associative b. two-way set associative c. direct mapped



#### 5.4 Locating a Block in the Cache





#### 5.4 Tag Size Considerations

Size of Tags versus Set Associativity

For a cache with 4K blocks, a 32-bit address with 0 bits for block and byte offsets, find the #sets, #tag bits for 1, 2, 4 and fully associative organizations



#### 5.4 Performance of Multilevel Caches

#### • Example:

- $CPI_{base} = 1.0$ , CR = 4 GHz
- $Mem_{access} = 100 \text{ ns, L1inst}_{miss} = 2 \%$
- $L2_{access} = 5 \text{ ns}$ ,  $L2_{miss}$  per instruction = 0.5 %



#### 5.4 Interactions with Software

- Misses depend on memory access patterns
  - Algorithm behavior
  - Compiler

     optimization for
     memory access





#### 5.4 Software Optimization via Blocking

Goal: maximize accesses to data before it is replaced Consider inner loops of DGEMM:

Blocked algorithms operate on submatrices or blocks rather than entire rows or columns of an array



# 5.4 Array Access Patterns





#### 5.4 Cache Blocked DGEMM

```
1 #define BLOCKSIZE 32
2 void do block (int n, int si, int sj, int sk, double *A,
double
3 *B, double *C)
4 {
   for (int i = si; i < si + BLOCKSIZE; ++i)
6
    for (int j = sj; j < sj+BLOCKSIZE; ++j)
8
     double cij = C[i+j*n]; /* cij = C[i][j] */
     for ( int k = sk; k < sk+BLOCKSIZE; k++ )
10
   cij += A[i+k*n] * B[k+j*n]; /* cij+=A[i][k]*B[k][j] */
11
   C[i+j*n] = cij;/* C[i][j] = cij */
12 }
13 }
14 void dgemm (int n, double* A, double* B, double* C)
15 {
16
    for ( int sj = 0; sj < n; sj += BLOCKSIZE )
17
     for ( int si = 0; si < n; si += BLOCKSIZE )
18
      for ( int sk = 0; sk < n; sk += BLOCKSIZE )
19
       do block(n, si, sj, sk, A, B, C);
20 }
```



#### 5.4 Blocked DGEMM Access Pattern







### 5.5 Dependable Memory Hierarchy

- Two states of service
  - 1. Service accomplishment -
  - 2. Service interruption –
- Transitions from 1 to 2 are \_\_\_\_\_\_, transitions from 2 to 1 are \_\_\_\_\_\_.
- Failures can be \_\_\_\_\_\_ or \_\_\_\_\_\_.
- Reliability is a measure of the continuous service accomplishment, the metric is \_\_\_\_\_\_\_\_.
- Availability is a measure of the service accomplishment with respect to the alternation between the two states of accomplishment and interruption.



#### 5.5 MTTF vs. AFR for Disks

Some disks today are quoted to have a 1,000,000-hour MTTF.
 As 1,000,000 hours is 114 years, it would seem like they
 practically never fail. Warehouse scale computers that run
 Internet services such as Search might have 50,000 servers.
 Assume each server has 2 disks. Use AFR to calculate how
 many disks we would expect to fail per year.



### 5.5 Availability Considerations

- To increase \_\_\_\_\_, you can improve the \_\_\_\_\_ of components or design systems to \_\_\_\_\_ operation in the presence of components that have \_\_\_\_\_.
- Three techniques
  - Fault avoidance
  - Fault tolerance
  - Fault forecasting
- We also need to work on decreasing \_\_\_\_\_



# 5.5 Single Error Detection - Parity

- Hamming distance
  - Number of \_\_\_\_ that are \_\_\_\_\_ between two bit patterns
- Minimum distance = \_\_\_ provides single bit error detection
  - e.g. \_\_\_\_ code

Minimum distance = \_\_ provides \_\_\_\_\_ error correction, \_\_\_\_
 error detection



# 5.5 Encoding Single Error Correcting Hamming Code

- To calculate Hamming code:
  - Number bits from 1 on the left
  - All bit positions that are a \_\_\_\_\_ are \_\_\_\_ are \_\_\_\_
  - Each bit checks certain bits:

| Bit position  | on   | 1  | 2  | 3  | 4  | 5  | 6  | 7  | 8  | 9  | 10 | 11 | 12 |
|---------------|------|----|----|----|----|----|----|----|----|----|----|----|----|
| Encoded date  | bits | p1 | p2 | d1 | p4 | d2 | d3 | d4 | p8 | d5 | d6 | d7 | d8 |
|               | p1   | Χ  |    | Χ  |    | Χ  |    | Χ  |    | Х  |    | Χ  |    |
| Parity<br>bit | p2   |    | Χ  | Χ  |    |    | Χ  | Χ  |    |    | Х  | Χ  |    |
| coverate      | р4   |    |    |    | Χ  | X  | Χ  | Χ  |    |    |    |    | Χ  |
|               | p8   |    |    |    |    |    |    |    | Χ  | Χ  | Χ  | Χ  | Χ  |



# 5.5 Decoding Single Error Correcting Hamming Code

- \_\_\_\_\_ of parity bits indicates which bits are \_\_\_
  - Use numbering from \_\_\_\_\_ procedure
  - E.g.
    - Parity bits = \_\_\_\_\_ indicates \_\_\_\_ \_
    - Parity bits = \_\_\_\_\_ indicates bit \_\_\_\_ was flipped



## 5.5 SEC/DEC Hamming Code

- Add an additional parity bit for the \_\_\_\_\_ (p<sub>n</sub>)
- Make Hamming distance = \_\_\_
- Decoding:
  - Let H = SEC parity bits
    - H even, p<sub>n</sub> even, \_\_\_\_\_
    - H odd, p<sub>n</sub> odd, \_\_\_\_\_\_
    - H even, p<sub>n</sub> odd, \_\_\_\_\_
    - H odd, p<sub>n</sub> even, \_\_\_\_\_\_
- Note: ECC DRAM uses SEC/DEC with 8 bits protecting each 64 bits



#### 5.6 Virtual Machines Redux

| • | • First developed in the 1960s, they have remained an important                                         |  |  |  |  |  |
|---|---------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|   | part of computing and have recently gained                                                              |  |  |  |  |  |
|   | popularity due to                                                                                       |  |  |  |  |  |
|   | <ul> <li>Increasing importance of and</li> </ul>                                                        |  |  |  |  |  |
|   | <ul> <li>The failures in and of standard operating systems</li> </ul>                                   |  |  |  |  |  |
|   | <ul> <li>The of a single computer among many related users</li> </ul>                                   |  |  |  |  |  |
|   | <ul> <li>The dramatic increase in of processors</li> </ul>                                              |  |  |  |  |  |
| • | Broadest Definition                                                                                     |  |  |  |  |  |
|   | <ul> <li>Includes basically all methods that provide a standard software interface, like the</li> </ul> |  |  |  |  |  |
| • | Our Definition                                                                                          |  |  |  |  |  |
|   | <ul> <li>Provide a complete environment at the level</li> </ul>                                         |  |  |  |  |  |



resources.

#### 5.6 Virtual Machine Basics

- System virtual machines present the illusion that users have an \_\_\_\_\_\_ to themselves, including a copy of the \_\_\_\_\_\_.
  With a VM, multiple OSes all \_\_\_\_\_ the \_\_\_\_\_
- The software that supports VMs is called a \_\_\_\_\_
   (VMM) or .
- The underlying hardware is called the \_\_\_\_\_, sharing resources among the \_\_\_\_\_ VMs.



### 5.6 Virtual Machine Ancillary Benefits

- Our interest is primarily in improving \_\_\_\_\_
- Other benefits include
  - \_\_\_\_\_\_\_: a typical deployment might be some OSes running legacy OSes, many running the current stable OS release, and a few testing the next OS release.
  - \_\_\_\_\_\_: Consolidate the number of servers. Some VMMs support migration of a running VM to a different computer, either to balance load or to evacuate from failing hardware.



## 5.6 Requirements of a Virtual Machine Monitor

| • | Guest software should behave on a VM exactly as if it |
|---|-------------------------------------------------------|
|   | were running on the, except for                       |
|   | behavior or limitations of                            |
|   | shared by multiple VMs.                               |
| • | Guest software should not be able to                  |
|   | of real system resources directly.                    |
| • | At least processor modes, and                         |
| • | A subset of instructions available only in            |
|   | mode, all system must be                              |
|   | controllable only via these instructions.             |



# 5.7 Virtual Memory

| • | The               | _ can act as a   | for the        | storage        |
|---|-------------------|------------------|----------------|----------------|
| • | Historically, two | motivations for  | virtual memor  | y              |
|   |                   |                  |                |                |
|   | <del>-</del>      |                  |                |                |
| • | Virtual memory    | implements the   |                | of a program's |
|   | address space t   | o                | ·              |                |
| • | This translation  | process enforce  | S              | of a           |
|   | program's addr    | ess space from o | ther programs. |                |



## 5.7 Virtual Memory Terminology

- A virtual memory \_\_\_\_\_\_ is called a \_\_\_\_\_.
- A virtual memory \_\_\_\_\_ is called a \_\_\_\_\_

•

- Each \_\_\_\_\_ address is translated to a \_\_\_\_\_ address.
- This process is called \_\_\_\_\_\_.





### 5.7 Virtual Memory Facts

A virtual \_\_\_\_\_ is broken into a virtual \_\_\_\_ and a \_\_\_\_ and a \_\_\_\_.



- A page fault takes \_\_\_\_\_ of cycles to process
  - Pages should be \_\_\_\_\_ enough to \_\_\_\_\_ the high access time,
     though \_\_\_\_\_ systems are going smaller.
  - \_\_\_\_\_ placement of pages is \_\_\_\_\_.
  - Page faults can be handled in \_\_\_\_\_\_.
  - Virtual memory uses \_\_\_\_\_\_.



## 5.7 Virtual Memory Mapping

- Pages are \_\_\_\_\_ by using a \_\_\_\_\_ that \_\_\_\_ memory.
- Each \_\_\_\_\_ has its own

\_\_\_\_\_•

- The \_\_\_\_\_ register points
   to the \_\_\_\_\_ of the \_\_\_\_
- A \_\_\_\_\_ table is too \_\_\_\_\_,\_\_\_\_\_ page tables are used.
- The \_\_\_\_\_ of a \_\_\_\_\_ consists
   of the \_\_\_\_\_ , \_\_\_\_\_,
   and \_\_\_\_\_.





## 5.7 Page Faults

- The \_\_\_\_\_ manages page replacement.
- The \_\_\_\_\_ usually creates the \_\_\_\_ for all of the pages of a process when it creates the process, this space is called \_\_\_\_ \_\_
  - A data structure records where
     \_\_\_\_ is stored on disk.
     Another data structure tracks
     which \_\_\_\_ and which
     \_\_\_\_ use each \_\_\_\_.
     \_\_\_\_.
  - On a page fault, the
  - \_\_\_\_ page is evicted.
  - Consider 10, 12, 9, 7, 11, 10, then 8





miss rate:

## 5.7 Making Address Translation Fast: The TLB

| <ul> <li>With virtual memory, you nee<br/></li> </ul> | ed memory accesses, one extra for the                         |
|-------------------------------------------------------|---------------------------------------------------------------|
| <ul><li>Add a to keep</li></ul>                       |                                                               |
| track of translations.                                | TLB                                                           |
| <ul><li>It's called a</li></ul>                       | Virtual page Physical page number Valid Dirty Ref Tag address |
| (TLB).                                                | 1 0 1 Physical memory                                         |
| <ul><li>A TLB may or may</li></ul>                    | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                         |
| not be a                                              | 101                                                           |
| TLB characteristics                                   | Page table Physical page Valid Dirty Ref or disk address      |
| size:                                                 | 1 1 1 •                                                       |
| block size:                                           | 1 0 0 • Disk storage                                          |
| hit time:                                             | 1 0 1                                                         |
| miss penalty:                                         | 0 0 0 0                                                       |



# 5.7 The Intrinsity FastMATH TLB





#### 5.7 Processing a read or write-through





# 5.4 Overall Operation of a Memory Hierarchy

|      | Page  |       |                                                                                  |
|------|-------|-------|----------------------------------------------------------------------------------|
| TLB  | Table | Cache | Possible? If so, under what circumstance?                                        |
| miss | miss  | miss  | TLB misses and is followed by a page fault; after retry, data must miss in cache |
| miss | miss  | hit   | Impossible: data cannot be allowed in cache if the page is not in memory         |
| miss | hit   | miss  | TLB misses, but entry found in page table; after retry, data misses in cache     |
| miss | hit   | hit   | TLB misses, but entry found in page table; after retry, data is found in cache   |
| hit  | miss  | miss  | Impossible: data cannot be allowed in cache if the page is not in memory         |
| hit  | miss  | hit   | Impossible: data cannot be allowed in cache if the page is not in memory         |
| hit  | hit   | miss  | Possible, though the page table is never really checked if TLB hits              |



# 5.7 Implementing Protection with Virtual Memory

| • | Hardware            | Must   | Provide |
|---|---------------------|--------|---------|
|   | I I G I G V V G I C | IVIGSC | IIOVIAC |

| At least true as a least                     | riac          |                            |
|----------------------------------------------|---------------|----------------------------|
| <ul> <li>At least two modes</li> </ul>       |               |                            |
| •                                            |               |                            |
| •                                            |               |                            |
| <ul> <li>Provide a portion of</li> </ul>     | the           | that a user process can    |
| but not                                      |               |                            |
| •                                            |               |                            |
| <ul> <li>Provide mechanisms modes</li> </ul> | s whereby the | processor can move between |
| •                                            |               | _                          |
| •                                            |               |                            |
| oftware Can Help                             |               |                            |
| <ul> <li>Place the</li> </ul>                | in the        | address space of the       |
|                                              |               |                            |



# 5.7 Summary

| • | Pages are made to take advantage of                |
|---|----------------------------------------------------|
|   | locality and reduce the rate.                      |
| • | The mapping between virtual addresses and physical |
|   | addresses, which is implemented in a, is made      |
|   | so that a virtual page can be placed               |
|   | in main memory.                                    |
| • | Theuses techniques, such as LRU and a              |
|   | reference bit, to choose which pages to            |



#### 5.8 Where can a Block be Placed?

A \_\_\_\_\_ of Associativities is possible

Advantage: \_\_\_\_\_ associativity \_\_\_\_\_ miss rates.

Disadvantage: Increasing \_\_\_\_\_\_ increases \_\_\_\_ and

\_\_\_\_.





#### 5.8 How is a Block Found?

- Cache
  - Small degrees of associativity are used because <u>large</u> degrees are <u>expensive</u>
- Virtual Memory
  - Full associativity makes sense because
    - Misses are <u>very</u> <u>expensive</u>
    - <u>Software</u> can implement <u>sophisticated</u> replacement schemes
    - Full map can be easily <u>indexed</u>
    - <u>Large</u> items means small number of <u>mappings</u>



## 5.8 Replace Which Block on a Cache Miss?

Cache

\_\_\_\_\_

\_\_\_\_

Virtual Memory

\_



### 5.8 What Happens on a Write?

- Caches write-back is the \_\_\_\_\_ of the \_\_\_\_
- Virtual memory \_\_\_\_\_ uses write-back



#### 5.8 The Three Cs

- Cache misses occur in three categories:
  - Compulsory misses -
  - Capacity misses -
  - Conflict misses -

| • | The | in designing   | g memory hiera | irchies is that every |
|---|-----|----------------|----------------|-----------------------|
|   | tha | at             | improves the _ | rate can also         |
|   |     | affect overall | performance.   |                       |



#### 5.9 Finite State Cache Controller





#### 5.10 Cache Coherence

- Multiple processors commonly \_\_\_\_\_ an \_\_\_\_\_
- They may bring \_\_\_\_\_ into \_\_\_\_ and then write to their \_\_\_\_ copies
- These local copies are likely
  - Different from \_\_\_\_\_
  - Different from the \_\_\_\_\_ value
- Example

| Time | Event               | CPU A's | CPU B's | Memory |
|------|---------------------|---------|---------|--------|
| step |                     | cache   | cache   |        |
| 0    |                     |         |         | 0      |
| 1    | CPU A reads X       | 0       |         | 0      |
| 2    | CPU B reads X       | 0       | 0       | 0      |
| 3    | CPU A writes 1 to X | 1       | 0       | 1      |



### 5.10 Snooping

- Every cache has the \_\_\_\_\_\_ of the block along with the block
  The caches are all \_\_\_\_\_ via some \_\_\_\_\_ mechanism (\_\_\_ or \_\_\_\_).
  All cache controllers \_\_\_\_\_ or \_\_\_\_ on the medium to see whether or not they have a \_\_\_\_\_ of the \_\_\_\_ requested.
  The \_\_\_\_\_ CPU broadcasts an \_\_\_\_\_ of the block.
- Example

| CPU activity        | Bus activity     | CPU A's cache | CPU B's<br>cache | Memory |
|---------------------|------------------|---------------|------------------|--------|
|                     |                  |               |                  | 0      |
| CPU A reads X       | Cache miss for X | 0             |                  | 0      |
| CPU B reads X       | Cache miss for X | 0             | 0                | 0      |
| CPU A writes 1 to X | Invalidate for X | 1             |                  | 0      |
| CPU B read X        | Cache miss for X | 1             | 1                | 1      |



### 5.16 Concluding Remarks

- The difficulty of building a memory system to keep pace with faster processors is underscored by the fact that the raw material for main memory, DRAMs, is essentially the same in all computers, fast or slow.
- Multilevel caches facilitate cache optimizations.

| _ |      |      |  |  |
|---|------|------|--|--|
|   | <br> | <br> |  |  |
|   |      |      |  |  |
|   |      |      |  |  |

Other trends

| _ |      |      |      |      |  |
|---|------|------|------|------|--|
|   |      |      |      |      |  |
|   | <br> | <br> | <br> | <br> |  |
|   |      |      |      |      |  |

\_\_\_\_