# Lab6 Report

# 1. Block design



#### 2. Concurrent execution in testbench and firmware code

We define two tasks, one is user-function which is doing fir, quick sort and matrix multiplication tasks, the other is uart-task which is to sending interrupt signal while executing other three tasks in any time. Hence, we add a random delay to make this realize.

```
initial begin
  fork
    user_function;
    uart_task;
    join
    repeat(10000) @(posedge clock);
    $finish;
end
integer delay;
task uart_task; begin
    delay = $urandom_range(75000, 2000000);
    repeat(delay) @(posedge clock);
    $display("LA UART started with random delay %d cycles", delay);
    $display("UART raised interrupt at %d", $time);
    send_data_2;
end
```

```
LA MM started

LA UART started with random delay 146330 cycles

UART raised interrupt at 3658238

Call function matmul() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x003e

Call function matmul() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0044

Call function matmul() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x004a

Call function matmul() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x004a

Call function matmul() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0050

tx data bit index 0: 1

LA MM passed

LA FIR started

tx data bit index 1: 0

tx data bit index 2: 1

tx data bit index 3: 1

tx data bit index 5: 1

tx data bit index 6: 0

tx data bit index 7: 0

tx complete 2

rx data bit index 0: 1

rx data bit index 3: 1

rx data bit index 3: 1

rx data bit index 5: 1

rx data bit index 6: 0

Call function fir() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0000

Call function fir() in User Project BRAM (mprjram, 0x38000000) return value passed, 0xff63

Call function fir() in User Project BRAM (mprjram, 0x38000000) return value passed, 0xff67

rx data bit index 7: 0

recevied word 61

LA FIR passed

LA S started

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028

Call function qoort() in User Project BRAM (mprjram, 0x38000000) return value passed, 0x0028
```

#### 3. Firmware execution:

## 1. Matrix multiplication:



#### 2. FIR:





#### 3. Quick sort:









## 4. UART:





## 4. Timing report/resource report after synthesis

#### Design Timing Summary

| Setup                        |          | Hold                         |          | Pulse Width                              |           |
|------------------------------|----------|------------------------------|----------|------------------------------------------|-----------|
| Worst Negative Slack (WNS):  | 9.018 ns | Worst Hold Slack (WHS):      | 0.017 ns | Worst Pulse Width Slack (WPWS):          | 11.250 ns |
| Total Negative Slack (TNS):  | 0.000 ns | Total Hold Slack (THS):      | 0.000 ns | Total Pulse Width Negative Slack (TPWS): | 0.000 ns  |
| Number of Failing Endpoints: | 0        | Number of Failing Endpoints: | 0        | Number of Failing Endpoints:             | 0         |
| Total Number of Endpoints:   | 12781    | Total Number of Endpoints:   | 12781    | Total Number of Endpoints:               | 5302      |



## 5. Latency for a character loop back using UART

```
async def uart_rxtx():
    # Reset FIFOs, enable interrupts
   ipUart.write(CTRL_REG, 1<<RST_TX | 1<<RST_RX | 1<<INTR_EN)</pre>
   print("Waitting for interrupt")
    tx str = "hello\n"
   ipUart.write(TX FIFO, ord(tx str[0]))
   i = 1
   global latency
    time1 = time()
   while(True):
        await intUart.wait()
        buf = '
       # Read FIFO until valid bit is clear
        while ((ipUart.read(STAT_REG) & (1<<RX_VALID))):</pre>
           buf += chr(ipUart.read(RX_FIFO))
            time2 = time()
           latency += time2 - time1
           if i<len(tx_str):</pre>
               ipUart.write(TX_FIFO, ord(tx_str[i]))
               i=i+1
               time1 = time()
        print(buf, end='')
Waitting for interrupt
hello
```

Loop back Latency: 0.006816466649373372 sec per character

#### 6. Suggestion for improving latency for UART loop back

main(): uart rx is cancelled now

Method1: We can add FIFOs as buffer to UART tasks. For example, if we add FIFO in the receive part of UART in caravel SoC, the hardware can support multiple tx transmission before rx reception. If we add FIFO into uartlite block, we can delay the interruption to PS until receiving multiple set of UART data. Both of these can reduce the overhead of UART transmission.

Method2: We can increase the Baud-Rate to improve the latency.

### 7. How do you verify your answer from notebook?

The speed for caravel FPGA executing the firmware code is too fast for PS to read back the output data through mprj out[31:0] (0x1c). When PS want to check the answers, the values have been overwritten by the results of later operations. Hence, we manually slow down the output transmission by adding the while loop after the output is placed onto the mprj out ports like this:

```
int *tmp = matmul();
reg_mprj_datal = *tmp << 16;</pre>
while(j < 30000) j++;
j = 0;
reg_mprj_datal = *(tmp+1) << 16;</pre>
```

By doing so, PS has more time to access the data at the mprj out ports to check the results.

## 8. What else do you observe

We notice that the mprj\_io[37:32] ports are not used. If we can config those port as input ports to caravel SOC, we can use them as the control signals (acting like the ACK in Wishbone) that PS has received the result, which means we don't have to slow down the execution of the firmware code using while loop.

#### 9. Problems we encountered

```
riscv32-unknown-elf-gcc -Wl,--no-warn-rwx-segments -g \
    --save-temps \
    -Xlinker -Map=output.map \
    -I../../firmware \
    -march=rv32i -mabi=ilp32 -D__vexriscv__ -DUSER_PROJ_IRQ0_EN \
    -Wl,-Bstatic,-T,../../firmware/sections.lds,--strip-discarded \
    -ffreestanding -nostartfiles -o top.elf ../../firmware/crt0_vex.S ../../firmware/isr.c function.c top.c
# -nostartfiles
riscv32-unknown-elf-objcopy -O verilog top.elf top.hex
riscv32-unknown-elf-objdump -D top.elf > top.out
```

We notice that the UART task cannot act normally without defining this enable flag.

These instruction above serves as the important parts to run the UART task.