## Lab7 VHDL CODE

Tuesday, November 29, 2016 7:10 PM library IEEE; use IEEE.STD\_LOGIC\_1164. all; use IEEE.STD\_LOGIC\_ARITH. all; use IEEE.STD\_LOGIC\_UNSIGNED. all; entity Divider is Port (Dividend\_in: in std\_logic\_vector(5 downto 0); Divisor: in std\_logic\_vector(2 downto 0); St, Clk, rst: in std\_logic; Done: out std\_logic; Quotient: out std\_logic\_vector(2 downto 0); Remainder: out std\_logic\_vector(2 downto 0); Overflow: out std\_logic); end Divider; architecture Behavioral of Divider is signal State, NextState: integer range 0 to 5; signal C, Load, Su, Sh: std logic; signal Subout: std logic vector(3 downto 0); signal Dividend: std\_logic\_vector(6 downto 0); begin Subout <= Dividend(6 downto 3) - ('0' & divisor); C <= not Subout (3); Remainder <= Dividend(5 downto 3); Quotient <= Dividend(2 downto 0); State Graph: process (State, St, C) begin Load <= '0'; Overflow <= '0'; Sh <= '0'; Su <= '0'; case State is when 0 => if (St = '1') then Load <= '1'; NextState <= 1; Done <= '0'; else NextState <= 0; end if; when 1 => if (C = '1') then Overflow <= '1'; NextState <= 0; Done <= '0'; else Sh <= '1'; NextState <= 2; end if; when 2|3 => if (C = '1') then Su <= '1'; NextState <= State; Done <= '0'; else Sh <= '1'; NextState <= State + 1; end if; when 4 => if (C = '1') then Su <= '1'; end if; Done <= '0'; NextState <= State + 1; when 5 => Done <= '1'; nextState <= 0; end case; end process State\_Graph;

Update: process (Clk,rst)