

## RTL8305SC

## SINGLE-CHIP 5-PORT 10/100MBPS SWITCH CONTROLLER WITH DUAL MII INTERFACES

## **RMII Application Note**

Rev. 1.0 12 April 2005



Realtek Semiconductor Corp.

No. 2, Industry E. Rd. IX, Science-Based Industrial Park, Hsinchu 300, Taiwan Tel: +886-3-5780211 Fax: +886-3-5776047 www.realtek.com.tw



#### **COPYRIGHT**

©2004 Realtek Semiconductor Corp. All rights reserved. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language in any form or by any means without the written permission of Realtek Semiconductor Corp.

#### **TRADEMARKS**

Realtek is a trademark of Realtek Semiconductor Corporation. Other names mentioned in this document are trademarks/registered trademarks of their respective owners.

#### **DISCLAIMER**

Realtek provides this document "as is", without warranty of any kind, neither expressed nor implied, including, but not limited to, the particular purpose. Realtek may make improvements and/or changes in this document or in the product described in this document at any time. This document could include technical inaccuracies or typographical errors.

#### **USING THIS DOCUMENT**

This document is intended for use by the software engineer when programming for Realtek RTL8305SC controller chips. Information pertaining to the hardware design of products using these chips is contained in a separate document.

Though every effort has been made to assure that this document is current and accurate, more information may have become available subsequent to the production of this guide. In that event, please contact your Realtek representative for additional information that may help in the development process.

#### **REVISION HISTORY**

| Revision | Release Date | Summary        |
|----------|--------------|----------------|
| Pre-1.0  | 2005/04/12   | First release. |



## **Table of Contents**

| 1. | GENI  | ERAL DESCRIPTION                                              | .4 |
|----|-------|---------------------------------------------------------------|----|
| 2. | PIN A | ASSIGNMENTS                                                   | .4 |
| 3. | SYST  | EM APPLICATION AND HARDWARE SETTING                           | .5 |
| 3  | .1.   | EXTERNAL CIRCUIT BLOCK DIAGRAM FOR RTL8305SC RMII APPLICATION | 5  |
| 3  | .2.   | HARDWARE SETTING                                              |    |
| 3  | .3.   | PORT O RMII INTERFACE PINS                                    | .7 |
| 3  | .4.   | PORT 1~4 MEDIA CONNECTION PINS                                | .7 |
| 3  | .5.   | MISCELLANEOUS PINS                                            |    |
| 4. |       | Γ 0 RMII TIMING CHART                                         |    |
| 4  | .1.   | PORT 0 RMII TRANSMIT TIMING                                   | .8 |
| 4  | .2.   | PO RMII RECEIVE TIMING REQUEST                                | .9 |
|    |       |                                                               |    |

## **List of Tables**

| TABLE 1. STRAPPING PINS                                     | 5 |
|-------------------------------------------------------------|---|
| TABLE 2. GPIO[1:0] AND SYSTEM CLOCK (50MHz) TIMING SEQUENCE |   |
| TABLE 3. PORT 0 RMII INTERFACE PINS                         |   |
| Table 4. Port 1~4 Media Connection Pins                     | 7 |
| Table 5. Port 0 Media Connection Pins                       | 7 |
| Table 6. Miscellaneous Pins                                 | 8 |
| TABLE 7. PO RMII TRANSMIT TIMING                            | 8 |
| TABLE 8. PO RMII TRANSMIT TIMING REQUEST                    | 9 |
|                                                             |   |

## **List of Figures**

| FIGURE 1. RTL8305SC PIN ASSIGNMENTS                          | 4 |   |
|--------------------------------------------------------------|---|---|
| FIGURE 2. RTL8305SC RMII APPLICATION CIRCUIT BLOCK DIAGRAM   | 5 | , |
| FIGURE 3. GPIO[1:0] AND SYSTEM CLOCK (50MHz) TIMING SEQUENCE | 6 | , |
| FIGURE 4. PO RMII TRANSMIT TIMING.                           |   |   |
| FIGURE 5. PO RMII RECEIVE TIMING REQUEST.                    | 9 |   |
|                                                              |   |   |



### 1. General Description

The RTL8305SC is a 5-port Fast Ethernet switch controller that integrates memory, five MACs, and five physical layer transceivers for 10Base-T and 100Base-TX operation into a single chip. The RTL8305SC also provide one RMII interface (port0) + four UTP ports (port 1~4) for system application.

#### 2. Pin Assignments



Figure 1. RTL8305SC Pin Assignments



## 3. System Application and Hardware Setting

# 3.1. External circuit block diagram for RTL8305SC RMII application



P0 RMII Mode & P1 ~ P4 UTP Mode Interface

Figure 2. RTL8305SC RMII Application circuit Block Diagram

#### 3.2. Hardware setting

When using RTL8305SC as Port0 RMII and Port1~4 UTP mode interface, please check the hardware pin setting as below:

**Table 1. Strapping Pins** 

| Pin Name      | Pin No. | Type | Description                                  |
|---------------|---------|------|----------------------------------------------|
| ITEST6        | 72      |      | Must use 1k resistor to pull down to ground. |
| DISPORTPRI[4] | 88      |      | Must use 1k resistor to pull down to ground. |



| Pin Name | Pin No. | Type | Description                                                                                                                                                                                                                                                                                            |  |
|----------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| X1       | 120     |      | Must use 1k resistor to pull down to ground.                                                                                                                                                                                                                                                           |  |
| OSCI     | 117     | I    | A 50MHz clock input from oscillator is fed to this pin. The X1 should be tied to ground and X2 should be left floating in this application.                                                                                                                                                            |  |
| RESET#   | 40      | I    | Active low reset signal.  To complete the reset function, this pin must be asserted for at least 1 ms. After reset, about 30ms is needed for the RTL8305SC to complete internal test functions and initialization.  This pin is a Schmitt input.  Need controlled by GPIO in this application. (note1) |  |
| ITEST4   | 41      |      | red controlled by GPIO in this application. (note1)                                                                                                                                                                                                                                                    |  |
| CK25MOUT | 116     | О    | A 50MHz clock input from oscillator is fed to this pin.  Need controlled by GPIO in this application. (note1)                                                                                                                                                                                          |  |

#### Note1: GPIO[1:0] and CK25MOUT timing sequence shows as Figure 3. and Table 2.



Figure 3. GPIO[1:0] and System Clock (50MHz) Timing Sequence

Table 2. GPIO[1:0] and System Clock (50MHz) Timing Sequence

| Symbol | Description                                  | Minimum | Typical | Maximum | Units |
|--------|----------------------------------------------|---------|---------|---------|-------|
| t1     | Initiate GPIO[1] =1, delay t1, set GPIO[1]=0 | 100     |         |         | ms    |
| t2     | Initiate GPIO[0] =1, delay t2, set GPIO[0]=0 | 200     |         |         | ms    |
| t3     | Delay t3, set $GPIO[0] = 1$                  | 50      |         |         | ms    |



#### 3.3. Port 0 RMII Interface Pins

When using RTL8305SC as Port0 RMII and Port1~4 UTP mode interface, the port 0 RMII interface pins show as below:

Pin Name Pin No. **Type** Description P0TXD[1:0] 80,78 O Port 0 RMII Transmit Data [1:0] The RTL8305SC transmit data TXD[1:0] are clocked out by the rising edge of CK25MOUT(50MHz). P0RXD[1:0] 83.82 Port 0 RMII Receive Data [1:0] The RTL8305SC sample the receive data RXD[1:0] on the rising edge of REFCLK when CRSDV is high. P0TXEN 77 O **RMII Transmit Enable** The RTL8305SC asserts high to indicate that valid data for transmission is presented on the P0TXD[1:0]. It is synchronous to CK25MOUT(50MHz). P0CRSDV 81 I **RMII CRSDV signals** 

CRSDV from PHY device is asserted high when media is non-idle.

Table 3. Port 0 RMII Interface Pins

#### 3.4. Port 1~4 Media Connection Pins

When using RTL8305SC as Port0 RMII and Port1~4 UTP mode interface, the port 1~4 media(UTP) interface pins show as below:

Pin Name Pin No. Type Description RXIP[4:1] 12, 13, 16, Differential Receive Data Input. RXIN[4:1] Shared by 100Base-TX, 10Base-T, and 100Base-FX. 17, 26, 27, 30, 31 UTP or FX depends on pin GxMode/GyMode/P4Mode[1:0]. TXOP[4:1] Differential Transmit Data Output. 9, 10, 19, О TXON[4:1] 20, 23, 24, Shared by 100Base-TX, 10Base-T, and 100Base-FX. 33, 34 UTP or FX depends on pin GxMode/GyMode/P4Mode[1:0].

Table 4. Port 1~4 Media Connection Pins

Because Port 0 is using RMII interface to connect with other device, therefore, that is recommend pull down Port 0 TXOP/N, RXIP/N signals to ground via 1k resistor.

**Table 5. Port 0 Media Connection Pins** 

| Pin Name | Pin No. | Type | Description                                         |
|----------|---------|------|-----------------------------------------------------|
| RXIP[0]  | 3       | I    | Port 0 Differential Receive Data Input.             |
| RXIN[0]  | 2       |      | Recommend using 1k resistor to pull down to ground. |
| TXOP[0]  | 5       | О    | Port 0 Differential Transmit Data Output.           |
| TXON[0]  | 6       |      | Recommend using 1k resistor to pull down to ground. |



#### 3.5. Miscellaneous Pins

Table 6. Miscellaneous Pins

| Pin Name | Pin No. | Type | Description                                                                       |
|----------|---------|------|-----------------------------------------------------------------------------------|
| X1       | 120     | I    | A 25MHz crystal input.                                                            |
|          |         |      | The clock tolerance is +-50ppm. When using an oscillator, this pin should be tied |
|          |         |      | to ground.                                                                        |
| X2       | 121     | O    | For crystal input.                                                                |
|          |         |      | When using an oscillator, this pin should be left floating.                       |
| IBREF    | 127     | A    | Control transmit output waveform Vpp.                                             |
|          |         |      | This pin should be grounded through a $1.96$ K $\Omega$ resistor.                 |
| VCTRL    | 123     | O    | Voltage control to external regulator.                                            |
|          |         |      | This signal controls a power PNP transistor to generate the 1.8V power supply.    |
| ITEST1   | 36      |      | Reserved pin for internal use. Should be left floating.                           |
| ITEST2   | 37      |      | Reserved pin for internal use. Should be left floating.                           |
| ITEST3   | 38      |      | Reserved pin for internal use. Should be left floating.                           |
| ITEST5   | 65      |      | Reserved pin for internal use. Should be left floating.                           |
| DTEST2   | 124     |      | Reserved pin for internal use. Should be left floating.                           |
| DTEST1   | 125     |      | Reserved pin for internal use. Should be left floating.                           |

## 4. Port 0 RMII Timing Chart

## 4.1. Port 0 RMII Transmit Timing

Table 7. P0 RMII Transmit Timing

| Symbol         | Description                            | Minimum | Typical | Maximum | Units |
|----------------|----------------------------------------|---------|---------|---------|-------|
| T opd txd rmii | REFCLK rising edge to TXD/TX_EN delay. | 5       |         | 14.5    | ns    |



Figure 4. P0 RMII Transmit Timing



## 4.2. P0 RMII Receive Timing Request

**Table 8. P0 RMII Transmit Timing Request** 

| Symbol          | Description                       | Minimum | Typical | Maximum | Units |
|-----------------|-----------------------------------|---------|---------|---------|-------|
| T_ipsu_rxd_rmii | RXD/CRS_DV setup time to REFCLK.  | 4       |         |         | ns    |
| T_iphd_rxd_rmii | RXD/CRS_DV hold time from REFCLK. | 2       |         |         | ns    |



Figure 5. P0 RMII Receive Timing Request

#### Realtek Semiconductor Corp.

#### Headquarters

No. 2, Industry East Road IX, Science-based Industrial Park, Hsinchu, 300, Taiwan, R.O.C.

Tel: 886-3-5780211 Fax: 886-3-5776047

www.realtek.com.tw