









TCAN1042-Q1, TCAN1042V-Q1, TCAN1042H-Q1, TCAN1042HV-Q1 TCAN1042G-Q1, TCAN1042GV-Q1, TCAN1042HG-Q1, TCAN1042HGV-Q1

SLLSES9D - FEBRUARY 2016 - REVISED OCTOBER 2021

# TCAN1042-Q1 Automotive Fault Protected CAN Transceiver with CAN FD

### 1 Features

- AEC-Q100 (grade 1): Qualified for automotive applications
- Meets the ISO 11898-2:2016 and ISO 11898-5:2007 physical layer standards
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- 'Turbo' CAN:
  - All devices support classic CAN and 2 Mbps CAN FD (flexible data rate) and "G" options support 5 Mbps
  - Short and symmetrical propagation delay times and fast loop times for enhanced timing margin
  - Higher data rates in loaded CAN networks
- EMC performance: supports SAE J2962-2 and IEC 62228-3 (up to 500 kbps) without common mode
- I/O Voltage range supports 3.3 V and 5 V MCUs
- Ideal passive behavior when unpowered
  - Bus and logic terminals are high impedance
  - Power up/down with glitch free operation on bus and RXD output
- Protection features
  - IEC ESD protection up to ±15 kV
  - Bus Fault protection: ±58 V (non-H variants) and ±70 V (H variants)
  - Undervoltage protection on V<sub>CC</sub> and V<sub>IO</sub> (V variants only) supply terminals
  - Driver dominant time out (TXD DTO) Data rates down to 10 kbps
  - Thermal shutdown protection (TSD)
- Receiver common mode input voltage: ±30 V
- Typical loop delay: 110 ns
- Junction temperatures from -55°C to 150°C
- Available in SOIC(8) package and leadless VSON (8) package (3.0 mm x 3.0 mm) with improved automated optical inspection (AOI) capability

## 2 Applications

- **Automotive and Transportation**
- All devices support highly loaded CAN networks
- Heavy machinery ISOBUS applications -ISO 11783
- SAE J2284 High-speed CAN for automotive applications
- GMW3122 Dual-wire CAN physical layer
- Meets requirements of SAE J2962, GIFT/ICT, ISO16845

# 3 Description

This CAN transceiver family meets the ISO11898-2 (2016) High Speed CAN (Controller Area Network) physical layer standard. All devices are designed for use in CAN FD networks up to 2 Mbps (megabits per second). Devices with part numbers that include the "G" suffix are designed for data rates up to 5 Mbps, and versions with the "V" have a secondary power supply input for I/O level shifting the input pin thresholds and RXD output level. This family has a low power standby mode with remote wake request feature. Additionally, all devices include many protection features to enhance device and network robustness.

# **Device Information**

| PART NUMBER  | PACKAGE <sup>(1)</sup> | BODY SIZE         |
|--------------|------------------------|-------------------|
| TCAN1042x-Q1 | SOIC (8)               | 4.90 mm × 3.91 mm |
| TCANT042X-QT | VSON (8)               | 3.00 mm x 3.00 mm |

For all available packages, see the orderable addendum at the end of the data sheet.



- Terminal 5 function is device dependent; NC on devices without the "V" suffix, and V<sub>IO</sub> for I/O level shifting for devices with the "V" suffix.
- RXD logic output is driven to V<sub>CC</sub> on devices without the "V" suffix, and V<sub>IO</sub> for devices with the "V" suffix.

#### **Functional Block Diagram**



# **Table of Contents**

| 1 Features                           | 1              | 9 Detailed Description                                | 18   |
|--------------------------------------|----------------|-------------------------------------------------------|------|
| 2 Applications                       |                | 9.1 Overview                                          |      |
| 3 Description                        | 1              | 9.2 Functional Block Diagram                          | 18   |
| 4 Revision History                   |                | 9.3 Feature Description                               | 19   |
| 5 Device Comparison Table            | 4              | 9.4 Device Functional Modes                           | 22   |
| 6 Pin Configurations and Functions   | 5              | 10 Application Information Disclaimer                 | . 26 |
| 7 Specifications                     | <mark>6</mark> | 10.1 Application Information                          | . 26 |
| 7.1 Absolute Maximum Ratings         | 6              | 10.2 Typical Applications                             | . 26 |
| 7.2 ESD Ratings                      |                | 11 Power Supply Recommendations                       | 29   |
| 7.3 ESD Ratings, Specifications      | 7              | 12 Device and Documentation Support                   | 32   |
| 7.4 Recommended Operating Conditions | 8              | 12.1 Receiving Notification of Documentation Updates. | 32   |
| 7.5 Thermal Information              | 8              | 12.2 Support Resources                                | . 32 |
| 7.6 Power Rating                     | 8              | 12.3 Trademarks                                       |      |
| 7.7 Electrical Characteristics       | 9              | 12.4 Electrostatic Discharge Caution                  | 32   |
| 7.8 Switching Characteristics        | 12             | 12.5 Glossary                                         | 32   |
| 7.9 Typical Characteristics          |                | 13 Mechanical, Packaging, and Orderable               |      |
| 8 Parameter Measurement Information  |                | Information                                           | . 32 |
|                                      |                |                                                       |      |
| _                                    |                |                                                       |      |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| N | IOTE: Page numbers for previous revisions may differ from page numbers in the current version.                |                |
|---|---------------------------------------------------------------------------------------------------------------|----------------|
| С | changes from Revision C (March 2019) to Revision D (October 2021)                                             | Page           |
| • | Added Feature: EMC performance:                                                                               | 1              |
| • | Added Feature "Functional Safety-Capable"                                                                     |                |
| • | Changed the automotive feature, removed temperatures and classification levels                                | 1              |
| • | Deleted "Product Preview" from the DRB pin images in the Pin Configurations and Functions                     |                |
| • | Added footnote to the GND pin in the Pin Functions table                                                      | 5              |
| • | Changed the ESD Ratingstable, added HBM and CDM classification levels                                         |                |
| • | Changed the DRB (VSON) values in the <i>Thermal Information</i> table                                         |                |
| • | Changed the title in Section 9.3.7.1                                                                          | 21             |
| • | Changed the title in Section 9.3.7.2                                                                          | 21             |
| C | changes from Revision B (May 2017) to Revision C (March 2019)                                                 | Page           |
| • | Changed the I <sub>CC</sub> MAX value From: 180 mA To: 110 mA in the <i>Electrical Characteristics</i>        | 9              |
| • | Changed the t <sub>WK_FILTER</sub> MAX value From: 1.85 μs To: 1.8 μs in the <i>Switching Characteristics</i> | 12             |
| С | changes from Revision A (May 2016) to Revision B (May 2017)                                                   | Page           |
| • | Changed Feature "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer S                    |                |
|   | To: Meets the ISO 11898-2:2016 and ISO 11898-5:2007 Physical Layer Standards                                  |                |
| • | Deleted Feature From: Meets the December 17th, 2015 Draft of ISO 11898-2 Physical Layer Upda                  |                |
| • | Changed Feature From: "All devices support 2 Mbps CAN FD" To: "All Devices Support Classic C                  | AN and 2       |
|   | Mbps CAN FD"                                                                                                  |                |
| • | Added Feature "Available in SOIC(8) package and leadless VSON(8) package"                                     |                |
| • | Changed the Applications list                                                                                 |                |
| • | Changed Feature From: "EMC: SAE J2962, GIFT/ICT, ISO 16845" To: "Meets requirements of SAE                    |                |
|   | GIFT/ICT, ISO16845"                                                                                           |                |
| • | Added new devices to the Device Comparison Table                                                              |                |
| • | Added Storage temperature range to the Absolute Maximum Ratings table                                         |                |
| • | Changed the ESD Ratings table to show the D(SOIC) and DRB (VSON) values                                       |                |
| • | Changed Charged Device Model (CDM) From: ±750 To: ±1500 in the ESD Ratings table                              | <mark>6</mark> |

Changed TBD to values for the DRB (VSON) Package in the ESD Ratings table......6





# www.ti.com

| •        | Added the DRB package to the <i>Thermal Information</i> table                                                                                                                                                                                                                                           | 8<br>9<br>9                             |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| •        | Deleted " $V_I$ = 0.4 sin (4E6 $\pi$ t)" in the Test Condition of $C_{ID}$ in the <i>Receiver Electrical Characteristics</i> table Added "-30 V $\leq$ V <sub>CM</sub> $\leq$ +30" to the Test Condition of R <sub>ID</sub> and R <sub>IN</sub> in the <i>Receiver Electrical Characteristics</i> table |                                         |
| •        | Changed the t <sub>MODE</sub> TYP value From: 1 μs To: 9 μS in the Switching Characteristics table                                                                                                                                                                                                      | 12                                      |
| •        | Added Note 2 and Changed Table 9-2, BUS OUTPUT colum                                                                                                                                                                                                                                                    | 20                                      |
| •        | Changed Standby Mode section                                                                                                                                                                                                                                                                            |                                         |
|          |                                                                                                                                                                                                                                                                                                         |                                         |
| C        | hanges from Revision * (March 2016) to Revision A (May 2016)                                                                                                                                                                                                                                            | Page                                    |
| <u>C</u> | hanges from Revision * (March 2016) to Revision A (May 2016)  Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard                                                                                                                                          |                                         |
|          | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard                                                                                                                                                                                                        | ls" .1                                  |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20                                                                                                      | ls" . <mark>1</mark><br>015             |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard                                                                                                                                                                                                        | ls" .1<br>015<br>1                      |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1                      |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1<br>1                 |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1<br>1                 |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1<br>1<br>1            |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1<br>1<br>5<br>6       |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | ls" .1<br>015<br>1<br>1<br>5<br>6<br>6  |
| •        | Added Features "Meets the Released ISO 11898-2:2007 and ISO 11898-2:2003 Physical Layer Standard Changed Feature From: Meets the Requirements of ISO11898-2 (2016) To: Meets the December 17th, 20 Draft of ISO 11898-2 Physical Layer Update                                                           | is" .1<br>015<br>1<br>1<br>5<br>6<br>18 |

SLLSES9D - FEBRUARY 2016 - REVISED OCTOBER 2021



# **5 Device Comparison Table**

| DEVICE<br>NUMBER   | BUS FAULT PROTECTION | 5-Mbps FLEXIBLE DATA<br>RATE | 3-V LEVEL SHIFTER<br>INTEGRATED | PIN 8 MODE SELECTION   |
|--------------------|----------------------|------------------------------|---------------------------------|------------------------|
| TCAN1042-Q1 (Base) | ±58 V                |                              |                                 |                        |
| TCAN1042G-Q1       | ±58 V                | X                            |                                 |                        |
| TCAN1042GV-Q1      | ±58 V                | X                            | X                               |                        |
| TCAN1042V-Q1       | ±58 V                |                              | X                               | Low Power Standby Mode |
| TCAN1042H-Q1       | ±70 V                |                              |                                 | with Remote Wake       |
| TCAN1042HG-Q1      | ±70 V                | X                            |                                 |                        |
| TCAN1042HGV-Q1     | ±70 V                | X                            | X                               |                        |
| TCAN1042HV-Q1      | ±70 V                |                              | X                               |                        |



# **6 Pin Configurations and Functions**



Figure 6-1. D Package for Base, (H), (G) and (HG)
Devices8 PIN (SOIC) Top View



Figure 6-2. DRB Package for Base, (H), (G) and (HG) Devices 8 PIN (VSON) Top View



Figure 6-3. D Package for (V), (HV), (GV), and (HGV) Devices 8 PIN (SOIC) Top View



Figure 6-4. DRB Package for (V), (HV), (GV), and (HGV) Devices 8 PIN (VSON) Top View

**Table 6-1. Pin Functions** 

|                    | PINS                    |                           |                |                                                                              |  |
|--------------------|-------------------------|---------------------------|----------------|------------------------------------------------------------------------------|--|
| NAME               | Base, (H), (G),<br>(HG) | (V), (GV), (HV),<br>(HGV) | TYPE           | DESCRIPTION                                                                  |  |
| TXD                | 1                       | 1                         | DIGITAL INPUT  | CAN transmit data input (LOW for dominant and HIGH for recessive bus states) |  |
| GND <sup>(1)</sup> | 2                       | 2                         | GND            | GND Ground connection                                                        |  |
| VCC                | 3                       | 3                         | POWER          | Transceiver 5-V supply voltage                                               |  |
| RXD                | 4                       | 4                         | DIGITAL OUTPUT | CAN receive data output (LOW for dominant and HIGH for recessive bus states) |  |
| NC                 | 5                       | _                         | _              | No Connect                                                                   |  |
| V <sub>IO</sub>    | _                       | 5                         | POWER          | Transceiver I/O level shifting supply voltage (Devices with "V" suffix only) |  |
| CANL               | 6                       | 6                         | BUS I/O        | Low level CAN bus input/output line                                          |  |
| CANH               | 7                       | 7                         | BUS I/O        | High level CAN bus input/output line                                         |  |
| STB                | 8                       | 8                         | DIGITAL INPUT  | Standby Mode control input (active high)                                     |  |

<sup>(1)</sup> For DRB (VSON) package options, the thermal pad may be connected to GND in order to optimize the thermal characteristics of the package.



# 7 Specifications

over operating free-air temperature range (unless otherwise noted) (1) (2)

## 7.1 Absolute Maximum Ratings

|                             |                                                              |                                | MIN  | MAX                                          | UNIT |
|-----------------------------|--------------------------------------------------------------|--------------------------------|------|----------------------------------------------|------|
| V <sub>CC</sub>             | 5-V bus supply voltage range                                 |                                | -0.3 | 7                                            | V    |
| V <sub>IO</sub>             | I/O Level Shifting Voltage Range                             | Devices with the "V" suffix    | -0.3 | 7                                            | V    |
| V <sub>BUS</sub>            | CAN Bus I/O voltage range (CANH, CANL)                       | Devices without the "H" suffix | -58  | 58                                           | V    |
| $V_{(Diff)}$                | Max differential voltage between CANH and CANL               | Devices without the "H" suffix | -58  | 58                                           | V    |
| V <sub>BUS</sub>            | CAN Bus I/O voltage range (CANH, CANL)                       | Devices with the "H" suffix    | -70  | 70                                           | V    |
| V <sub>(Diff)</sub>         | Max differential voltage between CANH and CANL               | Devices with the "H" suffix    | -70  | 70                                           | V    |
| V <sub>(Logic_Input)</sub>  | Logic input terminal voltage range (TX                       | D, STB)                        | -0.3 | 7 and V <sub>I</sub> ≤ V <sub>IO</sub> + 0.3 | V    |
| V <sub>(Logic_Output)</sub> | Logic output terminal voltage range (R                       | XD)                            | -0.3 | 7 and V <sub>I</sub> ≤ V <sub>IO</sub> + 0.3 | V    |
| I <sub>O(RXD)</sub>         | RXD (Receiver) output current                                |                                | -8   | 8                                            | mA   |
| TJ                          | Virtual junction temperature range (see Thermal Information) |                                | -55  | 150                                          | °C   |
| T <sub>STG</sub>            | Storage temperature range (see Therm                         | nal Information)               | -65  | 150                                          | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 7.2 ESD Ratings

|                  |                                                                                                       |                                                                                       |                                                                               | VALUE  | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------|------|
| V <sub>ESD</sub> |                                                                                                       |                                                                                       | HBM classification level 3A for all pins                                      | ±6000  | V    |
|                  | Electrostatic discharge  Charged-device model (CDM), per AEC CDM classification level C6 for all pins | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>                               | HBM classification level 3B for global pins CANH and CANL with respect to GND | ±16000 | V    |
|                  |                                                                                                       | Charged-device model (CDM), per AEC Q100-011 CDM classification level C6 for all pins |                                                                               | ±1500  | V    |
|                  |                                                                                                       | Machine Model (MM), in accordance to JEDEC Standard 22, Test Method A115              |                                                                               | ±200   | V    |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal.



# 7.3 ESD Ratings, Specifications

|                                                           | TEST CONDITIONS                       |                                                                                                    | VALUE  | UNIT |  |
|-----------------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------|--------|------|--|
| D (SOIC) Package                                          |                                       |                                                                                                    |        |      |  |
| System Level Fleetre Static Discharge (ESD)               | CAN bus terminals (CANH,              | SAE J2962-2 per ISO 10605:<br>Powered Air Discharge                                                | ±15000 | V    |  |
| System Level Electro-Static Discharge (ESD)               | CANL) to GND                          | SAE J2962-2 per ISO 10605:<br>Powered Contact Discharge                                            | ±8000  | V    |  |
| Custom Laval Flactra Ctatic Dischause (FCD)               | CAN bus terminals (CANH,              | IEC 61000-4-2: Unpowered<br>Contact Discharge                                                      | ±15000 | V    |  |
| System Level Electro-Static Discharge (ESD)               | CANL) to GND                          | IEC 61000-4-2: Powered on Contact Discharge                                                        | ±8000  | _ v  |  |
| System Level Electrical fast transient (EFT)              | CAN bus terminals (CANH, CANL) to GND | IEC 61000-4-4: Criteria A                                                                          | ±4000  | V    |  |
|                                                           |                                       | Pulse 1                                                                                            | -100   |      |  |
| ISO7637-2 Transients according to GIFT - ICT CAN EMC test | CAN bus terminals (CANH,              | Pulse 2                                                                                            | +75    | 1    |  |
| specification <sup>(1)</sup>                              | CANL) to GND                          | Pulse 3a                                                                                           | -150   |      |  |
|                                                           |                                       | Pulse 3b                                                                                           | +100   | V    |  |
| ISO7637-3 Transients                                      | CAN bus terminals (CANH, CANL) to GND | Direct Coupling Capacitor "Slow Transient Pulse" with 100 nF coupling capacitor - Powered          | ±85    |      |  |
| DRB (VSON) Package                                        |                                       |                                                                                                    |        |      |  |
| Contain Land Flater Otatic Discharge (FOD)                | CAN bus terminals (CANH,              | SAE J2962-2 per ISO 10605:<br>Powered Air Discharge                                                | ±15000 | V    |  |
| System Level Electro-Static Discharge (ESD)               | CANL) to GND                          | SAE J2962-2 per ISO 10605:<br>Powered Contact Discharge                                            | ±8000  |      |  |
| Custom Lavel Floatra Static Dischause (FSD)               | CAN bus terminals (CANH,              | IEC 61000-4-2: Unpowered<br>Contact Discharge                                                      | ±14000 |      |  |
| System Level Electro-Static Discharge (ESD)               | CANL) to GND                          | IEC 61000-4-2: Powered on<br>Contact Discharge                                                     | ±8000  | - V  |  |
| System Level Electrical fast transient (EFT)              | CAN bus terminals (CANH, CANL) to GND |                                                                                                    |        | V    |  |
|                                                           |                                       | Pulse 1                                                                                            | -100   |      |  |
| ISO7637-2 Transients according to GIFT - ICT CAN EMC test | CAN bus terminals (CANH,              | Pulse 2                                                                                            | +75    |      |  |
| specification <sup>(1)</sup>                              | CANL) to GND                          | Pulse 3a                                                                                           | -150   | 1    |  |
|                                                           |                                       | Pulse 3b                                                                                           | +100   | V    |  |
| ISO7637-3 Transients                                      | CAN bus terminals (CANH, CANL) to GND | Direct Coupling Capacitor<br>"Slow Transient Pulse" with<br>100 nF coupling capacitor -<br>Powered | ±85    |      |  |

<sup>(1)</sup> ISO7637 is a system level transient test. Results given here are specific to the GIFT-ICT CAN EMC Test specification conditions. Different system level configurations may lead to different results.



## 7.4 Recommended Operating Conditions

|                      |                                        | MIN | MAX | UNIT |
|----------------------|----------------------------------------|-----|-----|------|
| V <sub>CC</sub>      | 5-V Bus Supply Voltage Range           | 4.5 | 5.5 |      |
| V <sub>IO</sub>      | I/O Level-Shifting Voltage Range       | 3   | 5.5 | ·    |
| I <sub>OH(RXD)</sub> | RXD terminal HIGH level output current | -2  |     | m A  |
| I <sub>OL(RXD)</sub> | RXD terminal LOW level output current  |     | 2   | mA   |

#### 7.5 Thermal Information

|                      |                                                             |                                          | TCAN <sup>2</sup> | TCAN1042-Q1 |      |  |
|----------------------|-------------------------------------------------------------|------------------------------------------|-------------------|-------------|------|--|
|                      | Thermal Metric <sup>(1)</sup>                               | TEST CONDITIONS                          | D (SOIC)          | DRB (VSON)  | UNIT |  |
|                      |                                                             |                                          | 8 Pins            | 8 Pins      |      |  |
| R <sub>θJA</sub>     | Junction-to-air thermal resistance                          | High-K thermal resistance <sup>(2)</sup> | 105.8             | 48.3        | °C/W |  |
| R <sub>θJB</sub>     | Junction-to-board thermal resistance <sup>(3)</sup>         |                                          | 46.8              | 17.2        | °C/W |  |
| $R_{\theta JC(TOP)}$ | Junction-to-case (top) thermal resistance <sup>(4)</sup>    |                                          | 48.3              | 37.6        | °C/W |  |
| $\Psi_{JT}$          | Junction-to-top characterization parameter <sup>(5)</sup>   |                                          | 8.7               | 1.8         | °C/W |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter <sup>(6)</sup> |                                          | 46.2              | 17.1        | °C/W |  |
| T <sub>TSD</sub>     | Thermal shutdown temperature                                |                                          | 170               | 170         | °C   |  |
| T <sub>TSD_HYS</sub> | Thermal shutdown hysteresis                                 |                                          | 5                 | 5           | °C   |  |

- (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.
- (2) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, High-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (5) The junction-to-top characterization parameter,  $\Psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).
- (6) The junction-to-board characterization parameter, Ψ<sub>JB</sub> estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining θ<sub>JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

# 7.6 Power Rating

| PARAMETER      |                           | TEST CONDITIONS                                                                                                                                                                                                                                                 | POWER DISSIPATION | UNIT |
|----------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|
|                | Average power dissipation | $V_{CC}$ = 5 V, $V_{IO}$ = 5 V (if applicable), $T_J$ = 27°C, $R_L$ = 60 Ω, S at 0 V, Input to TXD at 250 kHz, $C_{L\_RXD}$ = 15 pF. Typical CAN operating conditions at 500 kbps with 25% transmission (dominant) rate.                                        | 52                | mW   |
| P <sub>D</sub> | Average power dissipation | $V_{CC}$ = 5.5 V, $V_{IO}$ = 5.5 V (if applicable), $T_J$ = 150°C, $R_L$ = 50 $\Omega,$ S at 0 V, Input to TXD at 500 kHz, $C_{L\ RXD}$ = 15 pF. Typical high load CAN operating conditions at 1 Mbps with 50% transmission (dominant) rate and loaded network. | 124               | mW   |



## 7.7 Electrical Characteristics

Over recommended operating conditions with  $T_A = -55$ °C to 125°C (unless otherwise noted).

|                                                    | PARAMETE                             |                                                  | TEST CONDITIONS                                                                                                                                                                             | MIN                   | TYP <sup>(1)</sup> | MAX                   | UNIT |
|----------------------------------------------------|--------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| Supply Chara                                       | cteristics                           |                                                  |                                                                                                                                                                                             |                       |                    |                       |      |
|                                                    |                                      | Normal mode                                      | See Figure 8-1, TXD = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, STB = 0 V, Typical Bus Load                                                                                 |                       | 40                 | 70                    |      |
|                                                    |                                      | (dominant)                                       | See Figure 8-1, TXD = 0 V, $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, STB = 0 V, High Bus Load                                                                                    |                       | 45                 | 80                    |      |
|                                                    |                                      | Normal mode (dominant<br>– with bus fault)       | See Figure 8-1, TXD = 0 V, STB = 0 V,<br>CANH = -12 V, R <sub>L</sub> = open, C <sub>L</sub> = open, R <sub>CM</sub> = open                                                                 |                       |                    | 110                   | mA   |
| I <sub>CC</sub>                                    | 5-V supply current                   | Normal mode<br>(recessive)                       | See Figure 8-1, TXD = $V_{CC}$ or $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, STB = 0 V                                                                                 |                       | 1.5                | 2.5                   |      |
|                                                    |                                      | Standby mode                                     | Devices with the "V" suffix (I/O level-shifting), $V_{CC}$ not needed in Standby mode, See Figure 8-1, TXD = $V_{IO}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, STB = $V_{IO}$ |                       | 0.5                | 5                     |      |
|                                                    |                                      |                                                  | Devices without the "V" suffix (5-V only), See Figure 8-1, TXD = $V_{CC}$ , $R_L$ = 50 $\Omega$ , $C_L$ = open, $R_{CM}$ = open, STB = $V_{CC}$                                             |                       |                    | 22                    | μA   |
|                                                    |                                      | Normal mode RXD floating, TXD = STB = 0 or 5.5 V |                                                                                                                                                                                             |                       | 90                 | 300                   |      |
| I <sub>IO</sub>                                    | I/O supply current                   | Standby mode                                     | RXD floating, TXD = STB = V <sub>IO</sub> ,<br>V <sub>CC</sub> = 0 or 5.5 V                                                                                                                 |                       | 12                 | 17                    |      |
| UV <sub>VCC</sub>                                  | Rising undervoltage d protected mode | etection on V <sub>CC</sub> for                  |                                                                                                                                                                                             |                       | 4.2                | 4.4                   | ٧    |
| Falling undervoltage detection on V protected mode |                                      | etection on V <sub>CC</sub> for                  | All devices                                                                                                                                                                                 | 3.8                   | 4.0                | 4.25                  | •    |
| V <sub>HYS(UVVCC)</sub>                            | Hysteresis voltage on                | UV <sub>VCC</sub>                                |                                                                                                                                                                                             |                       | 200                |                       | mV   |
| $UV_{VIO}$                                         | Undervoltage detectio mode           | n on V <sub>IO</sub> for protected               | Devices with the "V" suffix (I/O level-shifting)                                                                                                                                            | 1.3                   |                    | 2.75                  | V    |
| $V_{HYS(UVVIO)}$                                   | Hysteresis voltage on                | UV <sub>VIO</sub> for protected mode             |                                                                                                                                                                                             |                       | 80                 |                       | mV   |
| STB Terminal                                       | (Mode Select Input)                  |                                                  |                                                                                                                                                                                             |                       |                    |                       |      |
| V <sub>IH</sub>                                    | High-level input voltag              | ۵                                                | Devices with the "V" suffix (I/O level-shifting)                                                                                                                                            | 0.7 x V <sub>IO</sub> |                    |                       |      |
| V IH                                               | Tilgri-level iliput voltag           | 6                                                | Devices without the "V" suffix (5-V only)                                                                                                                                                   | 2                     |                    |                       | V    |
| $V_{IL}$                                           | Low-level input voltage              | 2                                                | Devices with the "V" suffix (I/O level-shifting)                                                                                                                                            |                       |                    | $0.3 \times V_{IO}$   | •    |
| * IL                                               | Low lovel input veltage              |                                                  | Devices without the "V" suffix (5-V only)                                                                                                                                                   |                       |                    | 0.8                   |      |
| I <sub>IH</sub>                                    | High-level input leakage             | ge current                                       | STB = V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                                                                                                                             | -2                    |                    | 2                     |      |
| I <sub>IL</sub>                                    | Low-level input leakag               | e current                                        | STB = 0V, V <sub>CC</sub> = V <sub>IO</sub> = 5.5 V                                                                                                                                         | -20                   | 0                  | -2                    | μΑ   |
| $I_{lkg(OFF)}$                                     | Unpowered leakage c                  |                                                  | STB = 5.5 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                                                                                                                        | -1                    | 0                  | 1                     |      |
| TXD Terminal                                       | (CAN Transmit Data In                | put)                                             | ,                                                                                                                                                                                           |                       |                    |                       |      |
| V <sub>IH</sub>                                    | High-level input voltag              | e                                                | Devices with the "V" suffix (I/O level-shifting)                                                                                                                                            | 0.7 x V <sub>IO</sub> |                    |                       |      |
| Tin Tingin leter input vertage                     |                                      |                                                  | Devices without the "V" suffix (5-V only)                                                                                                                                                   | 2                     |                    |                       | V    |
| $V_{IL}$                                           | Low-level input voltage              | Э                                                | Devices with the "V" suffix (I/O level-shifting)                                                                                                                                            |                       |                    | 0.3 x V <sub>IO</sub> |      |
|                                                    |                                      |                                                  | Devices without the "V" suffix (5-V only)                                                                                                                                                   |                       |                    | 8.0                   |      |
| I <sub>IH</sub>                                    | High-level input leakage             | ge current                                       | $TXD = V_{CC} = V_{IO} = 5.5 \text{ V}$                                                                                                                                                     | -2.5                  | 0                  | 1                     |      |
| I <sub>IL</sub>                                    | Low-level input leakag               | ·                                                | $TXD = 0 \text{ V}, V_{CC} = V_{IO} = 5.5 \text{ V}$                                                                                                                                        | -100                  | -25                | -7                    | μΑ   |
| $I_{lkg(OFF)}$                                     | Unpowered leakage c                  | urrent                                           | $TXD = 5.5 \text{ V}, V_{CC} = V_{IO} = 0 \text{ V}$                                                                                                                                        |                       | 0                  | 1                     |      |
| CI                                                 | Input capacitance                    |                                                  | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5 \text{ V}$                                                                                                      |                       | 5                  |                       | pF   |



## 7.7 Electrical Characteristics (continued)

Over recommended operating conditions with  $T_A = -55$ °C to 125°C (unless otherwise noted).

|                         | PARAMETE                                                                | R                      | TEST CONDITIONS                                                                                                                                               | MIN                   | TYP <sup>(1)</sup>    | MAX                   | UNIT |
|-------------------------|-------------------------------------------------------------------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| RXD Termina             | al (Can Receive Data Ou                                                 | tput)                  |                                                                                                                                                               |                       |                       |                       |      |
| V                       | High-level output volta                                                 |                        | Devices with the "V" suffix (I/O level-shifting), See Figure 8-2, I <sub>O</sub> = -2 mA.                                                                     | 0.8 × V <sub>IO</sub> |                       |                       |      |
| V <sub>OH</sub>         | rign-ievei output voita                                                 | ge                     | Devices without the "V" suffix (5V only), See Figure 8-2, I <sub>O</sub> = -2 mA.                                                                             | 4                     | 4.6                   |                       | V    |
|                         |                                                                         |                        | Devices with the "V" suffix (I/O level-shifting), See Figure 8-2, I <sub>O</sub> = +2 mA.                                                                     |                       |                       | 0.2 x V <sub>IO</sub> |      |
| V <sub>OL</sub>         | Low-level output voltage                                                |                        | Devices without the "V" suffix (5-V only),<br>See Figure 8-2,<br>I <sub>O</sub> = +2 mA.                                                                      |                       | 0.2                   | 0.4                   |      |
| I <sub>lkg(OFF)</sub>   | Unpowered leakage co                                                    | urrent                 | RXD = 5.5 V, V <sub>CC</sub> = 0 V, V <sub>IO</sub> = 0 V                                                                                                     | -1                    | 0                     | 1                     | μΑ   |
| Driver Electr           | rical Characteristics                                                   |                        |                                                                                                                                                               |                       |                       |                       |      |
|                         | Bus output voltage                                                      | CANH                   | See Figure 8-1 and Figure 9-3, TXD = 0 V,                                                                                                                     | 2.75                  |                       | 4.5                   |      |
| $V_{O(DOM)}$            | (dominant)                                                              | CANL                   | STB = 0 V, 50 $\Omega \le R_L \le 65 \Omega$ ,<br>$C_L$ = open, $R_{CM}$ = open                                                                               | 0.5                   |                       | 2.25                  |      |
| V <sub>O(REC)</sub>     | Bus output voltage (recessive)                                          | CANH and CANL          | See Figure 8-1 and Figure 9-3, TXD = $V_{CC}$ or $V_{IO}$ , $V_{IO} = V_{CC}$ , STB = 0 V , $R_L$ = open (no load), $R_{CM}$ = open                           | 2                     | 0.5 × V <sub>CC</sub> | 3                     |      |
|                         |                                                                         | CANH                   |                                                                                                                                                               | -0.1                  | 0                     | 0.1                   | V    |
| V <sub>O(STB)</sub>     | Bus output voltage (Standby mode)                                       | CANL                   | See Figure 8-1 and Figure 9-3, STB = V <sub>IO</sub> , $R_{I} = \text{open (no load)}, R_{CM} = \text{open}$                                                  | -0.1                  | 0                     | 0.1                   |      |
|                         | (Otanuby mode)                                                          | CANH - CANL            | TIL - open (no load), NCM - open                                                                                                                              | -0.2                  | 0                     | 0.2                   |      |
|                         | Differential output voltage (dominant)                                  | CANH - CANL            | See Figure 8-1 and Figure 9-3, TXD = 0 V, STB = 0 V, $45 \Omega \le R_L < 50 \Omega$ , $C_L$ = open, $R_{CM}$ = open                                          | 1.4                   |                       | 3                     |      |
| $V_{OD(DOM)}$           |                                                                         |                        | See Figure 8-1 and Figure 9-3, TXD = 0 V, STB = 0 V, $50 \Omega \le R_L \le 65 \Omega$ , $C_L$ = open, $R_{CM}$ = open                                        | 1.5                   |                       | 3                     |      |
|                         |                                                                         |                        | See Figure 8-1 and Figure 9-3, TXD = 0 V, STB = 0 V, $R_L$ = 2240 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                                                    | 1.5                   |                       | 5                     |      |
| .,                      | Differential output                                                     | CANILL CANIL           | See Figure 8-1 and Figure 9-3, TXD = $V_{CC}$ , STB = 0 V, $R_L$ = 60 $\Omega$ , $C_L$ = open, $R_{CM}$ = open                                                | -120                  |                       | 12                    | mV   |
| V <sub>OD(REC)</sub>    | voltage (recessive)                                                     | CANH - CANL            | See Figure 8-1 and Figure 9-3, TXD = $V_{CC}$ , STB = 0 V, $R_L$ = open (no load), $C_L$ = open, $R_{CM}$ = open                                              | -50                   |                       | 50                    | IIIV |
| V <sub>SYM</sub>        | Output symmetry (don<br>( V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> ) |                        | See Figure 8-1 and Figure 10-2, STB at 0 V, $R_{term} = 60 \ \Omega$ , $C_{split} = 4.7 \ nF$ , $C_L = open$ , $R_{CM} = open$ , $T_{XD} = 250 \ kHz$ , 1 MHz | 0.9                   |                       | 1.1                   | V/V  |
| V <sub>SYM_DC</sub>     | DC Output symmetry (                                                    | dominant or recessive) | See Figure 8-1 and Figure 9-3, STB = 0 V,<br>$R_L = 60 \Omega$ , $C_L = open$ , $R_{CM} = open$                                                               | -0.4                  |                       | 0.4                   | V    |
|                         | Short-circuit steady-sta                                                | ate output current,    | See Figure 9-3 and Figure 8-7, STB at 0 V, V <sub>CANH</sub> = -5 V to 40 V, CANL = open, TXD = 0 V                                                           | -100                  |                       |                       | mΛ   |
| I <sub>OS(SS_DOM)</sub> | dominant, Normal mod                                                    | de                     | See Figure 9-3 and Figure 8-7, STB at 0 V, V <sub>CANL</sub> = -5 V to 40 V, CANH = open, TXD = 0 V                                                           |                       |                       | 100                   | mA   |
| I <sub>OS(SS_REC)</sub> | Short-circuit steady-starecessive, Normal mod                           |                        | See Figure 9-3 and Figure 8-7, STB at 0 V,<br>-27 V ≤ V <sub>BUS</sub> ≤ 32 V,<br>Where V <sub>BUS</sub> = CANH = CANL, TXD = V <sub>CC</sub>                 | -5                    |                       | 5                     | mA   |



# 7.7 Electrical Characteristics (continued)

Over recommended operating conditions with  $T_A = -55$ °C to 125°C (unless otherwise noted).

|                                               | PARAMETER                                                                                 | TEST CONDITIONS                                                                                                                                          | MIN      | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|-----------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|------|------|--|
| Receiver Elec                                 | ctrical Characteristics                                                                   |                                                                                                                                                          | <u> </u> | <u> </u>           |      |      |  |
| V <sub>CM</sub>                               | Common mode range, Normal mode                                                            | See Figure 8-2 and Table 8-1, STB = 0 V                                                                                                                  | -30      |                    | +30  | V    |  |
| V <sub>IT+</sub>                              | Positive-going input threshold voltage, Normal mode                                       | See Figure 8-2, Table 9-5 and Table 8-1,                                                                                                                 |          |                    | 900  |      |  |
| V <sub>IT</sub>                               | Negative-going input threshold voltage, Normal mode                                       | STB = $0 \text{ V}$ , $-20 \text{ V} \le \text{V}_{CM} \le +20 \text{ V}$                                                                                | 500      |                    |      |      |  |
| V <sub>IT+</sub>                              | Positive-going input threshold voltage, Normal mode                                       | See Figure 8-2, Table 9-5 and Table 8-1,                                                                                                                 |          |                    | 1000 | mV   |  |
| V <sub>IT</sub>                               | Negative-going input threshold voltage, Normal mode                                       | STB = $0 \text{ V}$ , $-30 \text{ V} \le \text{V}_{CM} \le +30 \text{ V}$                                                                                | 400      |                    |      |      |  |
|                                               |                                                                                           | See Figure 8-2, Table 9-5 and Table 8-1,<br>STB = 0 V                                                                                                    |          | 120                |      |      |  |
|                                               |                                                                                           | Devices with the "V" suffix (I/O level-shifting), See Figure 8-2, Table 9-5 and Table 8-1, STB = $V_{IO}$ , 4.5 V $\leq$ $V_{IO} \leq$ 5.5 V             | -12      |                    | 12   |      |  |
| V <sub>CM</sub>                               | Common mode range, Standby mode                                                           | Devices with the "V" suffix (I/O level-shifting), See Figure 8-2, Table 9-5 and Table 8-1, STB = $V_{IO}$ , $3.0 \text{ V} \le V_{IO} \le 4.5 \text{ V}$ | -2       |                    | +7   | V    |  |
|                                               |                                                                                           | Devices without the "V" suffix (5V only), See Figure 8-2, Table 9-5 and Table 8-1, STB = $V_{CC}$                                                        | -12      |                    | 12   |      |  |
| V <sub>IT(STANDBY)</sub>                      | Input threshold voltage, Standby mode                                                     | STB = V <sub>CC</sub> or V <sub>IO</sub>                                                                                                                 | 400      |                    | 1150 | mV   |  |
| I <sub>LKG(IOFF)</sub>                        | Power-off (unpowered) bus input leakage current                                           | CANH = CANL = 5 V, V <sub>CC</sub> = V <sub>IO</sub> = 0 V                                                                                               | -        |                    | 4.8  | μΑ   |  |
| Cı                                            | Input capacitance to ground (CANH or CANL)                                                | $TXD = V_{CC}, V_{IO} = V_{CC}$                                                                                                                          | -        | 24                 | 30   | nE   |  |
| C <sub>ID</sub>                               | Differential input capacitance (CANH to CANL)                                             | $TXD = V_{CC}, V_{IO} = V_{CC}$                                                                                                                          |          | 12                 | 15   | pF   |  |
| R <sub>ID</sub> Differential input resistance |                                                                                           | TXD = V <sub>CC</sub> = V <sub>IO</sub> = 5 V, STB = 0 V,                                                                                                | 30       |                    | 80   | kO   |  |
| R <sub>IN</sub>                               | Input resistance (CANH or CANL)                                                           | -30 V ≤ V <sub>CM</sub> ≤ +30 V                                                                                                                          | 15       |                    | 40   | kΩ   |  |
| R <sub>IN(M)</sub>                            | Input resistance matching:<br>[1 - R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> ] × 100% | V <sub>CANH</sub> = V <sub>CANL</sub> = 5 V                                                                                                              | -2%      |                    | +2%  |      |  |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5 V and  $V_{IO}$  = 5 V (if applicable),  $R_L$  = 60  $\Omega$ .



# 7.8 Switching Characteristics

Over recommended operating conditions with  $T_A$  = -55°C to 125°C (unless otherwise noted)

|                                                     | PARAMETER                                                                            | TEST CONDITIONS                                                                    | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|-----------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----|--------------------|-----|------|
| Device Switch                                       | ing Characteristics                                                                  |                                                                                    |     | <u>'</u>           | •   |      |
| t <sub>PROP(LOOP1)</sub>                            | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | See Figure 8-4, STB = 0 V,<br>$R_L = 60 \Omega$ ,                                  |     | 100                | 160 | ns   |
| t <sub>PROP(LOOP2)</sub>                            | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | $C_L = 100 \text{ pF}, C_{L(RXD)} = 15 \text{ pF}$                                 |     | 110                | 175 | 115  |
| t <sub>MODE</sub>                                   | Mode change time, from Normal to Standby or from Standby to Normal                   | See Figure 8-3                                                                     |     | 9                  | 45  | μs   |
| t <sub>WK_FILTER</sub>                              | Filter time for valid wake up pattern                                                |                                                                                    | 0.5 |                    | 1.8 | μs   |
| Driver Switchi                                      | ng Characteristics                                                                   |                                                                                    |     |                    |     |      |
| t <sub>pHR</sub>                                    | Propagation delay time, high TXD to driver recessive (dominant to recessive)         |                                                                                    |     | 75                 |     |      |
| t <sub>pLD</sub>                                    | Propagation delay time, low TXD to driver dominant (recessive to dominant)           | See Figure 8-1, STB = 0 V, $R_L = 60 \Omega$ ,                                     |     | 55                 |     | ns   |
| t <sub>sk(p)</sub>                                  | Pulse skew ( t <sub>pHR</sub> - t <sub>pLD</sub>  )                                  | C <sub>L</sub> = 100 pF, R <sub>CM</sub> = open                                    |     | 20                 |     |      |
| t <sub>R</sub> Differential output signal rise time |                                                                                      |                                                                                    |     | 45                 |     |      |
| t <sub>F</sub>                                      | Differential output signal fall time                                                 |                                                                                    |     | 45                 |     |      |
| t <sub>TXD_DTO</sub>                                | Dominant timeout                                                                     | See Figure 8-6, STB = 0 V,<br>R <sub>L</sub> = 60 $\Omega$ , C <sub>L</sub> = open | 1.2 |                    | 3.8 | ms   |
| Receiver Switch                                     | ching Characteristics                                                                |                                                                                    |     |                    |     |      |
| t <sub>pRH</sub>                                    | Propagation delay time, bus recessive input to high output (Dominant to Recessive)   |                                                                                    |     | 65                 |     | ns   |
| t <sub>pDL</sub>                                    | Propagation delay time, bus dominant input to low output (Recessive to Dominant)     | See Figure 8-2, STB = 0 V,<br>C <sub>L(RXD)</sub> = 15 pF                          |     | 50                 |     | ns   |
| t <sub>R</sub>                                      | RXD Output signal rise time                                                          |                                                                                    |     | 10                 |     | ns   |
| t <sub>F</sub>                                      | RXD Output signal fall time                                                          |                                                                                    |     | 10                 |     | ns   |
| FD Timing Par                                       | ameters                                                                              |                                                                                    |     |                    |     |      |
|                                                     | Bit time on CAN bus output pins with $t_{BIT(TXD)}$ = 500 ns, all devices            |                                                                                    | 435 |                    | 530 |      |
| <sup>t</sup> BIT(BUS)                               | Bit time on CAN bus output pins with $t_{BIT(TXD)}$ = 200 ns, G device variants only |                                                                                    | 155 |                    | 210 |      |
|                                                     | Bit time on RXD output pins with $t_{BIT(TXD)}$ = 500 ns, all devices                | See Figure 8-5 , STB = 0 V,<br>R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 100 pF,     | 400 |                    | 550 |      |
| t <sub>BIT(RXD)</sub>                               | Bit time on RXD output pins with $t_{BIT(TXD)}$ = 200 ns, G device variants only     | $C_{L(RXD)}$ = 15 pF,<br>$\Delta t_{REC}$ = $t_{BIT(RXD)}$ - $t_{BIT(BUS)}$        | 120 |                    | 220 | ns   |
| Λt                                                  | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 500 ns, all devices            |                                                                                    | -65 |                    | 40  |      |
| ∆t <sub>REC</sub>                                   | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 200 ns, G device variants only |                                                                                    | -45 |                    | 15  |      |

<sup>(1)</sup> All typical values are at 25°C and supply voltages of  $V_{CC}$  = 5 V and  $V_{IO}$  = 5 V (if applicable),  $R_L$  = 60  $\Omega$ 



# 7.9 Typical Characteristics





## **8 Parameter Measurement Information**



Figure 8-1. Driver Test Circuit and Measurement



Copyright © 2016, Texas Instruments Incorporated

Figure 8-2. Receiver Test Circuit and Measurement

Table 8-1. Receiver Differential Input Voltage Threshold Test

| INPUT (See        | Receiver Test Circuit and M | ОИТ     | PUT |                 |
|-------------------|-----------------------------|---------|-----|-----------------|
| V <sub>CANH</sub> | V <sub>CANL</sub>           | R)      | KD  |                 |
| -29.5 V           | -30.5 V                     | 1000 mV | L   |                 |
| 30.5 V            | 29.5 V                      | 1000 mV | L   |                 |
| -19.55 V          | -19.55 V -20.45 V           |         | L   | V <sub>OL</sub> |
| 20.45 V           | 19.55 V                     | 900 mV  | L   |                 |
| -19.75 V          | -20.25 V                    | 500 mV  | Н   |                 |
| 20.25 V           | 19.75 V                     | 500 mV  | Н   |                 |
| -29.8 V           | -30.2 V                     | 400 mV  | Н   | V <sub>OH</sub> |
| 30.2 V            | 29.8 V                      | 400 mV  | Н   |                 |
| Open              | Open                        | X       | Н   |                 |

 $V_{\text{IH}}$ 

0V

 $V_{\text{OH}} \\$ 

 $V_{\text{OL}} \\$ 





Copyright © 2016, Texas Instruments Incorporated

Figure 8-3. t<sub>MODE</sub> Test Circuit and Measurement



Copyright © 2016, Texas Instruments Incorporated

Figure 8-4. T<sub>PROP(LOOP)</sub> Test Circuit and Measurement





Figure 8-5. CAN FD Timing Parameter Measurement



Copyright © 2016, Texas Instruments Incorporated

Figure 8-6. TXD Dominant Timeout Test Circuit and Measurement

Copyright © 2016, Texas Instruments Incorporated

TXD

CANH los

200 µs

VBUS

VBUS

OV

VBUS

VBU

Figure 8-7. Driver Short Circuit Current Test and Measurement



# 9 Detailed Description

# 9.1 Overview

These CAN transceivers meet the ISO11898-2 (2016) High Speed CAN (Controller Area Network) physical layer standard. They are designed for data rates in excess of 1 Mbps for CAN FD and enhanced timing margin / higher data rates in long and highly-loaded networks. These devices provide many protection features to enhance device and CAN robustness.

# 9.2 Functional Block Diagram





## 9.3 Feature Description

### 9.3.1 TXD Dominant Timeout (DTO)

During normal mode (the only mode where the CAN driver is active), the TXD DTO circuit prevents the transceiver from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period  $t_{TXD\_DTO}$ . The DTO circuit timer starts on a falling edge on TXD. The DTO circuit disables the CAN bus driver if no rising edge is seen before the timeout period expires. This frees the bus for communication between other nodes on the network. The CAN driver is re-activated when a recessive signal is seen on the TXD terminal, thus clearing the TXD DTO condition. The receiver and RXD terminal still reflect activity on the CAN bus, and the bus terminals are biased to the recessive level during a TXD dominant timeout.



Figure 9-1. Example Timing Diagram for TXD DTO

#### **Note**

The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. This, along with the  $t_{TXD\_DTO}$  minimum, limits the minimum data rate. Calculate the minimum transmitted data rate by: Minimum Data Rate = 11 /  $t_{TXD\_DTO}$ .

# 9.3.2 Thermal Shutdown (TSD)

If the junction temperature of the device exceeds the thermal shutdown threshold ( $T_{TSD}$ ), the device turns off the CAN driver circuits thus blocking the TXD-to-bus transmission path. The CAN bus terminals are biased to the recessive level during a thermal shutdown, and the receiver-to-RXD path remains operational. The shutdown condition is cleared when the junction temperature drops at least the thermal shutdown hysteresis temperature ( $T_{TSD}$  HYS) below the thermal shutdown temperature ( $T_{TSD}$ ) of the device.

## 9.3.3 Undervoltage Lockout

The supply terminals have undervoltage detection that places the device in protected mode. This protects the bus during an undervoltage event on either the  $V_{CC}$  or  $V_{IO}$  supply terminals.

Table 9-1. Undervoltage Lockout 5 V Only Devices (Devices without the "V" Suffix)

| V <sub>CC</sub>     | DEVICE STATE(1) | BUS OUTPUT     | RXD                        |
|---------------------|-----------------|----------------|----------------------------|
| > UV <sub>VCC</sub> | Normal          | Per TXD        | Mirrors Bus <sup>(2)</sup> |
| < UV <sub>VCC</sub> | Protected       | High Impedance | High Impedance             |

- (1) See the V<sub>IT</sub> section of the Electrical Characteristics.
- (2) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

Table 9-2. Undervoltage Lockout I/O Level Shifting Devices (Devices with the "V" Suffix)

| V <sub>cc</sub>     | V <sub>IO</sub>     | DEVICE STATE                | BUS OUTPUT     | RXD                                 |
|---------------------|---------------------|-----------------------------|----------------|-------------------------------------|
| > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal                      | Per TXD        | Mirrors Bus <sup>(1)</sup>          |
|                     |                     | STB = High: Standby Mode    | Recessive      | Bus Wake RXD Request <sup>(2)</sup> |
| < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | STB =Low: Protected<br>Mode | High Impedance | High (Recessive)                    |
| > UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                   | High Impedance | High Impedance                      |
| < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected                   | High Impedance | High Impedance                      |

- (1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.
- (2) Refer to Section 9.4.3.1

#### Note

After an undervoltage condition is cleared and the supplies have returned to valid levels, the device typically resumes normal operation within  $50 \mu s$ .

#### 9.3.4 Unpowered Device

The device is designed to be 'ideal passive' or 'no load' to the CAN bus if it is unpowered. The bus terminals (CANH, CANL) have extremely low leakage currents when the device is unpowered to avoid loading down the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains in operation. The logic terminals also have extremely low leakage currents when the device is unpowered to avoid loading down other circuits that may remain powered.

#### 9.3.5 Floating Terminals

These devices have internal pull ups on critical terminals to place the device into known states if the terminals float. The TXD terminal is pulled up to  $V_{CC}$  or  $V_{IO}$  to force a recessive input level if the terminal floats. The STB terminal is also pulled up to force the device into low power Standby mode if the terminal floats.

## 9.3.6 CAN Bus Short Circuit Current Limiting

The device has two protection features that limit the short circuit current when a CAN bus line is short-circuit fault condition: driver current limiting (both dominant and recessive states) and TXD dominant state time out to prevent permanent higher short circuit current of the dominant state during a system fault. During CAN communication the bus switches between dominant and recessive states, thus the short circuit current may be viewed either as the instantaneous current during each bus state or as an average current of the two states. For system current (power supply) and power considerations in the termination resistors and common-mode choke ratings, use the average short circuit current. Determine the ratio of dominant and recessive bits by the data in the CAN frame plus the following factors of the protocol and PHY that force either recessive or dominant at certain times:

- · Control fields with set bits
- Bit stuffing
- Interframe space



TXD dominant time out (fault case limiting)

These ensure a minimum recessive amount of time on the bus even if the data field contains a high percentage of dominant bits. The short circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short circuit currents. The average short circuit current may be calculated with the following formula:

$$I_{OS(AVG)}$$
 = %Transmit × [(%REC\_Bits ×  $I_{OS(SS)}$  REC) + (%DOM\_Bits ×  $I_{OS(SS)}$  DOM)] + [%Receive ×  $I_{OS(SS)}$  REC] (1)

#### Where:

- I<sub>OS(AVG)</sub> is the average short circuit current
- %Transmit is the percentage the node is transmitting CAN messages
- %Receive is the percentage the node is receiving CAN messages
- %REC Bits is the percentage of recessive bits in the transmitted CAN messages
- %DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages
- I<sub>OS(SS)</sub> REC is the recessive steady state short circuit current
- I<sub>OS(SS)</sub> DOM is the dominant steady state short circuit current

#### Note

Consider the short circuit current and possible fault cases of the network when sizing the power ratings of the termination resistance and other network components.

## 9.3.7 Digital Inputs and Outputs

# 9.3.7.1 Devices with V<sub>CC</sub> Only (Devices without the "V" Suffix):

The 5-V  $V_{CC}$  only devices are supplied by a single 5-V rail. The digital inputs have TTL input thresholds and are therefore 5 V and 3.3 V compatible. The RXD outputs on these devices are driven to the  $V_{CC}$  rail for logic high output. Additionally, the TXD and STB pins are internally pulled up to  $V_{CC}$ . The internal bias of the mode pins may only place the device into a known state if the terminals float, they may not be adequate for system-level biasing during transients or noisy environments.

#### Note

TXD pull up strength and CAN bit timing require special consideration when these devices are used with CAN controllers with an open-drain TXD output. An adequate external pull up resistor must be used to ensure that the CAN controller output of the microcontroller maintains adequate bit timing to the TXD input.

# 9.3.7.2 Devices with V<sub>IO</sub> I/O Level Shifting (Devices with "V" Suffix):

These devices use a 5 V  $V_{CC}$  power supply for the CAN driver and high speed receiver blocks. These transceivers have a second power supply for I/O level-shifting ( $V_{IO}$ ). This supply is used to set the CMOS input thresholds of the TXD and pins and the RXD high level output voltage. Additionally, the internal pull ups on TXD and STB are pulled up to  $V_{IO}$ .



### 9.4 Device Functional Modes

The device has two main operating modes: Normal mode and Standby mode. Operating mode selection is made via the STB input terminal.

| Table 9 | -3. Op | erating | Modes |
|---------|--------|---------|-------|
|---------|--------|---------|-------|

| STB Terminal | MODE         | DRIVER         | RECEIVER                                               | RXD Terminal                              |
|--------------|--------------|----------------|--------------------------------------------------------|-------------------------------------------|
| LOW          | Normal Mode  | Enabled (ON)   | Enabled (ON)                                           | Mirrors Bus State <sup>(1)</sup>          |
| HIGH         | Standby Mode | Disabled (OFF) | Disabled (OFF) (Low<br>Power Bus Monitor is<br>Active) | High (Unless valid WUP has been received) |

(1) Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive.

#### 9.4.1 CAN Bus States

The CAN bus has two states during powered operation of the device: *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the TXD and RXD terminal. A recessive bus state is when the bus is biased to  $V_{CC}$  / 2 via the high-resistance internal input resistors  $R_{IN}$  of the receiver, corresponding to a logic high on the TXD and RXD terminals.



Figure 9-2. Bus States (Physical Bit Representation)



A: Normal Modes

B: Standby Mode (Low Power)

Figure 9-3. Bias Unit (Recessive Common Mode Bias) and Receiver



#### 9.4.2 Normal Mode

Select the *Normal mode* of device operation by setting STB terminal low. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver translates a digital input on TXD to a differential output on CANH and CANL. The receiver translates the differential signal from CANH and CANL to a digital output on RXD.

#### 9.4.3 Standby Mode

Activate low power Standby mode by setting STB terminal high. In this mode the bus transmitter will not send data nor will the normal mode receiver accept data as the bus lines are biased to ground minimizing the system supply current. Only the low power receiver will be actively monitoring the bus for activity. RXD indicates a valid wake up event after a wake-up pattern (WUP) has been detected on the Bus. The low power receiver is powered using only the  $V_{IO}$  pin. This allows  $V_{CC}$  to be removed reducing power consumption further.

The bus lines are biased to ground in Standby mode to minimize the required system supply current. The low power receiver is supplied by  $V_{IO}$  and is capable of detecting CAN bus activity even if  $V_{IO}$  is the only supply voltage available to the transceiver.

# 9.4.3.1 Remote Wake Request via Wake Up Pattern (WUP) in Standby Mode

The family offers a remote wake request feature that is used to indicate to the host microcontroller that the bus is active and the node should return to normal operation.

These devices use the multiple filtered dominant wake up pattern (WUP) from the ISO11898-2 (2016) to qualify bus activity. Once a valid WUP has been received the wake request will be indicated to the microcontroller by a falling edge and low corresponding to a "filtered" dominant on the RXD output terminal.

The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. These filtered dominant, recessive, dominant pulses do not need to occur in immediate succession. There is no timeout that will occur between filtered bits of the WUP. Once a full WUP has been detected the device will continue to drive the RXD output low every time an additional filtered dominant signal is received from the bus.

For a dominant or recessive signal to be considered "filtered", the bus must continually remain in that state for more than  $t_{WK\ FILTER}$ . Due to variability in the  $t_{WK\ FILTER}$ , the following three scenarios can exist:

- 1. Bus signals that last less than  $t_{WK\_FILTER(MIN)}$  will never be detected as part of a valid WUP
- Bus signals that last more than t<sub>WK\_FILTER(MIN)</sub> but less than t<sub>WK\_FILTER(MAX)</sub> may be detected as part of a valid WUP
- 3. Bus signals that last more than t<sub>WK FILTER(MAX)</sub> will always be detected as part of a valid WUP

Once the first filtered dominant signal is received, the device is now waiting on a filtered recessive signal, other bus traffic will not reset the bus monitor. Once the filtered recessive signal is received, the monitor is now waiting on a second filtered dominant signal, and again other bus traffic will not reset the monitor. After reception of the full WUP, the device will transition to driving the RXD output pin low for the remainder of any dominant signal that remains on the bus for longer than  $t_{WK\ FILTER}$ .



Figure 9-4. Wake Up Pattern (WUP)



#### 9.4.4 Driver and Receiver Function Tables

## **Table 9-4. Driver Function Table**

| DEVICE      | INP       | UTS                    | OUTI                | DRIVEN BUS STATE    |                  |
|-------------|-----------|------------------------|---------------------|---------------------|------------------|
|             | STB (1)   | TXD <sup>(1)</sup> (2) | CANH <sup>(1)</sup> | CANL <sup>(1)</sup> | DRIVEN BUS STATE |
|             |           | L                      | Н                   | L                   | Dominant         |
| All Devices | _         | H or Open              | Z                   | Z                   | Recessive        |
|             | H or Open | X                      | Z                   | Z                   | Recessive        |

- (1) H = high level, L = low level, X = irrelevant, Z = common mode (recessive) bias to V<sub>CC</sub> / 2. See CAN Bus States for bus state and common mode bias information.
- (2) Devices have an internal pull up to V<sub>CC</sub> or V<sub>IO</sub> on TXD terminal. If the TXD terminal is open, the terminal is pulled high and the transmitter remain in recessive (non-driven) state.

#### **Table 9-5. Receiver Function Table**

| DEVICE MODE | CAN DIFFERENTIAL INPUTS  V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | BUS STATE | RXD TERMINAL <sup>(1)</sup> |
|-------------|----------------------------------------------------------------------------------|-----------|-----------------------------|
|             | $V_{ID} \ge V_{IT+(MAX)}$                                                        | Dominant  | L(2)                        |
| Normal      | $V_{\text{IT-(MIN)}} < V_{\text{ID}} < V_{\text{IT+(MAX)}}$                      | ?         | ?(2)                        |
| Normal      | $V_{ID} \le V_{IT-(MIN)}$                                                        | Recessive | H <sup>(2)</sup>            |
|             | Open (V <sub>ID</sub> ≈ 0 V)                                                     | Open      | Н                           |

- (1) H = high level, L = low level, ? = indeterminate.
- (2) See Receiver Electrical Characteristics section for input thresholds.



# 10 Application Information Disclaimer

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## 10.1 Application Information

These CAN transceivers are typically used in applications with a host microprocessor or FPGA that includes the data link layer portion of the CAN protocol. Below are typical application configurations for both 5 V and 3.3 V microprocessor applications. The bus termination is shown for illustrative purposes.

## 10.2 Typical Applications



Figure 10-1. Typical CAN Bus Application

## 10.2.1 Design Requirements

# 10.2.1.1 Bus Loading, Length and Number of Nodes

The ISO 11898-2 Standard specifies a maximum bus length of 40 m and maximum stub length of 0.3 m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A large number of nodes requires transceivers with high input impedance such as the TCAN1042 family of transceivers.

Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2. They have made system-level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, DeviceNet and NMEA2000.

The TCAN1042 family is specified to meet the 1.5 V requirement with a  $50\Omega$  load, incorporating the worst case including parallel transceivers. The differential input resistance of the TCAN1042 family is a minimum of  $30~k\Omega$ . If 100~TCAN1042 family transceivers are in parallel on a bus, this is equivalent to a  $300\Omega$  differential load worst case. That transceiver load of  $300~\Omega$  in parallel with the  $60\Omega$  gives an equivalent loading of  $50~\Omega$ . Therefore, the TCAN1042 family theoretically supports up to 100~transceivers on a single bus segment. However, for CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes is typically much lower. Bus length may also be extended beyond the original ISO 11898 standard of 40~tm by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1~tm with changes in the termination resistance, cabling, less than 64~tm nodes and significantly lowered data rate.



This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. In using this flexibility comes the responsibility of good network design and balancing these tradeoffs.

### 10.2.2 Detailed Design Procedures

#### 10.2.2.1 CAN Termination

The ISO 11898 standard specifies the interconnect to be a twisted pair cable (shielded or unshielded) with  $120-\Omega$  characteristic impedance ( $Z_{\rm O}$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus, the termination must be carefully placed so that two terminations always exist on the network.

Termination may be a single  $120-\Omega$  resistor at the end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used. (See Figure 10-2). Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common-mode voltages at the start and end of message transmissions.



Copyright © 2016, Texas Instruments Incorporated

Figure 10-2. CAN Bus Termination Concepts

The family of transceivers have variants for both 5-V only applications and applications where level shifting is needed for a 3.3-V microcontroller.





Figure 10-3. Typical CAN Bus Application Using 5V CAN Controller



Figure 10-4. Typical CAN Bus Application Using 3.3 V CAN Controller



### 10.2.3 Application Curves



Figure 10-5. I<sub>CC</sub> Dominant Current over V<sub>CC</sub> Supply Voltage

# 11 Power Supply Recommendations

These devices are designed to operate from a  $V_{CC}$  input supply voltage range between 4.5 V and 5.5 V. Some devices have an output level shifting supply input,  $V_{IO}$ , designed for a range between 3 V and 5.5 V. Both supply inputs must be well regulated. A bulk capacitance, typically 4.7  $\mu$ F, should be placed near the CAN transceiver's main  $V_{CC}$  supply output, and in addition a bypass capacitor, typically 0.1  $\mu$ F, should be placed as close to the device  $V_{CC}$  and  $V_{IO}$  supply terminals. This helps to reduce supply voltage ripple present on the outputs of the switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes and traces.



# Layout

Robust and reliable bus node design often requires the use of external transient protection device in order to protect against EFT and surge transients that may occur in industrial environments. Because ESD and transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high-frequency layout techniques must be applied during PCB design. The family comes with high on-chip IEC ESD protection, but if higher levels of system level immunity are desired external TVS diodes can be used. TVS diodes and bus filtering capacitors should be placed as close to the on-board connectors as possible to prevent noisy transient events from propagating further into the PCB and system.

# 12.1 Layout Guidelines

- Place the protection and filtering circuitry as close to the bus connector, J1, to prevent transients, ESD and noise from propagating onto the board. In this layout example a transient voltage suppression (TVS) device, D1, has been used for added protection. The production solution can be either bi-directional TVS diode or varistor with ratings matching the application requirements. This example also shows optional bus filter capacitors C4 and C5. Additionally (not shown) a series common mode choke (CMC) can be placed on the CANH and CANL lines between the transceiver U1 and connector J1.
- Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device.
- Use supply (V<sub>CC</sub>) and ground planes to provide low inductance.

#### Note

High-frequency currents follows the path of least impedance and not the path of least resistance.

- Use at least two vias for supply (V<sub>CC</sub>) and ground connections of bypass capacitors and protection devices to minimize trace and via inductance.
- Bypass and bulk capacitors should be placed as close as possible to the supply terminals of transceiver, examples are C1, C2 on the V<sub>CC</sub> supply and C6 and C7 on the V<sub>IO</sub> supply.
- Bus termination: this layout example shows split termination. This is where the termination is split into two resistors, R6 and R7, with the center or split tap of the termination connected to ground via capacitor C3. Split termination provides common mode filtering for the bus. When bus termination is placed on the board instead of directly on the bus, additional care must be taken to ensure the terminating node is not removed from the bus thus also removing the termination. See the application section for information on power ratings needed for the termination resistor(s).
- To limit current of digital lines, serial resistors may be used. Examples are R2, R3, and R4. These are not required.
- Terminal 1: R1 is shown optionally for the TXD input of the device. If an open drain host processor is used, this is mandatory to ensure the bit timing into the device is met.
- Terminal 5: For "V" variants of the family, bypass capacitors should be placed as close to the pin as possible (example C6 and C7). For device options without V<sub>IO</sub> I/O level shifting, this pin is not internally connected and can be left floating or tied to any existing net, for example a split pin connection.
- Terminal 8: is shown assuming the mode terminal, STB, will be used. If the device will only be used in normal mode, R4 is not needed and R5 could be used for the pull down resistor to GND.



# 12.2 Layout Example



Figure 12-1. Layout Example



# 12 Device and Documentation Support

# 12.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 12.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.3 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 12.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.





www.ti.com

13-Oct-2023

# **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|-------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| TCAN1042DQ1       | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    |         |
| TCAN1042DRBRQ1    | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042DRBTQ1    | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042DRQ1      | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    | Samples |
| TCAN1042GDQ1      | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    |         |
| TCAN1042GDRBRQ1   | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042GDRBTQ1   | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042GDRQ1     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    | Samples |
| TCAN1042GVDQ1     | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                   |         |
| TCAN1042GVDRBRQ1  | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                   | Samples |
| TCAN1042GVDRBTQ1  | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                   | Samples |
| TCAN1042GVDRQ1    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                   | Samples |
| TCAN1042HDQ1      | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    |         |
| TCAN1042HDRBRQ1   | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042HDRBTQ1   | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042HDRQ1     | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    | Samples |
| TCAN1042HGDQ1     | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    |         |
| TCAN1042HGDRBRQ1  | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042HGDRBTQ1  | ACTIVE     | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042                    | Samples |
| TCAN1042HGDRQ1    | ACTIVE     | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042                    | Samples |
| TCAN1042HGVDQ1    | LIFEBUY    | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                   |         |
| TCAN1042HGVDRBRQ1 | ACTIVE     | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                   | Samples |



www.ti.com 13-Oct-2023

| Orderable Device  | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|-------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
|                   | (1)     |              |                    |      | ,              | (2)          | (6)                           | (5)                 |              | (4/3)                |         |
| TCAN1042HGVDRBTQ1 | ACTIVE  | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                | Samples |
| TCAN1042HGVDRQ1   | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                | Samples |
| TCAN1042HVDQ1     | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                |         |
| TCAN1042HVDRBRQ1  | ACTIVE  | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                | Samples |
| TCAN1042HVDRBTQ1  | ACTIVE  | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                | Samples |
| TCAN1042HVDRQ1    | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                | Samples |
| TCAN1042VDQ1      | LIFEBUY | SOIC         | D                  | 8    | 75             | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                |         |
| TCAN1042VDRBRQ1   | ACTIVE  | SON          | DRB                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                | Samples |
| TCAN1042VDRBTQ1   | ACTIVE  | SON          | DRB                | 8    | 250            | RoHS & Green | NIPDAU   SN                   | Level-2-260C-1 YEAR | -55 to 125   | 1042V                | Samples |
| TCAN1042VDRQ1     | ACTIVE  | SOIC         | D                  | 8    | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM  | -55 to 125   | 1042V                | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Oct-2023

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TCAN1042H-Q1, TCAN1042HG-Q1, TCAN1042HGV-Q1, TCAN1042HV-Q1:

Catalog: TCAN1042H, TCAN1042HG, TCAN1042HGV, TCAN1042HV

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com 23-Jun-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1042DRBRQ1   | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042DRBTQ1   | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042DRQ1     | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042GDRBRQ1  | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042GDRBTQ1  | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042GDRQ1    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042GVDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042GVDRBTQ1 | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042GVDRQ1   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042HDRBRQ1  | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HDRBTQ1  | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HDRQ1    | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042HGDRBRQ1 | SON             | DRB                | 8    | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HGDRBTQ1 | SON             | DRB                | 8    | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HGDRQ1   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042HGDRQ1   | SOIC            | D                  | 8    | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

| Device            | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TCAN1042HGVDRBRQ1 | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HGVDRBTQ1 | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HGVDRQ1   | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042HVDRBRQ1  | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HVDRBTQ1  | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042HVDRQ1    | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TCAN1042VDRBRQ1   | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042VDRBTQ1   | SON             | DRB                | 8 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.0        | 8.0        | 12.0      | Q2               |
| TCAN1042VDRQ1     | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.5                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |



www.ti.com 23-Jun-2023



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1042DRBRQ1    | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042DRBTQ1    | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042DRQ1      | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042GDRBRQ1   | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042GDRBTQ1   | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042GDRQ1     | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042GVDRBRQ1  | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042GVDRBTQ1  | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042GVDRQ1    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042HDRBRQ1   | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042HDRBTQ1   | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042HDRQ1     | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042HGDRBRQ1  | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042HGDRBTQ1  | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042HGDRQ1    | SOIC         | D               | 8    | 2500 | 356.0       | 356.0      | 35.0        |
| TCAN1042HGDRQ1    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042HGVDRBRQ1 | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042HGVDRBTQ1 | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TCAN1042HGVDRQ1  | SOIC         | D               | 8    | 2500 | 340.5       | 338.1      | 20.6        |
| TCAN1042HVDRBRQ1 | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042HVDRBTQ1 | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042HVDRQ1   | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |
| TCAN1042VDRBRQ1  | SON          | DRB             | 8    | 3000 | 346.0       | 346.0      | 35.0        |
| TCAN1042VDRBTQ1  | SON          | DRB             | 8    | 250  | 200.0       | 183.0      | 25.0        |
| TCAN1042VDRQ1    | SOIC         | D               | 8    | 2500 | 340.5       | 336.1      | 25.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-Jun-2023

### **TUBE**



\*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TCAN1042DQ1    | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042GDQ1   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042GVDQ1  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042HDQ1   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042HGDQ1  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042HGVDQ1 | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042HVDQ1  | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |
| TCAN1042VDQ1   | D            | SOIC         | 8    | 75  | 507    | 8      | 3940   | 4.32   |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L







#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## **PACKAGE OUTLINE**

PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.





NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.





NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.





SMALL OUTLINE INTEGRATED CIRCUIT



## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated