### ADCs for Direct RF Sampling

#### Tadipatri Uday Kiran Reddy - EE19BTECH11038

IIT Hyderabad

May 20, 2022





• ADC architecture for sampling at RF with low power and area.



- ADC architecture for sampling at RF with low power and area.
- High sampling rate with relatively slow circuits, Time-Interleaved ADC.



- ADC architecture for sampling at RF with low power and area.
- High sampling rate with relatively slow circuits, Time-Interleaved ADC.
- Minimize quantisation and noise error.

### Motivation for RF sampling



 Simpler hardware design due to elimination of analog frequency conversion.

### Motivation for RF sampling



- Simpler hardware design due to elimination of analog frequency conversion.
- Exploit the computing power of DSPs.

• Sample the input signal at reconstructable rate and then Quantize.

• Sample the input signal at reconstructable rate and then Quantize.

Types of converters,

• Sample the input signal at reconstructable rate and then Quantize.

Types of converters,

• Sample the input signal at reconstructable rate and then Quantize.

Types of converters,

• Nyquist-rate Converters, double the input bandwidth.

$$SQNR = 6.02ENOB + 1.76dB$$

• Sample the input signal at reconstructable rate and then Quantize.

Types of converters,

Nyquist-rate Converters, double the input bandwidth.

$$SQNR = 6.02ENOB + 1.76dB$$

ullet Oversampled Converters, very high sampling rate,  $\mathit{OSR} = rac{f_{\mathsf{s}}}{2f_{\mathsf{B}}}$ 

$$SQNR = 6.02ENOB + 1.76 + 10log(OSR)dB$$







• Difficult to construct S/H circuit with very high tracking BW.



- Difficult to construct S/H circuit with very high tracking BW.
- Due to Low pass nature RF signal will attenuate.

### Time-Interleaved ADC<sup>1</sup>



<sup>&</sup>lt;sup>1</sup>N. Kurosawa *et al.*, "Explicit analysis of channel mismatch effects in time-interleaved ADC systems," in IEEE Transactions on Circuits and Systems I: Fundamental Theory

### Time-Interleaved ADC<sup>1</sup>



• Required clock,  $f_{clk} = f_s/M$ 

<sup>&</sup>lt;sup>1</sup>N. Kurosawa *et al.*, "Explicit analysis of channel mismatch effects in time-interleaved ADC systems," in IEEE Transactions on Circuits and Systems I: Fundamental Theory

### Time-Interleaved ADC<sup>1</sup>



- Required clock,  $f_{clk} = f_s/M$
- Phase difference,  $\phi_i = \frac{2\pi(i-1)}{M}$

<sup>1</sup>N. Kurosawa et al., "Explicit analysis of channel mismatch effects in time-interleaved

ADC systems," in IEEE Transactions on Circuits and Systems I: Fundamental Theory

# Analysis of ADC based on VCO <sup>2</sup>



<sup>&</sup>lt;sup>2</sup>Y. Yoon *et al.*, "A Time-Based Bandpass ADC Using Time-Interleaved Voltage-Controlled Oscillators," in IEEE Transactions on Circuits and Systems I: Regular Papers

# Analysis of ADC based on VCO <sup>2</sup>



VCO translates the input voltage to phase.

<sup>&</sup>lt;sup>2</sup>Y. Yoon *et al.*, "A Time-Based Bandpass ADC Using Time-Interleaved Voltage-Controlled Oscillators," in IEEE Transactions on Circuits and Systems I: Regular Papers

# Analysis of ADC based on VCO <sup>2</sup>



- VCO translates the input voltage to phase.
- Counter, counts the number of rasing/falling edges.

$$\phi[n] = \int_{nT_s}^{(n+1)T_s} K_v x[n] dt + p_i[n] = G_v x[n] + e[n-1]$$

<sup>&</sup>lt;sup>2</sup>Y. Yoon *et al.*, "A Time-Based Bandpass ADC Using Time-Interleaved Voltage-Controlled Oscillators," in IEEE Transactions on Circuits and Systems I: Regular Papers

# Analysis of ADC based on VCO



### Analysis of ADC based on VCO



### Analysis of ADC based on VCO



• First order high-pass filter.



$$NTF(z) = \frac{1}{2\pi}(z^{-N} - 1)$$

$$NTF(z) = \frac{1}{2\pi}(z^{-N} - 1)$$

• Zeros will occur when  $z = 1^{1/N} \implies \omega_k = \frac{2\pi(k-1)}{N}$ .

$$NTF(z) = \frac{1}{2\pi}(z^{-N} - 1)$$

- Zeros will occur when  $z = 1^{1/N} \implies \omega_k = \frac{2\pi(k-1)}{N}$ .
- We will try to center our signal frequency at these zeros.

$$NTF(z) = \frac{1}{2\pi}(z^{-N} - 1)$$

- Zeros will occur when  $z = 1^{1/N} \implies \omega_k = \frac{2\pi(k-1)}{N}$ .
- We will try to center our signal frequency at these zeros.







• At  $\omega = 0 or \pi$ ,

$$\textit{SQNR} = 6.02 \textit{ENOB} - 3.41 + 30 \textit{log}(\textit{OSR}) \textit{dB}$$



• At  $\omega = 0$ or $\pi$ .

$$SQNR = 6.02ENOB - 3.41 + 30log(OSR)dB$$

At intermediate zeroes,

$$SQNR = 6.02ENOB - 3.41 + 6.02 + 30log(OSR)dB$$





• At  $\omega = 0 or \pi$ .

$$SQNR = 6.02ENOB - 3.41 + 30log(OSR)dB$$

At intermediate zeroes,

$$SQNR = 6.02ENOB - 3.41 + 6.02 + 30log(OSR)dB$$

Increase of 6.02dB is equivalent to increase in 1-bit precision of ADC!

#### Non-idealities

- DC offset
- Gain mismatch
- Clock Jitter/Skew
- Bandwidth mismatch
- Non-linearity in VCO

#### DC offset



### DC offset





### DC offset





• We can see that dc offset periodicity  $\implies$  peaks at  $\frac{k}{M}f_s$ 

←□ → ←□ → ← □ → ← □ → ← ○

#### Gain mismatch



### Gain mismatch





#### Gain mismatch





- Gain mismatch can be looked as A.M  $\implies$  peaks at  $\pm f_{in} + \frac{k}{M}f_s$
- Error at higher amplitude is more.

### Clock jitter



# Clock jitter





### Clock jitter





- Clock skew behaves like P.M  $\implies$  peaks at  $\pm f_{in} + \frac{k}{M}f_s$ .
- Error is high at places where slew rate is more.

### **SNR** comparisions



#### References

- N. Kurosawa et al., "Explicit analysis of channel mismatch effects in time-interleaved ADC systems," in IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications.
- Y. Yoon et al., "A Time-Based Bandpass ADC Using Time-Interleaved Voltage-Controlled Oscillators," in IEEE Transactions on Circuits and Systems I: Regular Papers
- Joonhee Lee et al., "A 1.8 to 2.4-GHz 20mW digital-intensive RF sampling receiver with a noise-canceling bandpass low-noise amplifier in 90nm CMOS," 2010 IEEE Radio Frequency Integrated Circuits Symposium.
- Advantages of Direct RF Sampling Architectures, by www.ni.com

# Thank You