

ECE 440

MEALY FSM GCD

## Lab #1 Report

Thomas Schmidt

March 3rd, 2025

# Contents

| 1.1 | Introduction                    | 2  |
|-----|---------------------------------|----|
| 1.2 | Implementation                  | 2  |
| 1.3 | Testing and Verification        | :  |
|     | 1.3.1 Behavioral Simulation     | Į. |
|     | 1.3.2 Post-Synthesis Simulation | -  |
| 1 4 | Conclusion                      | 6  |

### 1.1 Introduction

The purpose of this lab is to implement a Mealy FSM to compute the Greatest Common Divisor (GCD) of two 8-bit integers. The implementation utilizes Vivado 2016.4 for the design and simulation. The FSM progresses through different states, including loading input values, performing GCD computation, and providing the result.

## 1.2 Implementation

The FSM consists of four states: IDLE, LOAD<sub>A</sub>,  $LOAD_B$ , andCOMPUTE.IntheIDLE state, theFSM waits for the load signed. The following is the Verilog source code for the Mealy FSM GCD implementation. The FSM calculates the greatest common divisor (GCD) of two 8-bit numbers using the Euclidean algorithm.

```
'timescale 1ns / 1ps
  module gcd_thread (
       input wire clk,
       input wire rst,
       input wire load,
       input wire [7:0] val_in,
       output reg [7:0] val_out,
9
       output reg done
10
  );
11
       reg [7:0] A, B;
13
       reg [1:0] state;
14
       localparam IDLE = 2'b00, LOAD_A = 2'b01, LOAD_B = 2'b10, COMPUTE = 2'b11;
15
       always @(posedge clk or posedge rst) begin
17
           if (rst) begin
18
                state <= IDLE;</pre>
19
20
                A <= 0;
                B <= 0;
21
22
                done <= 0;
                val_out <= 0;</pre>
23
           end else begin
24
25
                case (state)
                     IDLE: begin
26
27
                         done \leq 0;
                         if (load) state <= LOAD_A;</pre>
28
29
30
                     LOAD_A: begin
31
                         A <= val_in;
32
                         state <= LOAD_B;
33
34
35
                     LOAD_B: begin
36
37
                         B <= val_in;</pre>
                         state <= COMPUTE;</pre>
38
39
40
41
                     COMPUTE: begin
                         if (B == 0) begin
```

```
val_out <= A;</pre>
43
44
                                 done <= 1;
                                 state <= IDLE;
45
                            end else begin
46
                                 A <= B;
47
                                 B <= A % B;
48
49
                       end
50
51
                  endcase
             end
52
53
54
  endmodule
```

Listing 1.1: Mealy FSM GCD Implementation

## 1.3 Testing and Verification

The design was tested using a testbench that applies various input pairs to the FSM and monitors the output. The FSM was tested with multiple GCD pairs, such as (8, 20), (18, 45), and (28, 49), and the expected GCD results were verified. Behavioral simulation was performed in Vivado to observe the state transitions and output values. The state machine was also tested for edge cases, such as when one of the inputs is zero.

The following is the Verilog testbench used to verify the GCD FSM implementation. The testbench applies various input pairs and verifies the correct output of the GCD computation.

```
'timescale 1ns / 1ps
  module simple_tb(
6
      parameter CLK_PRD = 10;
      parameter HLD_TIME = 2;
9
10
      logic clk;
      initial begin
11
           clk = 0;
12
           forever #(CLK_PRD/2) clk = ~clk;
13
14
15
       initial begin #(1000*CLK_PRD) $finish; end
17
18
      logic rst, load, done;
19
      logic [7:0] val_in;
20
      logic [7:0] val_out;
21
      gcd_thread dut(
       .clk(clk),
23
24
       .rst(rst),
       .val_in(val_in),
25
       .load(load),
26
27
       .val_out(val_out),
       .done(done));
28
29
      //gcd_thread dut(.*);
```

```
31
       initial
32
       begin
33
34
           rst = 1;
           load = 0;
35
36
           val_in = 0;
37
           #100;
38
           @(posedge clk);
39
           #HLD_TIME;
40
41
           rst = 0;
42
           #CLK_PRD;
43
44
           load = 1;
45
46
           #CLK_PRD;
47
48
49
           load = 0;
50
51
           val_in = 8;
52
           #CLK_PRD;
53
54
55
           val_in = 20;
56
           #CLK_PRD;
57
58
           val_in = 0;
59
60
           @ (posedge done);
61
62
           $display("The value of the GCD for 8 and 20 is %0d", val_out);
63
64
           test_gcd(18, 45);
65
66
           test_gcd(28, 49);
67
68
           $finish;
69
70
71
72
    task test_gcd(input [7:0] a, b);
73
       @(posedge clk);
74
75
       #HLD_TIME;
      load = 1;
76
77
       #CLK_PRD;
       val_in = a;
78
       load = 0;
79
       #CLK_PRD;
80
       val_in = b;
81
       #CLK_PRD;
82
       val_in = 0;
83
       @(posedge done);
84
       $display("The value of the GCD for %0d and %0d is %0d ", a, b, val_out);
85
    endtask
86
```

ss endmodule

Listing 1.2: Testbench for Mealy FSM GCD

The following screenshots show the results of the behavioral simulation and post-synthesis simulation.

#### 1.3.1 Behavioral Simulation

The behavioral simulation shows the state transitions and output values of the FSM during simulation. The state variables are visible in symbolic form.



Figure 1.1: Behavioral Simulation showing state transitions and output values.

### 1.3.2 Post-Synthesis Simulation

The post-synthesis simulation shows the functionality of the GCD FSM after synthesis, ensuring that the design works as expected on the hardware.



Figure 1.2: Post-synthesis simulation verifying the functionality of the design.

## 1.4 Conclusion

The Mealy FSM was successfully implemented and tested using Vivado 2016.4. All test cases passed, and the correct GCD values were produced. The FSM correctly transitioned between states, and the design was verified using behavioral and post-synthesis simulations. Future work could focus on optimizing the FSM for larger inputs or implementing a different algorithm for GCD computation.