#### ☐ TaaviSalum / Digital-electronics-1

Code Issues Pull requests Actions Projects Security Insights

₽ main 🕶

#### Digital-electronics-1 / Labs / 08-traffic\_lights /



# Digital-electronics-1

# Laboratory #8

# **Exercise 1: Preparation tasks**

### Completed state table



# Connection of RGB LEDs on Nexys A7 board and completed table with colour settings





| RGB LED | Artix-7 pin names | Red   | Yellow | Green |
|---------|-------------------|-------|--------|-------|
| LD16    | N15, M16, R12     | 1,0,0 | 1,1,0  | 0,1,0 |
| LD17    | N16, R11, G14     | 1,0,0 | 1,1,0  | 0,1,0 |

# **Exercise 2: Traffic light controller**

#### State diagram



## VHDL code of the sequential process p\_traffic\_fsm :

```
-- variable and changes to the next state according
-- to the delay value.
case s state is
    -- If the current state is STOP1, then wait 1 sec
    -- and move to the next GO_WAIT state.
    when STOP1 =>
        -- Count up to c_DELAY_1SEC
        if (s_cnt < c_DELAY_1SEC) then</pre>
             s_cnt <= s_cnt + 1;</pre>
        else
             -- Move to the next state
             s state <= WEST GO;
             -- Reset local counter value
             s_cnt <= c_ZERO;</pre>
        end if;
    when WEST_GO =>
        if (s_cnt < c_DELAY_2SEC) then</pre>
             s_cnt <= s_cnt + 1;</pre>
        else
             s_state <= WEST_WAIT;</pre>
             s_cnt <= c_ZERO;</pre>
        end if;
    when WEST_WAIT =>
        if (s_cnt < c_DELAY_4SEC) then</pre>
             s_cnt <= s_cnt + 1;
        else
             s_state <= STOP2;</pre>
             s_cnt <= c_ZERO;</pre>
        end if;
    when STOP2 =>
        if (s_cnt < c_DELAY_1SEC) then</pre>
             s_cnt <= s_cnt + 1;</pre>
        else
             s_state <= SOUTH_GO;</pre>
             s_cnt <= c_ZERO;</pre>
        end if;
    when SOUTH GO =>
        if (s cnt < c DELAY 2SEC) then
             s_cnt <= s_cnt + 1;
        else
             s_state <= SOUTH_WAIT;</pre>
             s cnt
                    <= c ZERO;
        end if;
    when SOUTH_WAIT =>
        if (s_cnt < c_DELAY_4SEC) then</pre>
             s_cnt <= s_cnt + 1;</pre>
        else
             s state <= STOP1;
             s cnt <= c ZERO;
        end if;
    -- It is a good programming practice to use the
    -- OTHERS clause, even if all CASE choices have
    -- been made.
    when others =>
        s state <= STOP1;
```

```
end case;
end if; -- Synchronous reset
end if; -- Rising edge
end process p_traffic_fsm;
```

```
p_output_fsm : process(s_state)
begin
   case s_state is
       when STOP1 =>
           south_o <= "100"; -- Red
           west_o <= "100";
                              -- Red
        when WEST_GO =>
           south_o <= "100";
                               -- Red
           west_o <= "010";
                               -- Green
        when WEST_WAIT =>
           south_o <= "100";
                               -- Red
           west_o <= "110";
                               -- Yellow
        when STOP2 =>
           south_o <= "100";
                               -- Red
           west_o <= "100";
                               -- Red
        when SOUTH_GO =>
           south_o <= "010";
                               -- Green
           west_o <= "100";
                               -- Red
        when SOUTH_WAIT =>
           south_o <= "110";
                               -- Yellow
           west_o <= "100";
                              -- Red
        when others =>
           south_o <= "100";
                               -- Red
           west_o <= "100";
                              -- Red
    end case;
end process p_output_fsm;
```

#### Simulated time waveforms



#### **Exercise 3: Smart controller**

#### State table

| Inpuŧ    | No cars             | West_i               | West_i                 | West_i                 | No cars                | South_i              |
|----------|---------------------|----------------------|------------------------|------------------------|------------------------|----------------------|
| Delay    | 4 seconds           | 1 second             | 4<br>seconds           | 4<br>seconds           | 4<br>seconds           | 1 second             |
| State    | South_go            | South_wait           | West_go                | West_go                | West_go                | West_wait            |
| Output   | S: Green;<br>W: Red | S: Yellow;<br>W: Red | S: Red;<br>W:<br>Green | S: Red;<br>W:<br>Green | S: Red;<br>W:<br>Green | S: Red; W:<br>Yellow |
| <b>↓</b> |                     |                      |                        |                        |                        |                      |

## State diagram



# VHDL code of the sequential process p\_smart\_traffic\_fsm :

```
p_smart_traffic_fsm : process(clk)
begin
    if rising_edge(clk) then
        if (reset = '1') then
                                    -- Synchronous reset
            s state <= STOP1;
                                     -- Set initial state
            s_cnt <= c_ZERO;</pre>
                                     -- Clear all bits
        elsif (s_en = '1') then
            -- Every 250 ms, CASE checks the value of the s_state
            -- variable and changes to the next state according
            -- to the delay value.
            case s_state is
                when South_go =>
                     -- Count up to c_DELAY_4SEC
                     if (s_cnt < c_DELAY_4SEC) then</pre>
                             s_cnt <= s_cnt + 1;
                     elsif (west_i = '1') then
                         -- Move to the next state
                         s state <= South wait;
                         -- Reset local counter value
                         s_cnt <= c_ZERO;</pre>
                     end if;
                 when South wait =>
                     -- Count up to c_DELAY_1SEC
                     if (s_cnt < c_DELAY_1SEC) then</pre>
                             s_cnt <= s_cnt + 1;
                     else
                         -- Move to the next state
                         s state <= West_go;
                         -- Reset local counter value
                         s_cnt <= c_ZERO;</pre>
                     end if;
                 when West_go =>
                     -- Count up to c_DELAY_4SEC
                     if (s_cnt < c_DELAY_4SEC) then</pre>
                             s_cnt <= s_cnt + 1;</pre>
                     elsif (South i = '1') then
                         -- Move to the next state
                         s state <= West wait;</pre>
                         -- Reset local counter value
                         s_cnt
                                 <= c_ZERO;
                     end if;
                 when West wait =>
                     -- Count up to c_DELAY_1SEC
                     if (s_cnt < c_DELAY_1SEC) then</pre>
                             s cnt \le s cnt + 1;
                     else
                         -- Move to the next state
                         s state <= South go;
                         -- Reset local counter value
                         s_cnt <= c_ZERO;</pre>
                     end if:
                 -- It is a good programming practice to use the
                 -- OTHERS clause, even if all CASE choices have
                 -- been made.
```