#### Heaven's Light Is Our Guide

# Rajshahi University of Engineering & Technology Department of Computer Science & Engineering

CSE 3105 Computer Interfacing & Embedded System

#### **Memory Mapped I/O**

Md. Nasif Osman Khansur Lecturer Dept. of CSE, RUET

### References

1. Embedded Systems with ARM Cortex-M Microcontrollers in Assembly Language and C 3e by Dr. Yifeng Zhu [Chapter 14]

- ☐ Typically, an on-chip peripheral device has a few registers, such as control registers, status registers, data input registers, and data output registers. A peripheral may also, have data buffers, such as the display memory of LCD controller. Input/output or I/O refers to data communication between the processor core and a peripheral device.
- ☐ There are two complementary approaches to performing I/O operations: port-mapped, and memory-mapped I/O.

A **Peripheral** is a hardware device with a specific address in memory that it writes data to and/or reads data from.

#### Port-mapped I/O:

- Port-mapped I/O uses special machine instructions, which are designed specifically for I/O operations.
- The memory address space and the I/O device address space are independent of each other.
- Each device is assigned one or more address space unique port numbers. For example, Intel x86 processors use IN OUT instructions to read from or write to a port.

#### **Memory-mapped I/O:**

- Memory-mapped I/O does not need any special instructions. The memory and I/O devices share the same address space.
- Each peripheral register or data buffer is assigned to a memory address in the memory address space of the microprocessor.
- Memory-mapped I/O is performed by the native load and store instructions of the processor. Therefore, memory-mapped I/O is a more convenient way to interface I/O devices.
- The most significant disadvantage is that memory-mapped I/O has a more complex address decoding unit than port-mapped I/O.

Memory Mapped IO or MMIO is the process of interacting with hardware devices by reading from and writing to predefined memory addresses.



### **MMIO**



- ARM Cortex-M processors use memory-mapped I/O to access peripheral registers. All peripheral registers on STM32L4 are mapped to a small memory region starting at 0x40000000.
- This region includes the memory addresses of all on-chip peripherals, such as GPIO, timers, UART, SPI, and ADC. The memory address of each peripheral register is determined by chip manufacturers, and usually cannot be changed by software.
- A peripheral register usually takes four bytes in memory.
  - For example, the output data (ODR) register of Port B on STM32L4 is mapped to memory addresses 0x48000414 to 0x48000417, with the upper halfword being reserved. Note that values stored in peripheral registers are in the format of little-endian.





On STM32L4, the registers of GPIO Port A, are mapped to a small memory region starting at 48000000 in hex.



Each register has 4 bytes

## Properties of GPIO Registers

- ➤ The memory addresses of the registers are defined during the chip design stage. Software cannot change them.
- ➤ Each GPIO port has up to 16 pins, and each pin may take 1, 2, or 4 bits in a control register. For example, two bits are required to specify the mode of a GPIO pin. Therefore, the size of these control registers can be either 2, 4 or 8 bytes.
- ➤ Because the memory address of each register is word-aligned (is a multiple of four), dummy bytes are padded in the data structure to correctly map the fixed physical memory layout to the data structure.

Suppose we are working on a 8-bit processor. The ODR (Output Data Register) looks like this.



What if we want to change the bit at position 6 and 5 to 10?

Suppose we are working on a 8-bit processor. The ODR (Output Data Register) looks like this.



#### What if we want to change the bit at position 6 and 5 to 10?

1. Erase the bits – Perform an AND operation between ODR and 10011111.

$$100111111 \rightarrow \sim 01100000 \rightarrow (bin)\sim 11 << 5 \rightarrow (dec)\sim 3 << 5$$

These summarizes to this—ODR &=  $\sim$ 3<<5

Suppose we are working on a 8-bit processor. The ODR (Output Data Register) looks like this.



#### What if we want to change the bit at position 6 and 5 to 10?

1. Erase the bits – Perform an AND operation between ODR and 10011111.

$$100111111 \rightarrow \sim 01100000 \rightarrow (bin)\sim 11 << 5 \rightarrow (dec)\sim 3 << 5$$

These summarizes to this—ODR &=  $\sim$ 3<<5

 $[ODR \rightarrow 10011001]$ 

Suppose we are working on a 8-bit processor. The ODR (Output Data Register) looks like this.



#### What if we want to change the bit at position 6 and 5 to 10?

1. Erase the bits – Perform an AND operation between ODR and 10011111.

$$100111111 \rightarrow \sim 01100000 \rightarrow (bin)\sim 11 << 5 \rightarrow (dec)\sim 3 << 5$$

These summarizes to this—ODR &=  $\sim$ 3<<5

 $[ODR \rightarrow 10011001]$ 

1. Change the bits – Perform an OR operation between ODR and 01000000.

$$01000000 \rightarrow (bin)10 << 5 \rightarrow (dec)2 << 5$$

These summarizes to this - ODR |= 2<<5

Suppose we are working on a 8-bit processor. The ODR (Output Data Register) looks like this.



#### What if we want to change the bit at position 6 and 5 to 10?

1. Erase the bits – Perform an AND operation between ODR and 10011111.

$$100111111 \rightarrow \sim 01100000 \rightarrow (bin)\sim 11 << 5 \rightarrow (dec)\sim 3 << 5$$

These summarizes to this–ODR &=  $\sim$ 3<<5

 $[ODR \to 10011001]$ 

1. Change the bits – Perform an OR operation between ODR and 01000000.

$$01000000 \rightarrow (bin)10 << 5 \rightarrow (dec)2 << 5$$

These summarizes to this - ODR |= 2<<5

 $[ODR \rightarrow 11011001]$ 

Let's think of a real example. In STM32L4 MCU, the ODR of GPIO port B starts from the memory address 0x48000414 and spans 32 bits. We want to set the register at position 13 (i.e., B13). How do we do that?

1. define a pointer that points to memory address 0x48000414.

Let's think of a real example. In STM32L4 MCU, the ODR of GPIO port B starts from the memory address 0x48000414 and spans 32 bits. We want to set the register at position 13 (i.e., B13). How do we do that?

1. define a pointer that points to memory address 0x48000414. #define GPIOB\_ODR (volatile uint32\_t \*) 0x48000414

Typically, compilers minimize the number of memory accesses, by temporally storing the memory value in a register, and then repeatedly using it without accessing the memory. The volatile qualifier on a variable prevents the compiler from making such optimization on this variable.

Let's think of a real example. In STM32L4 MCU, the ODR of GPIO port B starts from the memory address 0x48000414 and spans 32 bits. We want to set the register at position 13 (i.e., B13). How do we do that?

- 1. define a pointer that points to memory address 0x48000414. #define GPIOB\_ODR (volatile uint32\_t \*) 0x48000414
- 1. Dereference the address to access the value stored and set the value.

Let's think of a real example. In STM32L4 MCU, the ODR of GPIO port B starts from the memory address 0x48000414 and spans 32 bits. We want to set the register at position 13 (i.e., B13). How do we do that?

- 1. define a pointer that points to memory address 0x48000414. #define GPIOB\_ODR (volatile uint32\_t \*) 0x48000414
- 1. Dereference the address to access the value stored and set the value.

\*GPIOB\_ODR |= 1UL<<13

UL = Unsigned Long Integer



• A better approach is to use structures and pointers. Typically, all registers of a peripheral, such as those of GPIO port B (shown in Figure 14-16), are mapped to a contiguous block of physical memory. In C, a struct encapsulates related variables into a single structure. All variables in a struct are stored contiguously in memory.

#define \_\_IO volatile // allows read and write 32 bits Address typedef struct{ \_\_IO uint32\_t MODER; // Mode register \_\_IO uint16\_t OTYPER; // Output type register 0x4800042C **ASCR** uint16 t rev0; // Padding two bytes IO uint32 t OSPEEDR; // Output speed register 0x48000428 BRR IO uint32 t PUPDR; // Pull-up/pull-down register AFR[1] 0x48000424 // Input data register IO uint16 t IDR; 0x48000420 AFR[0] // Padding two bytes uint16 t rev1; LCKR 0x4800041C // Output data register IO uint16 t ODR; BSRRH BSRRL 0x48000418 uint16 t rev2; // Padding two bytes \_\_IO uint16\_t BSRRL; // Bit set/reset register(low) 0x48000414 rev2 ODR \_\_\_IO uint16\_t BSRRH; // Bit set/reset register(high) 0x48000410 rev1 IDR \_\_IO uint32\_t LCKR; // Configuration lock register 0x4800040C **PUPDR** IO uint32 t AFR[2]; // Alternate function registers **OSPEEDR** 0x48000408 // Bit reset register IO uint32 t BRR; TO uint32\_t ASCR; // Analog switch control register rev0 OTYPE 0x48000404 } GPIO TypeDef 0x48000400 MODER #define GPIOB ((GPIO\_TypeDef \*) 0x48000400)) Figure 14-16. Casting the memory address of GPIO B to a GPIO structure pointer.

• In STM32L4 MCU, GPIOB registers start from 0x48000400 and spans 48 bytes. The defined GPIO\_TypeDef is also 48 bytes. So, when we are pointing GPIOB to 0x48000400, the 48 bytes/the 12 registers of 4-bytes are going to map to the 12 4-bytes blocks of the structure. So, instead of accessing ODR by it's address, we can access it by simply GPIOB -> ODR.



• To conveniently access a set of registers which are contiguous in memory, we can cast the base memory address of a GPIO port to a pointer to a data structure, as shown below.

• For example, if we want to set the output of GPIO port B pin 6 to high, we can use the following C statement. 1UL is an unsigned long integer with a value of 1. Note the pins are numbered 0-15, instead of 1-16.

#### In C

```
GPIOA->ODR |= 1UL<<14; // Set bit 14 to 1
```

#### In Assembly

```
GPIOA_BASE EQU 0x48000000
GPIO_ODR EQU 0x14

LDR r7, =GPIOA_BASE ; Load GPIO port A base address
LDR r1, [r7, #GPIO_ODR] ; r1 = GPIOA->ODR
ORR r1, r1, #(1<<14) ; Set output of pin 14 to high
STR r1, [r7, #GPIO_ODR] ; Write the output data register
```

