

Institut Mines-Telecom



Paris Sorbonne University

#### **Using TTool with SoCLib**

Daniela Genius, Ludovic Apvrille daniela.genius@lip6.fr ludovic.apvrille@telecom-paristech.fr

Users' Guide to the **SoCLib** extension of **TTool/AVATAR** 

### **Virtual Prototyping of AVATAR Diagrams**

### Diagram Editor

- AVATAR Diagrams (existing)
- Deployment Diagrams (new)
- ▶ We do not yet consider security aspects

### Generate Code for MPSoC platform

- Tasks and Main
- Ldscript
- Topcell



## **Compilation Tool Chain**

- **DDSyntaxChecker** checks syntax of deployment diagrams and identifies their elements
- Libavatar Runtime for SoCLib. implements AVATAR operators
- 3. AVATAR2SOCLIB translates AVATAR blocks into C POSIX tasks, generates main program
- 4. **TopcellGenerator** generates SystemC top cell
- LdscriptGenerator generates linker script



- ► SysML representation of hardware components, their interconnection, tasks and channels
- ▶ A valid platform must contain at least one CPU, one memory bank and one terminal for observing the progress
- ► Some details (interrupt controller, simulation aides) currently left transparent to the user



# Deployment Diagrams Screen





### **Deployment Diagrams Toolbar**



#### From left to right:

- Edit
- Comment
- UML connector
- Link two nodes
- Add a CPU
- Map task to CPU
- DMA: not vet implemented
- ICU: currently added automatically in all platforms
- COPROCESSOR: not vet implemented
- TIMER: not vet implemented
- TTY

- BUS
- BRIDGE: not vet implemented
- VGMN
- CROSSBAR
- RAM
- Map channel to RAM: map channels onto memory banks
- ROM
- Show/hide attributes
- Extract attributes
- Generate code



- ▶ Left click on the desired module on the toolbar, then click on screen.
- ▶ In the example, we add a CPU.





### **Modify Hardware Attributes**

Right click on components then select edit allows to modify attributes: e.g. specify number of cache lines, the size of memory bank



Editing hardware parameters



### Modify Hardware Attributes (cont.)

- For a RAM, you have to specify the size, which is 0 per default
- You also have to determine in a menu one among three choices of monitoring
  - ▶ VCD trace (default): generates a VCD trace that can be viewed e.g. with gtkwave. File mytrace.vcd.
  - ▶ VCI Logger: monitors all traffic on the VCI (attention traces are very big). Output on tty
  - ▶ VCI stats: extraction tool based on the VCI logger that traces actions on channels. File mwmr.log.

| Memory name:         | Memory0   |
|----------------------|-----------|
| Index:               | 1         |
| Data size (in byte): | 1024      |
| Monitored:           | VCI stats |
|                      |           |
|                      |           |



## Modify Hardware Attributes (cont.)

- ► For a VGMN interconnect, you have to set the latency to at least 3
- The number of initiators and targets can be set, but is currently calculated automatically (as we have modules, interrupt and simulation infrastructure added transparently)



Editing hardware parameters



Simulation

We added a second module (an interconnect). Now we wish to connect the two. For this:

- Left click on arrow in the tool bar.
- ▶ Left click on starting point which becomes embossed (a module has 16 connecting points around its rim)
- Left click on ending point point which becomes embossed when the cursor approaches.
- ▶ In the example, we connected a Bus and the CPU.
- Important: you have to chose the other module first, the bus or interconnect second.











AVATAR example featuring 4 blocks, two of which nested, and one channel







To map tasks on processors, click on task icon 🛅

. Then, select Edit and choose the name of the task.

To map channels on memory banks, click on channel icon (which looks the same but is located more to the right of the toolbar)

. Then, select Edit and choose the name of the channel. There will be a warning on the terminal if not all tasks or channels are mapped, listing those missing.

#### The AVATAR Runtime

Library of functions which capture the semantics of the AVATAR operators that appear in the code of the tasks implemented using MutekH http://www.mutekh.org primitives

- Directory TURTLE/MPSoC/src contains the runtime
- ► Makefile.forsoclib with targets
  - updategeneratedcode: generated code copied into MPSoC/mutekh/examples/avatar
  - updateruntime: runtime copied into MPSoC/mutekh/libavatar



Simulation

#### Implements the semantics of AVATAR operators

| Operator                 | Semantics                      |
|--------------------------|--------------------------------|
| Asynchronous read        | Blocking                       |
| Asynchronous write       | Blocking or non blocking       |
| Synchronous read/write   | Blocking                       |
| Delay [minmax]           | Processor is suspended         |
| Complexity [minmax]      | Active execution               |
| Test                     | Depends on Boolean condition   |
| Non deterministic choice | The first message in the       |
|                          | queues triggers the transition |
|                          | or a branch is randomly taken  |

- asyncchannel: SoCLib implementation of asynchronous channel
- ▶ debug: debug functions
- message: describes one message
- ▶ myerrors: error treatment
- mytimelib: time functions library
- random: ramdom functions
- request: describes one request
- ▶ request\_manager: central manager of requests
- syncchannel: SoCLib implementation of synchronous channel
- tracemanager: managing traces (cycle precise traces not yet implemented)



### **Code Generation**

#### Generation of MPSoC code in TURTLE/MPSoC directory's subdirectories

- generated\_topcell: contains three files:
  - top.cc: generated topcell, to be copied into MPSoC/soclib/soclib/platform/topcells/ caba-vgmn-mutekh\_kernel\_tutorial/
  - nbproc: number of processors extracted from Deployment Diagram used for Idscript generation
  - deployinfo.h: information on channel mapping extracted from Deployment Diagram used for Idscript generation
- generated\_src: code for tasks and main program, to be copied into MPSoC/mutekh/exaples/avatar



## SystemC Top Cell Generation

The topcell is generated and contains several parts, liste din alphabetical order:

- Code.java: some fixed code (gdb call etc)
- Declaration.java: Declaration of hardware components
- Header.java: some fixed code
- Loader.java: call to the loader
- Mapping Table. java: declaration of the memory segments (shared memory architecture)
- NetList.java: netlist, connecting signals to ports
- Signal.java: declaration of signals used in netlist
- Simulation.java: call to simulation engine
- TopCellGenerator.java: main class



## SystemC Top Cell Generation (2)

The topcell is generated and contains several parts, each corresponding to part of its code. Example lines from a generated topcell:

Instanciation of components:

```
soclib::caba::VciRam<vci_param>Memory0("Memory0", IntTab(2), maptab);
```

memory segments:

```
\verb|maptab.add(Segment("data", 0x7f000000, 0x01000000, IntTab(2), false))|;\\
```

charging of code:

```
data_ldr.load_file(std::string(kernel_p) +
   ":.data:.channel0:.cpudata:.contextdata");
```

Netlist:

```
vgsb.p_to_target[2](signal_vci_vciram0);
```



### **Linker Script**

- Defines the memory layout
- Associates each entry section to an output section
- /MPSoC/mutekh/arch/soclib contains generator
- copied into /MPSoC/mutekh/obj-avatar-soclib-ppc/arch
- implements the mapping of channels by forcing them on the memory bank specified in the Deployment Diagram

```
MEMORY
    mem_ram (RWAL): ORIGIN = 0 \times 7f000000 . LENGTH = 0 \times 01000000
SECTIONS
 .data : {
  __data_start = ABSOLUTE(.);
  *(.sdata*)
  *(.data*)
  *(.cpuarchdata*)
 } > mem_ram AT>mem_rom
 .channel0 : { *(section_channel0)} > mwmrd_ram
```



Click on the AVATAR Design tab (this cannot be invoked from the AVATAR Deployment tab)



You should get a message indicating there are no errors; otherwise refer to the general TTool documentation.



- Click on AvatarDeployment (right tab) Click on the gear at the right of the lower toolbar (Deployment Diagram Toolbar)
- Select trace and:or debug mode if required

Institut Mines-Telecom, Paris Sorbonne Universites

- Select Compile soclib executable in the compile menu
- Select Run code in soclib/mutekh in the Execute menu





## **Compilation Dialogue**

Normally, this is done by pushing the Compile soclib executable button in the menu below.







Alternatively, for test and debug purposes, you may wish to manually modify the code of task and main files. The code is copied into the following directory:

/MPSoC/mutekh/examples/avatar
Type cd /MPSoC/mutekh;
make CONF=examples/avatar/config
BUILD=soclib-\$(MUTEKH\_CPU):pf-tutorial
Where MUTEKH\_CPU is your CPU (currently ppc)

Be careful when you modify generated code, your changes will be lost at next code generation!



# **Simulation Dialogue**

Normally, this is done by pushing the Run code in soclib/mutekh button in the menu (cycle accurate trace facility will be added later on)

| Executable Code generation, compilation and execu      □ ×                |
|---------------------------------------------------------------------------|
| Generate code Compile Execute Results                                     |
| Execution                                                                 |
| Run code and trace events (if enabled at code generation):                |
| enius/TURTLE/MPSoC runsoclib /users/enseig/genius/TURTLE/MPSoC//trace.txt |
| ○ Run code in soclib / mutekh:                                            |
| make -C /users/enseig/genius/TURTLE/MPSoC runsoclib                       |
|                                                                           |
| Ready to process next command                                             |
| ( )                                                                       |
| Sta Stop Clo                                                              |



## Simulation (2)

Alternatively, for test and debug, you may wish to manually modify the topcell. in this case, go to the following directory:
MPSoC/soclib/soclib/platform/topcells/

caba-vgmn-mutekh\_kernel\_tutorial/

Eventually modify top.cc

Type make

Then start the platform executable

./system.x \$(SOCLIB\_CPU):\$(SOCLIB\_CPU\_COUNT)

/MPSoC/mutekh/avatar-soclib-\$(MUTEKH\_CPU).out

Where SOCLIB\_CPU\_COUNT has to correspond to the number of CPUs used in your Deployment Diagram and MUTEKH\_CPU is the type of CPU (currently ppc)



### **Invoking SoCLib from TTool**

A TTY (green on black) should open; if the debug option was selected, the application progress can be watched and read/write operations on channels can be monitored



SoCI ib simulation window

```
SystemC 2.2.0 --- Jun 8 2009 14:24:38
       Copyright (c) 1996-2006 by all Contributors
                   ALL RIGHTS RESERVED
Initializing memories with 5a
caba-yomn-mutekh kernel tutorial SoCLib simulator for MutekH
Initializing memories with 5a
Initializing memories with 5a
[MemChecker] SOCLIB MEMCHK env variable may contain the following flag letters:
 R (show region changes), C (show context ops), S (show context switch),
 T (raise gdb except on err), I (show iss dump),
                                                   A (show access details),
 L (show locks accesses). E (show checks enable) X (exit simulation on err)
  See http://www.soclib.fr/trac/dev/wiki/Tools/MemoryChecker
[GDB] SOCLIB GDB env variable may contain the following flag letters:
 X (dont break on except),
                               S (wait connect on except), F (start frozen)
 C (functions branch trace).
                               Z (functions entry trace). D (adb protocol debug).
 M (dont break on watchpoints), T (exit sumilation on trap), E (exit on fault)
 >> See http://www.soclib.fr/trac/dev/wiki/Tools/GdbServer
[GD8] listening on port 2350
 - Building VciXicu : vci xicu
   => segment vci xicu / base = d2200000 / size = 1000
Marning: (MSBS) object already exists: vcirttimer.ctrl. Latter declaration will be renamed to vcirttimer.ctrl 0
In file: sc object.cpp:196
 - Building VciMultiTTy TTY8
   ⇒ segment vci_multi_tty / base = d0200000 / size = 10
vcieth: Unable to setup tap interface, check privileges. (try: sudo setcap cap net admin-eip ./system.x)
Loading at 0x60000000 size 0x100000: .text .rodata .excep .cpudata .contextdata .data
Loading at 0x60000000 size 0x100000; text rodata excep coudata contextdata data
Loading at 0x60000000 size 0x100000: .text .rodata .excep .coudata .contextdata .data
Loading at 0xffffff80 size 0x80: .boot
Loading at 0x802000 size 0x1000: nothing
Loading at 0 size 0x1000: nothing
Loading at 0xbfc00000 size 0x1000: nothing
Loading at 0x80000000 size 0x1000000: nothing
Loading at 0x30200000 size 0x100: nothing
Loading at 0xa0200000 size 0x1000: nothing
```

Invoking SoCLib simulation





Loading at 0x7f000000 size 0x1000000: nothing

### **Upcoming Extensions**

- ► We will shortly supply a virtual machine for Windows
- Adaptation to SysML-Sec http://sysml-sec.telecom-paristech.fr/
- Debug mode: very similar to POSIX version
- Trace mode: cycle accurate traces of CABA Simulation (proposed as a M2 project see http://www-soc.lip6.fr/offres-demplois/stages/)



### Web Site and Contacts

```
http://ttool.telecom-paristech.fr
or
https://www-soc.lip6.fr/trac/avatarsoclib
Contact daniela.genius@lip6.fr,
ludovic.apvrille@telecom-paristech.fr
```

