# LAB 07 OPEN ENDED LAB

#### **OBJECTIVE:**

To Design, implement and simulate 16 – bits Carry Skip adder.

#### **HARDWARE / SOFTWARE REOUIRED:**

Hardware which is used in 16-bits carry skip adder is 4 full adders, 1-AND gate and 1 multiplexer. We have used a software Xilinx 14.7 for performing 16 bits carry skip adder.

#### **DIAGRAM:**

## **METHODOLOGY:**



#### **CARRY SKIP ADDER**

A carry-skip adder (also known as a carry-bypass adder) is an <u>adder implementation</u> that improves on the delay of a <u>ripple-carry adder</u> with little effort compared to other adders. The improvement of the worst-case delay is achieved by using several carry-skip adders to form a block-carry-skip adder.



16-bit Carry Skip Adder

## Why We Prefer CSA over RCA // Merits of CSA:

A carry-skip adder (also known as a carry-bypass adder) is an <u>adder</u> implementation that improves on the delay of a <u>ripple-carry adder</u> with little effort compared to other adders. The improvement of the worst-case delay is achieved by using several carry-skip adders to form a block-carry-skip adder.

Unlike other fast adders, carry-skip adder performance is increased with only some of the combinations of input bits. This means, speed improvement is only probabilistic.

CSA compared to RCA consume more power, more area and less delay. To overcome the problem of power and area, the CSA design makes use of efficient full adders. Among the tested three efficient full-adders N-10T is found to be

the most efficient full-adder. Simulation results show that CSA is faster than RCA. Therefore in applications which require fast and accurate addition operations, the CSA is preferred over RCA.

Furthermore, 8-block CSA is faster than 4-block CSA and 4-block CSA is faster than 2-block CSA too. Also the tree stages of CSA consume more power and area when compared to RCA.

## **SOURCE CODE:**

#### 16 Bits Carry Skip Adder

Verilog Module Code:

```
//Umer(CE-118-2020)
    module FA(output sum, cout, input a, b, cin);
    wire w0,w1,w2;
 3
    xor(w0,a,b);
 4
 5
    xor(sum,w0,cin);
    and (wl, w0, cin);
    and (w2, a, b);
 8
    or(cout,w1,w2);
    endmodule
10
    //Ripple Carry Adder-4 bits
11
    module RCA4(output[3:0] sum, output cout, input [3:0] a, b, input cin);
12
    wire [3:1] c;
13
    FA fa0(sum[0],c[1],a[0],b[0],cin);
14
    FA fa[2:1](sum[2:1],c[3:2],a[2:1],b[2:1],c[2:1]);
1.5
    FA fa31(sum[3],cout,a[3],b[3],c[3]);
16
17
    endmodule
18
19
    module SkipLogic(output cin_next,
20
    input [3:0] a,b,input cin,cout);
21
    wire p0,p1,p2,p3,P,e;
22
    or(p0,a[0],b[0]);
23
    or(pl,a[1],b[1]);
24
    or(p2,a[2],b[2]);
    or(p3,a[3],b[3]);
25
26
    and(P,p0,p1,p2,p3);
27
    and(e,P,cin);
   or(cin_next,e,cout);
28
29
      endmodule
30
     //Skip carry Adder
module CSkipAl6(output [15:0] sum,output cout,input [15:0] a,b);
31
32
      wire [3:0] couts;
wire [2:0] e;
34
      Wire [2:0] e;
RCA4 rca0(sum[3:0],couts[0],a[3:0],b[3:0],0);
RCA4 rca[3:1](sum[15:4],couts[3:1],a[15:4],b[15:4],e[2:0]);
SkipLogic skip0(e[0],a[3:0],b[3:0],0,couts[0]);
SkipLogic skip1[2:1](e[2:1],a[11:4],b[11:4],e[1:0],couts[2:1]);
35
36
37
38
      SkipLogic skip3(cout,a[15:12],b[15:12],e[2],couts[3]);
39
      endmodule
40
      //Umer(CE-118-2020)
41
```

## Verilog Test Fixture Code:

```
//Umer(CE-118-2020)
     module CSAdder118_tf;
        // Inputs
 4
        reg [15:0] a;
reg [15:0] b;
 6
7
        // Outputs
        wire [15:0] sum;
wire cout;
10
11
        // Instantiate the Unit Under Test (UUT)
        CSkipAl6 uut (
13
           .sum(sum),
14
15
16
            .cout (cout),
            .a(a),
           .b(b)
17
       ) ;
18
19
20
21
       initial begin
// Initialize
                            Inputs
            a=0: b=0:#200
23
            a=16'b0101001001101011; b=16'b0011011010100011;#200;
25
26
            // Add stimulus here
        end
28 endmodule
```



# **CONCLUSION:**

From this open ended lab we learned that Carry skip ahead adder addition of 16 bits needs 33 inputs, like Input A with 16 bits, Input B with 16 bits followed by a Carry input of 1 bit. The resulting output is a 17 bits output with 16 bits Sum output and a 1 bit Carry output.

We also learned that the carry skip adder provides a compromise between a ripple carry adder and a CLA adder. It consists of a speed up carry chain called skip chain. This chain defines the distribution of ripple carry blocks, which compose the skip carry blocks, constituting skip adder. It consists of a special circuit which quickly detects if all bits to be added are different. CSA divides the words to be added into blocks.