# Octal D Flip-Flop with Enable

The SN74LS377 is an 8-bit register built using advanced Low Power Schottky technology. This register consists of eight D-type flip-flops with a buffered common clock and a buffered common clock enable.

- 8-Bit High Speed Parallel Registers
- Positive Edge-Triggered D-Type Flip Flops
- Fully Buffered Common Clock and Enable Inputs
- True and Complement Outputs
- Input Clamp Diodes Limit High Speed Termination Effects

#### **GUARANTEED OPERATING RANGES**

| Symbol          | Parameter                              | Min  | Тур | Max  | Unit |
|-----------------|----------------------------------------|------|-----|------|------|
| V <sub>CC</sub> | Supply Voltage                         | 4.75 | 5.0 | 5.25 | V    |
| T <sub>A</sub>  | Operating Ambient<br>Temperature Range | 0    | 25  | 70   | °C   |
| I <sub>OH</sub> | Output Current – High                  |      |     | -0.4 | mA   |
| I <sub>OL</sub> | Output Current – Low                   |      |     | 8.0  | mA   |



#### ON Semiconductor

Formerly a Division of Motorola

http://onsemi.com

## LOW POWER SCHOTTKY



PLASTIC N SUFFIX CASE 738



SOIC DW SUFFIX CASE 751D

#### **ORDERING INFORMATION**

| Device      | Package    | Shipping         |  |
|-------------|------------|------------------|--|
| SN74LS377N  | 16 Pin DIP | 1440 Units/Box   |  |
| SN74LS377DW | 16 Pin     | 2500/Tape & Reel |  |

1

#### CONNECTION DIAGRAM DIP (TOP VIEW)



LOADING (Note a)

|                                   |                                      |          | <u> </u>  |
|-----------------------------------|--------------------------------------|----------|-----------|
| PIN NAMES                         |                                      | HIGH     | LOW       |
| Ē                                 | Enable (Active LOW) Input            | 0.5 U.L. | 0.25 U.L. |
| $D_0 - D_3$                       | Data Inputs                          | 0.5 U.L. | 0.25 U.L. |
| CP                                | Clock (Active HIGH Going Edge) Input | 0.5 U.L. | 0.25 U.L. |
| $Q_0 - Q_3$                       | True Outputs                         | 10 U.L.  | 5 U.L.    |
| $\overline{Q}_0 - \overline{Q}_3$ | Complemented Outputs                 | 10 U.L.  | 5 U.L.    |

NOTES:

a) 1 TTL Unit Load (U.L.) = 40  $\mu A$  HIGH/1.6 mA LOW.

#### **LOGIC DIAGRAM**



#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

|                 |                                |     | Limits |      |      |                                                                                 |                                                                         |
|-----------------|--------------------------------|-----|--------|------|------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| Symbol          | Parameter                      | Min | Тур    | Max  | Unit | Tes                                                                             | t Conditions                                                            |
| V <sub>IH</sub> | Input HIGH Voltage             | 2.0 |        |      | V    | Guaranteed Input HIGH Voltage for All Inputs                                    |                                                                         |
| V <sub>IL</sub> | Input LOW Voltage              |     |        | 0.8  | V    | Guaranteed Input LOW Voltage for All Inputs                                     |                                                                         |
| V <sub>IK</sub> | Input Clamp Diode Voltage      |     | -0.65  | -1.5 | ٧    | $V_{CC} = MIN, I_{IN} = -18 \text{ mA}$                                         |                                                                         |
| V <sub>OH</sub> | Output HIGH Voltage            | 2.7 | 3.5    |      | V    | $V_{CC}$ = MIN, $I_{OH}$ = MAX, $V_{IN}$ = $V_{IH}$ or $V_{IL}$ per Truth Table |                                                                         |
| V               | Outrot I OM Value              |     | 0.25   | 0.4  | V    | I <sub>OL</sub> = 4.0 mA                                                        | $V_{CC} = V_{CC} MIN,$                                                  |
| V <sub>OL</sub> | Output LOW Voltage             |     | 0.35   | 0.5  | V    | I <sub>OL</sub> = 8.0 mA                                                        | V <sub>IN</sub> = V <sub>IL</sub> or V <sub>IH</sub><br>per Truth Table |
|                 | lament HCH Commant             |     |        | 20   | μΑ   | V <sub>CC</sub> = MAX, V <sub>IN</sub> :                                        | = 2.7 V                                                                 |
| I <sub>IH</sub> | Input HIGH Current             |     |        | 0.1  | mA   | V <sub>CC</sub> = MAX, V <sub>IN</sub> = 7.0 V                                  |                                                                         |
| I <sub>IL</sub> | Input LOW Current              |     |        | -0.4 | mA   | $V_{CC} = MAX, V_{IN} = 0.4 V$                                                  |                                                                         |
| I <sub>OS</sub> | Short Circuit Current (Note 1) | -20 |        | -100 | mA   | V <sub>CC</sub> = MAX                                                           |                                                                         |
| I <sub>CC</sub> | Power Supply Current           |     |        | 28   | mA   | V <sub>CC</sub> = MAX, NOT                                                      | E 1                                                                     |

NOTE: With all inputs open and GND applied to all data and enable inputs, I<sub>CC</sub> is measured after a momentary GND, then 4.5 V is applied to clock. Note 1: Not more than one output should be shorted at a time, nor for more than 1 second.

#### AC CHARACTERISTICS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ )

|                                      |                                       |     | Limits   |          |      |                                                   |  |
|--------------------------------------|---------------------------------------|-----|----------|----------|------|---------------------------------------------------|--|
| Symbol                               | Parameter                             | Min | Тур      | Max      | Unit | Test Conditions                                   |  |
| f <sub>MAX</sub>                     | Maximum Clock Frequency               | 30  | 40       |          | MHz  | V <sub>CC</sub> = 5.0 V<br>C <sub>L</sub> = 15 pF |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay,<br>Clock to Output |     | 17<br>18 | 27<br>27 | ns   |                                                   |  |

#### AC SETUP REQUIREMENTS ( $T_A = 25$ °C, $V_{CC} = 5.0 \text{ V}$ )

|                |                 |                  | Limits |     |     |      |                          |
|----------------|-----------------|------------------|--------|-----|-----|------|--------------------------|
| Symbol         | Parameter       |                  | Min    | Тур | Max | Unit | Test Conditions          |
| t <sub>W</sub> | Any Pulse Width |                  | 20     |     |     | ns   |                          |
| t <sub>s</sub> | Data Setup Time |                  | 20     |     |     | ns   |                          |
|                | Enable Setup    | Inactive — State | 10     |     |     | ns   | $V_{CC} = 5.0 \text{ V}$ |
| t <sub>s</sub> | Time            | Active — State   | 25     |     |     | ns   |                          |
| t <sub>h</sub> | Any Hold Time   |                  | 5.0    |     |     | ns   |                          |

#### **DEFINITION OF TERMS**

SETUP TIME (ts) — is defined as the minimum time required for the correct logic level to be present at the logic input prior to the clock transition from LOW-to-HIGH in order to be recognized and transferred to the outputs.

 $HOLD\ TIME\ (t_h)$  — is defined as the minimum time following the clock transition from LOW-to-HIGH that the

logic level must be maintained at the input in order to ensure continued recognition. A negative HOLD TIME indicates that the correct logic level may be released prior to the clock transition from LOW-to-HIGH and still be recognized.

**TRUTH TABLE** 

| Ē | СР | D <sub>n</sub> | Q <sub>n</sub> | $\overline{Q}_n$ |
|---|----|----------------|----------------|------------------|
| Н |    | X              | No<br>Change   | No<br>Change     |
| L | \  | Н              | Н              | L                |
| L | _  | L              | L              | Н                |

L = LOW Voltage Level H = HIGH Voltage Level X = Immaterial

#### **AC WAVEFORM**



<sup>\*</sup>The shaded areas indicate when the input is permitted to change for predictable output performance.

#### **PACKAGE DIMENSIONS**

#### **N SUFFIX** PLASTIC PACKAGE CASE 738-03 ISSUE E



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

|     | INC   | HES   | MILLIN   | IETERS |  |
|-----|-------|-------|----------|--------|--|
| DIM | MIN   | MAX   | MIN      | MAX    |  |
| Α   | 1.010 | 1.070 | 25.66    | 27.17  |  |
| В   | 0.240 | 0.260 | 6.10     | 6.60   |  |
| С   | 0.150 | 0.180 | 3.81     | 4.57   |  |
| D   | 0.015 | 0.022 | 0.39     | 0.55   |  |
| Ε   | 0.050 | BSC   | 1.27 BSC |        |  |
| F   | 0.050 | 0.070 | 1.27     | 1.77   |  |
| G   | 0.100 | BSC   | 2.54 BSC |        |  |
| J   | 0.008 | 0.015 | 0.21     | 0.38   |  |
| K   | 0.110 | 0.140 | 2.80     | 3.55   |  |
| L   | 0.300 | BSC   | 7.62     | BSC    |  |
| M   | 0 °   | 15°   | 0°       | 15°    |  |
| N   | 0.020 | 0.040 | 0.51     | 1.01   |  |

#### **PACKAGE DIMENSIONS**

#### **D SUFFIX** PLASTIC SOIC PACKAGE CASE 751D-05 ISSUE F



- NOTES:
  1. DIMENSIONS ARE IN MILLIMETERS.
  2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
  3. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSION.
  4. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE.
  5. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF B DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       |  |  |  |  |
|-----|-------------|-------|--|--|--|--|
| DIM | MIN         | MAX   |  |  |  |  |
| Α   | 2.35        | 2.65  |  |  |  |  |
| A1  | 0.10        | 0.25  |  |  |  |  |
| В   | 0.35        | 0.49  |  |  |  |  |
| С   | 0.23        | 0.32  |  |  |  |  |
| D   | 12.65       | 12.95 |  |  |  |  |
| Ε   | 7.40        | 7.60  |  |  |  |  |
| е   | 1.27        | BSC   |  |  |  |  |
| Н   | 10.05       | 10.55 |  |  |  |  |
| h   | 0.25        | 0.75  |  |  |  |  |
| L   | 0.50        | 0.90  |  |  |  |  |
| θ   | 0 °         | 7 0   |  |  |  |  |

## **Notes**

ON Semiconductor and war trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer.

#### PUBLICATION ORDERING INFORMATION

North America Literature Fulfillment:

Literature Distribution Center for ON Semiconductor P.O. Box 5163. Denver. Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada

Email: ONlit@hibbertco.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

EUROPE: LDC for ON Semiconductor - European Support

German Phone: (+1) 303-308-7140 (M-F 2:30pm to 5:00pm Munich Time) Email: ONlit-german@hibbertco.com

Phone: (+1) 303–308–7141 (M–F 2:30pm to 5:00pm Toulouse Time)

Email: ONlit-french@hibbertco.com

English Phone: (+1) 303-308-7142 (M-F 1:30pm to 5:00pm UK Time)

Email: ONlit@hibbertco.com

ASIA/PACIFIC: LDC for ON Semiconductor - Asia Support

**Phone**: 303–675–2121 (Tue–Fri 9:00am to 1:00pm, Hong Kong Time) Toll Free from Hong Kong 800-4422-3781

Email: ONlit-asia@hibbertco.com

JAPAN: ON Semiconductor, Japan Customer Focus Center 4-32-1 Nishi-Gotanda, Shinagawa-ku, Tokyo, Japan 141-8549

Phone: 81-3-5487-8345 Email: r14153@onsemi com

Fax Response Line: 303-675-2167

800-344-3810 Toll Free USA/Canada

ON Semiconductor Website: http://onsemi.com

For additional information, please contact your local

Sales Representative.