# Lab 1 Report

18307130024 Tan-YiFan

```
Lab 1 Report
    1. ARM Architecture
        1.1 Registers
            1.1.1 General Registers
            1.1.2 Process State
            1.1.3 Registers for exception handling
                1.1.3.1 Stack Pointer
                1.1.3.2 Saved Program Status Registers
                1.1.3.3 Exception Link Registers
        1.2 Instruction
        1.3 Exception
            1.3.1 Exception Level
            1.3.2 Switching Exception Level
                1.3.2.1 Low -> High
                1.3.2.2 High -> Low
    2. Linker Scripts
        2.1 ENTRY
        2.2 Location Counter .
        2.3 PROVIDE
        2.4 SECTIONS
    3. Code of Lab1
        3.1 Why not b main
        3.2 Exercise 1: Initialize the bss section
        3.3 Exercise 2: Initialize the Console and Print "Hello World"
```

## 1. ARM Architecture

The reference of this part includes:

**Stanford** 

**ARMv8 Reference Manual** 

## 1.1 Registers

## 1.1.1 General Registers

The general registers of ARMv8 architecture are listed below.

| Registers         | Description                 |  |
|-------------------|-----------------------------|--|
| $X_0 \sim X_{30}$ | General purpose registers   |  |
| PC                | Program counter (read-only) |  |
| XZR               | Zero register (read-only)   |  |
| SP                | Stack pointer               |  |

The following table describes the common usage the general purpose registers  $X_0 \sim X_{30}$ .

| Registers            | Description                |  |
|----------------------|----------------------------|--|
| $X_0 \sim X_7$       | Arguments and return value |  |
| $X_8 \sim X_{18}$    | Temporary registers        |  |
| $X_{19} \sim X_{28}$ | Callee-saved registers     |  |
| $X_{29}$             | Frame pointer              |  |
| $X_{30}$             | Link register              |  |

 $W_0 \sim W_{30}$ , WZR alias the least-significant 32-bits of  $X_0 \sim X_{30}$ , XZR respectively.

#### 1.1.2 Process State

In ARMv8 architecture, process state or PSTATE is an abstraction of process state information. It contains several fields:

- Condition flags (4 bits). The fields are: **N**, negative condition flag; **Z**, zero condition flag; **C**, carry condition flag; **V**, overflow condition flag.
- Execution state control. This field contains EL, current exception level; and SP, stack pointer register selection bit.
- Exception mask bits. The fields are DAIF: **D**, debug exception mask bit; **A**, SError interrupt mask bit; **I**, IRQ interrupt mask bit; **F**, FIQ interrupt mask bit.
- Access control bits.
- Timing control bits.
- Speculation control bits.

To access these fields, using mrs or msr instructions and the following **system registers**:

- NZCV: 64-bits. Bits[31:28] are N, Z, C, V respectively; other bits are reserved as 0.
- DAIF: 64-bits. Bits[9:6] are D, A, I, F respectively; other bits are reserved as 0.
- CurrentEL: 64-bits. Bits[3:2] shows current exception level; other bits are reserved as 0.
- SPSe1: 64-bits. Bits[0] shows which stack pointer to use: 0 means use SP\_EL0 at all exception levels; 1 means use SP\_ELx for all exception level ELx. Other bits are reserved as 0.

### 1.1.3 Registers for exception handling

Several system registers related to exception are duplicated for each exception level.

#### 1.1.3.1 Stack Pointer

When executing at ELO, the processor uses ELO stack pointer.

When executing at any other exception level, the processor can be configured to use either EL0 stack pointer or the stack pointer for this exception level.

By default, taking an exception will select the stack pointer for target exception level. Updating the PSTATE.SP can switch the mode from target exception level to ELO stack pointer.

#### 1.1.3.2 Saved Program Status Registers

The Saved Program Status Registers ( SPSRs ) are used to save program state on taking exceptions.

Since exceptions can not be taken to EL0, there are only SPSR\_EL1, SPSR\_EL2, SPSR\_EL3 without SPSR\_EL0.

We will only use AARCH64 state, so I'll focus on SPSR format on AARCH64 state:

- Bits[31:28] shows the {N, Z, C, V}.
- Bits[9:6] shows the {D, A, I, F}.
- Bits[3:2] shows the exception level.
- Bits[0] shows the selection of the stack pointer.

#### 1.1.3.3 Exception Link Registers

Similarly, there are only ELR\_EL1, ELR\_EL2, ELR\_EL3 without ELR\_EL0.

The ELR stores the PC of exception return address.

#### 1.2 Instruction

ARMv8 instruction set is a RISC. We've learned another RISC-MIPS instruction set. They look similar in some ways.

The following table lists some commonly-used instructions of ARMv8.

| Instruction                   | Operation                                         | Description                                                                     |
|-------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------|
| add/sub/orr/and<br>dest, a, b | dest = a op b                                     | b can be imm or reg                                                             |
| ldr/str ra, [rb,<br>imm]      | load or save:<br>addr: *(rb + imm)<br>value: ra   |                                                                                 |
| ldr/str ra, [rb,<br>imm]!     | In addition to the operation above, rb = rb + imm |                                                                                 |
| ldp/stp ra, rb,<br>[rc, imm]  |                                                   | load/store pair                                                                 |
| mov ra, imm1,<br>LSL imm2     | ra = imm1 << imm2                                 |                                                                                 |
| movk ra, imm1,<br>LSL imm2    |                                                   | mov without replacing other bits                                                |
| msr/mrs                       |                                                   | move from/to special registers                                                  |
| b/bl label                    |                                                   | branch/branch and link                                                          |
| br/blr ra                     |                                                   | branch to register/branch to register and link                                  |
| cmp +<br>beq/bne/blt/         |                                                   | compare and set the condition flags, then branch                                |
| ldr ra, =label                |                                                   | Load the address of the label. The label is not within the same linker section. |
| adr ra, label                 |                                                   | Load the address of the label. The label is within the same linker section.     |

## 1.3 Exception

## 1.3.1 Exception Level

Every moment, the processor runs on a certain exception level, which also determines the privilege. The four exception levels are:

- EL0(user)
- EL1(kernel)
- EL2(hypervisor)
- EL3(monitor)

The ARMv8 CPU starts at EL3 to wake up the firmware. Next, it switches to EL2 and loads the kernel. Then, it goes to EL1 so the kernel can run on the suitable exception level. User applications and untrusted processes usually run on EL0.

#### 1.3.2 Switching Exception Level

#### 1.3.2.1 Low -> High

The circumstance occurs only as a result of an exception.

When an exception to ELx(x = 1, 2, 3) occurs, the CPU does the following thing:

- PSTATE.DAIF <- {1, 1, 1, 1}. This is to mask all exceptions and interrupts.
- SPSR\_ELx <- PSTATE. This is to save the program state.
- ELR\_ELX <- PC. This is to store the PC when the exception occurs.
- if(SPSel) sp <- SP\_ELx.
- Jump to the exception handler.

#### 1.3.2.2 High -> Low

This operation is done by eret instruction.

On eret from ELx, the CPU does the following thing:

- PC <- ELR\_ELx . This is to restore the PC.
- PSTATE <- SPSR\_ELx. This is to restore the PSTATE.
- Set the sp.

## 2. Linker Scripts

The reference of this part includes:

#### **Linker Scripts**

I use <code>[aarch64-linux-gnu-ld --verbose > homework/default\_linker.ld]</code> to view the default linker script and summarize some of the syntax of linker script.

#### **2.1 ENTRY**

```
ENTRY(_start)
```

Set the address of the first instruction to be executed.

The linker will check the following statement with priority:

- Check whether the user runs 1d with -e option. If so, use the value from the command.
- If not, check whether the linker script has a ENTRY() line. If so, use the value within ENTRY().
- If not, check whether \_start is defined. If so, use \_start as entry point.
- If not, check whether .text section exists. If so, use the first byte of .text as entry point.
- If not, use 0 as entry point.

## 2.2 Location Counter .

The ... always contains the current output location counter.

Approaches to changing the value of . include:

- Assigning value to . , such as . = 0x80000; and . = . + 0x200;
- Through output section description, such as PROVIDE(data = .); .data : { \*(.data) } which will move . to the end of .data.

#### 2.3 PROVIDE

PROVIDE is used to define those symbols referenced in object files but not defined in any object files.

Example:

```
PROVIDE (edata = .);
```

We use two PROVIDE lines, one at the beginning of .bss section and one at the end of it, in order to identify the range of .bss section.

#### 2.4 SECTIONS

```
The SECTIONS command tells the linker how to map input sections into output sections, and how to place the output sections in memory.
```

Codes like .rodata : { \*(.rodata) } means an output section .rodata whose range is .rodata of all input files. \* means all and can be replaced with a file name if the section of a certain input file is needed.

### 3. Code of Lab1

## 3.1 Why not b main

The branch instruction requires the offset within the range from -128MB to 128MB. The main function may be very far away from \_start , so we should use 1dr plus br instead of b.

I set the kern/linker.ld as below, adding two lines in front of . = 0xFFFF0000000080000;:

```
SECTIONS
{
    . = 0 \times FFFF0000200000000;
    .text0 : {*(.text.startup)}
    . = 0 \times FFFF0000000080000;
    .text : {
        KEEP(*(.text.boot))
        *(.text)
    PROVIDE(etext = .);
    .rodata : { *(.rodata) }
    PROVIDE(data = .);
    .data : { *(.data) }
    PROVIDE(edata = .);
    .bss : { *(.bss) }
    PROVIDE(end = .);
}
```

Under -02 compilation option, the main function is in the .text.startup section.

I set main function near address 0xFFFF000020000000 so the offset is above the limit.

```
Disassembly of section .text0:

ffff000020000000 <main>:
```

I use b main in \_start section which is near address 0xFFFF000000080000 and get the following code:

If the offset is beyond the limit, the complier and the linker use br to implement b instruction.

## 3.2 Exercise 1: Initialize the bss section

We have already got the range of the bss section: from edate to end; more precisely, [edata, end).

Therefore, one line of memset(edata, 0, end - edata); is enough.

To check whether the code works, change the 0 to 0x3f to make those bits distinct for more smooth debug.



### 3.3 Exercise 2: Initialize the Console and Print "Hello World"

console\_init(); and cprintf("hello, world\n"); can work.

cprintf() calls vprintfmt(). vprintfmt() deals with the formated string and calls putch()
and printint() to print information to the console.

Using gdb, I review and capture the procedure of printing every single character:



Currently, vprintfmt cannot deal with outputs with specified width. For example, the action of cprintf("%3d\n", 100); is different from printf("%3d\n", 100);.



I may implement this feature in the future.