Name: - Tanisha Pankajbhai Mistry

ID NO: - 21EL019

Division: - 04

Year: - 2023-24

Subject: - Digital System Design (3EL42)

Branch: - Electronics

### **ASSIGNMENT=01**

Q-1:-Write a Verilog code for 2\*4 decoder.

#### Dataflow:-

```
4 module decoder_2x4_dataflow (
       input wire enable,
        input wire [1:0] select,
        output wire [3:0] output
 8);
 9
        assign output[0] = (enable && (select == 2'b00)) ? 1'b1 : 1'b0;
 10
        assign output[1] = (enable && (select == 2'b01)) ? 1'b1 : 1'b0;
 11
        assign output[2] = (enable && (select == 2'b10)) ? 1'b1 : 1'b0;
 12
        assign output[3] = (enable && (select == 2'b11)) ? 1'b1 : 1'b0;
 13
 14
 15 endmodule
 16
```

#### Behavioral:-

```
4 module decoder_2x4_behavioral (
       input wire enable,
5
       input wire [1:0] select,
6
7
       output wire [3:0] output
8);
9
       always @(enable or select) begin
10
           case (select)
11
               2'b00: output = enable ? 4'b0001 : 4'b0000;
12
               2'b01: output = enable ? 4'b0010 : 4'b0000;
13
               2'b10: output = enable ? 4'b0100 : 4'b0000;
14
               2'b11: output = enable ? 4'b1000 : 4'b0000;
15
               default: output = 4'b0000;
16
           endcase
17
18
       end
19
20 endmodule
21
```

#### **OUTPUT:-**

X[1:0]

y[3:0]

1000



## Q2. Write a Verilog code for Full subtractor. Code for Design:

```
module Full_Subtractor(
   input X, Y, Z,
   output D, B
);
   assign D = X ^ Y ^ Z;
   assign B = ~X & (Y^Z) | Y & Z;
endmodule
```

#### **Code for Test-bench:**

```
module testbench;
 reg X,Y,Z;
  wire D,B;
  Full_Subtractor dut(X,Y,Z,D,B);
  initial
    begin
      $monitor("X=%b Y=%b Z=%b D=%b B=%b",X,Y,Z,D,B);
      X=0; Y=0; Z=0; #5
      X=0;Y=0;Z=1;#5
      X=0; Y=1; Z=0; #5
      X=0; Y=1; Z=1; #5
      X=1; Y=0; Z=0; #5
      X=1; Y=0; Z=1; #5
      X=1; Y=1; Z=0; #5
      X=1; Y=1; Z=1; #5
      $dumpfile("Full_Subtractor.vcd");
      $dumpvars;
    $finish;
    end
endmodule
```

#### **Output:**

```
X=0 Y=0 Z=0 D=0 B=0

X=0 Y=0 Z=1 D=1 B=1

X=0 Y=1 Z=0 D=1 B=1

X=0 Y=1 Z=1 D=0 B=1

X=1 Y=0 Z=0 D=1 B=0

X=1 Y=0 Z=1 D=0 B=0

X=1 Y=1 Z=0 D=0 B=0

X=1 Y=1 Z=1 D=1 B=1
```

## Q3. Write a Verilog code for 2-bit comparator. Code for Design:

```
module design_2_bit_comparator(
  input a0,a1,b0,b1,
  output p_gr,q_eq,r_less
  );
   assign p_gr = ((a1 & (~b1)) | ((~b0) & a1 & a0) | (a0 & (~b1) & (~b0)));
   assign q_eq = ((~(a0^b0)) & (~(a1^b1)));
   assign r_less = (((~a1) & (b1)) | (b0 & (~a0) & (~a1)) | ((~a0) & b1 & b0));
```

endmodule

#### **Code for Test-bench:**

```
module testbench:
  reg a0,a1,b0,b1;
  wire p_gr,q_eq,r_less;
  design_2_bit_comparator dut(a0,a1,b0,b1,p_gr,q_eq,r_less);
  initial
    begin
       $monitor("a0=%b a1=%b b0=%b b1=%b p_gr=%b q_eq=%b
r_less=%b",a0,a1,b0,b1,p_gr,q_eq,r_less);
       a1=0; a0=0; b1=0; b0=0; #5
       a1=0; a0=0; b1=0; b0=1; #5
       a1=0; a0=0; b1=1; b0=0; #5
       a1=0; a0=0; b1=1; b0=1; #5
       a1=0; a0=1; b1=0; b0=0; #5
       a1=0; a0=1; b1=0; b0=1; #5
a1=0; a0=1; b1=1; b0=0; #5
       a1=0; a0=1; b1=1; b0=1; #5
       a1=1; a0=0; b1=0; b0=0; #5
       a1=1;a0=0; b1=0;b0=1; #5
       a1=1; a0=0; b1=1; b0=0; #5
       a1=1;a0=0; b1=1;b0=1; #5
       a1=1; a0=1; b1=0; b0=0; #5
       a1=1; a0=1; b1=0; b0=1; #5
a1=1; a0=1; b1=1; b0=0; #5
       a1=1; a0=1; b1=1; b0=1; #5
       $dumpfile("design_2_bit_comparator.vcd");
       $dumpvars;
    $finish;
    end
endmodule
```

#### **OUTPUT:**

```
a0=0 a1=0 b0=0 b1=0 p=0 q=1 r=0
a0=0 a1=0 b0=1 b1=0 p=0 q=0 r=1
a0=0 a1=0 b0=0 b1=1 p=0 q=0 r=1
a0=0 a1=0 b0=1 b1=1 p=0 q=0 r=1
a0=1 a1=0 b0=0 b1=0 p=1 q=0 r=0
a0=1 a1=0 b0=1 b1=0 p=0 q=1 r=0
a0=1 a1=0 b0=0 b1=1 p=0 q=0 r=1
a0=1 a1=0 b0=1 b1=1 p=0 q=0 r=1
a0=0 a1=1 b0=0 b1=0 p=1 q=0 r=0
a0=0 a1=1 b0=1 b1=0 p=1 q=0 r=0
a0=0 a1=1 b0=0 b1=1 p=0 q=1 r=0
a0=0 a1=1 b0=1 b1=1 p=0 q=0 r=1
a0=1 a1=1 b0=0 b1=0 p=1 q=0 r=0
a0=1 a1=1 b0=1 b1=0 p=1 q=0 r=0
a0=1 a1=1 b0=0 b1=1 p=1 q=0 r=0
a0=1 a1=1 b0=1 b1=1 p=0 q=1 r=0
```

## Q4. Write a Verilog code for 3-bit binary to gray convertor.

#### **Code for Design:**

```
module binary_to_gray (
    input [2:0]binary,
    output reg [2:0]gray
);

always @(binary)
    begin
        gray[2] = binary[2];
        gray[1] = binary[2] ^ binary[1];
        gray[0] = binary[1] ^ binary[0];
    end
endmodule
```

#### **Code for Test-bench:**

```
module testbench;
  reg [2:0]binary;
  wire [2:0]gray;
  binary_to_gray dut(binary,gray);
  initial
    begin
      $monitor("binary=%b gray=%b",binary,gray);
      binary[2]=0; binary[1]=0; binary[0]=0; #5
      binary[2]=0; binary[1]=0; binary[0]=1; #5
      binary[2]=0; binary[1]=1; binary[0]=0; #5
      binary[2]=0; binary[1]=1; binary[0]=1; #5
      binary[2]=1; binary[1]=0; binary[0]=0; #5
      binary[2]=1; binary[1]=0; binary[0]=1; #5
      binary[2]=1; binary[1]=1; binary[0]=0; #5
      binary[2]=1; binary[1]=1; binary[0]=1; #5
      $dumpfile("design_2_bit_comparator.vcd");
      $dumpvars;
    $finish;
    end
endmodule
```

#### **Output:**

binary=000 gray=000

binary=001 gray=001

binary=010 gray=011

binary=011 gray=010

binary=100 gray=110

binary=101 gray=111

binary=110 gray=101

binary=111 gray=100

# Q5. Write a Verilog code for BCD to excess 3 convertors. Code for Design:

```
module Bcd_excess3(
   input [3:0] bcd,
   output [3:0] excess3
);
   assign excess3[3]= bcd[3] | bcd[2] & bcd[1] | bcd[2] & bcd[0];
   assign excess3[2]= (~bcd[2]) & bcd[1] | (~bcd[2]) & bcd[0] | bcd[2] & (~bcd[1]) & (~bcd[0]);
   assign excess3[1]= bcd[1] & bcd[0] | (~bcd[1]) & (~bcd[0]);
   assign excess3[0]= (~bcd[0]);
endmodule
```

#### **Code for Test-bench:**

```
module testbench:
 reg [3:0]bcd;
 wire [3:0]excess3;
 Bcd_excess3 dut(bcd,excess3);
                                               Output:
 initial
   begin
                                                bcd=0000 excess=0011
     $monitor("bcd=%b excess=%b",bcd,excess3);
                                                bcd=0001 excess=0100
     bcd[3]=0; bcd[2]=0; bcd[1]=0; bcd[0]=0; #5
     bcd[3]=0; bcd[2]=0; bcd[1]=0; bcd[0]=1; #5
                                                bcd=0010 excess=0101
     bcd[3]=0; bcd[2]=0; bcd[1]=1; bcd[0]=0; #5
     bcd[3]=0; bcd[2]=0; bcd[1]=1; bcd[0]=1; #5
                                                bcd=0011 excess=0110
     bcd[3]=0; bcd[2]=1; bcd[1]=0; bcd[0]=0; #5
                                                bcd=0100 excess=0111
     bcd[3]=0; bcd[2]=1; bcd[1]=0; bcd[0]=1; #5
     bcd[3]=0; bcd[2]=1; bcd[1]=1; bcd[0]=0; #5
                                                bcd=0101 excess=1000
     bcd[3]=0; bcd[2]=1; bcd[1]=1; bcd[0]=1; #5
     bcd[3]=1; bcd[2]=0; bcd[1]=0; bcd[0]=0; #5
                                                bcd=0110 excess=1001
     bcd[3]=1; bcd[2]=0; bcd[1]=0; bcd[0]=1; #5
                                                bcd=0111 excess=1010
     $dumpfile("Bcd_excess3.vcd");
                                                bcd=1000 excess=1011
     $dumpvars;
   $finish;
                                                bcd=1001 excess=1100
   end
endmodule
```