(Comp 4 IT)

COA Sem-IT

(SE comp)

QP Code: NP-19761 IT

(3 Hours)

[ Total Marks:80

| N.B.: |       | (1) Question no.1 is compulsory.                                                   |     |  |  |
|-------|-------|------------------------------------------------------------------------------------|-----|--|--|
|       |       | (2) Solve any three questions out of remaining five questions.                     |     |  |  |
|       |       | (3) Assume suitable data if necessary.                                             | (4) |  |  |
|       |       | (4) Answer to each new question to be started on a fresh page.                     |     |  |  |
|       |       |                                                                                    |     |  |  |
| 1.    | • •   | What is stored program concept?                                                    | 3/  |  |  |
|       | (b)   | Show IEEE 754 Standards for Binary Floating-Point Representation for 32 bit single | 3 / |  |  |
|       |       | format and 64 bit double format.                                                   | ,   |  |  |
|       | (c)   | What are applications of Microprogramming?                                         | 3   |  |  |
|       | (d)   | What is Virtual Memory?                                                            | 4/  |  |  |
|       | (e)   | Explain in brief function of 8089 I/O Processor.                                   | 4/  |  |  |
|       | (f)   | Name the Flynn's Classification of Parallel Processing Systems.                    | 3/  |  |  |
| 2.    | (a)   | Draw the flow chart for Booth's Algorithm for Twos Complement Multiplication.      | 5   |  |  |
|       | (4)   | Using Booth's Algorithm show the multiplication of 7x5.                            | 7   |  |  |
| (     | c)(M) | Explain with diagram functioning of Microprogrammed Control Unit.                  | 8   |  |  |
| 3.    | (a)   | What are the differences between RISC and CISC processors?                         | 5 / |  |  |
|       | (b)   | Describe hardwired control unit and specify its advantages.                        | 7/  |  |  |
|       | (c)   | What are characteristics of memory devices?                                        | 8-  |  |  |
| 4.    | (a)   | Explain in details Memory Hierarchy with examples.                                 | 6   |  |  |
|       | (b)   | What are elements of cache design? Explain in details.                             | 8 / |  |  |
|       | (c)   | What are major requirements for an I/O module?                                     | 6/  |  |  |
| 5.    | (a)   | Explain the DMA based data transfer techniques for I/O devices.                    | 8 🗸 |  |  |
|       | (b)   | Explain concepts of nanoprogramming.                                               | 6/  |  |  |
|       | (c)   | What is instruction pipelining?                                                    | 6 ~ |  |  |
| 6.    | Wri   | ite short notes on                                                                 |     |  |  |
|       | (a)   | Touch Pad                                                                          | 7 ~ |  |  |
|       |       | L1, L2 and L3 Cache memory.                                                        | 7   |  |  |
|       | • •   | Programmed I/O                                                                     | 6 ~ |  |  |

Con. 12218-14.

10/12/15

Q.P. Code:

5461

|      |            | (3 Hours) [ Total Marks :                                                                                                                                                                                                                                                                                               | 80       |
|------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| N.B. | : (1       | Question No.1 is compulsory  Solve any three questions out of remaining five questions.                                                                                                                                                                                                                                 |          |
|      |            | 3) Assume suitable data if necessary.                                                                                                                                                                                                                                                                                   |          |
| 1.   | Solve      | e any four out of five.  (a) Differentiate between RISC and CISC  (b) What are the functions of following registers?  (i) PC (ii) SP (iii) MAR (iv) MDR (v) IR  (c) Write a note on interrupt execution.  (d) Define Stored Program Concept and draw Von-Neumann's architecture.  (e) What is meant by nanoprogramming? | 20       |
| 2.   | (a)<br>(b) | Multiply (-3) and (4) using Booth's Algorithm.  Explain 6 stage instruction pipeline with suitable diagram.                                                                                                                                                                                                             | 10<br>10 |
| 3.   | (a)<br>(b) | Compare SRAM & DRAM.  Consider the string 1,3,2,4,2,1,5,1,3,2,6,7,5,4,3,2,4,2,3,1,4  Find the page faults for 3 frames using FIFO and LRU page replacement                                                                                                                                                              | 10<br>10 |
| 4.   | (a)<br>(b) | Divide 11 by 2 using restoring division algorithm.  What is meant by Fetch cycle, Instruction cycle, Machine cycle and interrupt cycle? Explain in brief.                                                                                                                                                               | 10<br>10 |
| 5.   | (a)<br>(b) | Explain different mapping techniques of Cache memory.  What is virtual memory? Explain the role of paging and segmentation in virtual memory.                                                                                                                                                                           | 10<br>10 |
| 6.   | (a)<br>(b) | Explain different addressing modes with example.  What is the need of DMA? Explain its various techniques of data transfer.                                                                                                                                                                                             | 10<br>10 |

#### QP Code :12476

|       |                      | (3 Hours) [ Total Marks : 80                                                                                                                                                                                                                                                                        |          |
|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
| N.B.  | (1<br>(2<br>(3<br>(4 | <ul> <li>Attempt any three questions from remaining five questions.</li> <li>Assume suitable data if required.</li> </ul>                                                                                                                                                                           |          |
| 1. Sc | olve                 | <ul> <li>(a) What are the types of pipeline hazards?</li> <li>(b) Explain in brief memory mapped I/O.</li> <li>(c) Explain in detail cache coherence.</li> <li>(d) Draw flow chart of Booth's algorithm.</li> <li>(e) Define stored program concept and draw Von Neumann's Architecture.</li> </ul> | 20       |
|       |                      | Explain in detail different types of addressing modes.<br>Multiply $(-2)_{10}$ and $(-5)_{10}$ using Booth's Algorithm.                                                                                                                                                                             | 10<br>10 |
|       |                      | Explain Wilke's Engine (Hardwired Control Unit) in detail. Explain virtual memory with reference to memory hierarchy, segments and pages.                                                                                                                                                           | 10<br>10 |
|       |                      | Explain features of RISC and CISC processors.  Explain six stage instruction pipeline with suitable diagram.                                                                                                                                                                                        | 10<br>10 |
|       |                      | Explain various high speed memories such as interleaved memories and caches. Explain LRU page replacement policy with suitable example.                                                                                                                                                             | 10<br>10 |
|       |                      | What is Bus Arbitration? Explain any two techniques of Bus Arbitration.  Write short note (any two):  (i) Nano programming  (ii) DMA (Direct Memory Access)  (iii) Plotter.                                                                                                                         | 10<br>10 |

GN-Con.:9620-14.

## S.E. Sem IV (CBGS). (Computer & I.T.)

N.B.:- (1) Question no.1 is compulsory.

27/5/15

**QP Code: 3546** 

(3 Hours)

Total Marks: 80

|    |      | (2) Solve any three questions out of remaining five questions.           |     |
|----|------|--------------------------------------------------------------------------|-----|
|    |      | (3) Assume suitable data if necessary.                                   |     |
|    |      |                                                                          |     |
| 1. | (a)  | What are applications of Microprogramming?                               | 3   |
|    | (b)  | What is stored program concept in digital computer?                      | 3   |
|    | (c)  | List the Flynn's Classification of Parallel Processing Systems.          | 3   |
|    | (d)  | Draw flowchart for Booth's Algorithm for Twos Complement Multiplication. | 3   |
|    | (e)  | What is Associative memory?                                              | 4   |
|    | (f)  | Explain in brief Programmed I/O.                                         | 4   |
| 2. | (a)  | Explain with diagram functioning of Hardwired Control Unit.              | 8   |
|    | (b)  | Using Unsigned Binary Division method, divide 7 by 3.                    | 6   |
|    | (c)  | Explain IEEE 754 standards for Floating Point number representation.     | 6   |
|    |      |                                                                          | COV |
| 3. | (a)  | Describe what are the features of cache design?                          | 8   |
|    | (b)  | What are the differences between RISC and CISC processors?               |     |
|    | (c)  | Explain concepts of Nano programming.                                    | 6   |
| 4. | (a)  | What are major requirements for an I/O mosule?                           | 6   |
|    | (b)  | Explain in details Virtual Memory, Segmentation and Paging.              | 7   |
|    | (c)  | Explain in details Cache Coherency.                                      | 7   |
| 5. | (a)  | What is instruction pipelining? what are advantages of pipelining?       | 6   |
|    | (b)  | Explain DMA based data transfer technique for I/O devices.               | 7   |
|    | (c)  | Explain Microinstruction sequencing and execution.                       | 7   |
| 6. | Writ | e short note on:                                                         |     |
|    | (a)  | Pipeline Hazards.                                                        | 7   |
|    | (b)  | Scanner.                                                                 | 7   |
|    | (c)  | Interrupt driven I/O.                                                    | 6   |

JP-Con. 10819-15.

( Marks:8

|      |    | Please check whether you have got the right question paper.  N.B: 1. Question.No.1 is compulsory.  2. Solve any three questions out of remaining five questions.  3. Assume suitable data if necessary  4. Figures to right indicate marks |    |
|------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| Q. 1 |    | Attempt any 4 sub questions.                                                                                                                                                                                                               |    |
|      | a) | Define the terms Computer Organization and Computer Architecture.                                                                                                                                                                          | (0 |
|      |    |                                                                                                                                                                                                                                            | Ċ  |
|      | c) | List and Explain important parameters significant in choosing a computer memory.                                                                                                                                                           | (C |
|      | d) |                                                                                                                                                                                                                                            | (C |
|      | e) | Explain Programmed I/O technique of Data transfer.                                                                                                                                                                                         | (0 |
| Q. 2 | a) | replacement algorithms for the following page frame                                                                                                                                                                                        | (1 |
|      | b) | Sequence: 5,6, 6, 3, 8, 5, 7, 8, 6, 5, 8, 5. (FRAME SIZE = 3).  Draw and explain basic instruction execution cycle.                                                                                                                        | (1 |
| Q. 3 | a) | Explain memory hierarchy of a computer.                                                                                                                                                                                                    | (: |
|      | -  |                                                                                                                                                                                                                                            | Ċ  |
| Q. 4 | a) | Describe different addressing modes.                                                                                                                                                                                                       | (: |
|      | b) | Draw the flowchart of Booths algorithm and multiply (6)*(-4) using Booths algorithm.                                                                                                                                                       | (: |
| Q. 5 | a) | Explain interrupt driven I/O technique of Data transfer.                                                                                                                                                                                   | (: |
|      | b) | Explain hardwired approach to the design of a control unit.                                                                                                                                                                                | (: |
| Q. 6 |    | Write notes on ( any three )                                                                                                                                                                                                               | (: |
|      | a) | Register Organization of a processor                                                                                                                                                                                                       |    |
|      | b) | Von Neumann architecture                                                                                                                                                                                                                   |    |
|      | c) | Associative memory                                                                                                                                                                                                                         |    |
|      | d) |                                                                                                                                                                                                                                            |    |
|      | e) | Pipeline Hazards                                                                                                                                                                                                                           |    |
|      |    |                                                                                                                                                                                                                                            |    |

[Time: Three Hours]

AND ARCHITECTURE

#### Q.P. Code: 09892

|     |    |         |         |          | [Time: Three Hours]                                                                     | [Marks:80] |
|-----|----|---------|---------|----------|-----------------------------------------------------------------------------------------|------------|
|     |    |         | N.B:    | , F      | Please check whether you have got the right question paper.                             |            |
|     |    |         | ,1.0.   |          | Question No.1 is compulsory.                                                            |            |
|     |    |         |         | 3        | Attempt any THREE out of the remaining questions. Assume suitable data if necessary.    |            |
|     |    |         |         | 3.       | Assume suitable data if necessary.                                                      |            |
| Q.1 |    |         |         |          | questions                                                                               |            |
|     |    | a)      | Draw    | and e    | xplain Memory hierarchy.                                                                |            |
|     |    | b)      | Repr    | esent (  | $12.25)_{10}$ in double precision IEEE 754 binary floating point representation format. | 05         |
|     |    | c)      | Draw    | and e    | xplain basic instruction execution cycle.                                               |            |
|     |    | d)      |         |          | e types of pipeline hazards?                                                            | 05         |
|     |    |         |         |          | e major functions of an I/O module?                                                     | 05         |
|     |    | -,      |         |          | - major varietions of arrive moduler                                                    | 05         |
| Q.2 | a) | Explain | n the f | unction  | ing of Wilke's Microprogrammed control unit with its advantages.                        | 10         |
|     | b) | Draw t  | the flo | wchart   | of Booths algorithm and multiply (4)*(-3) using Booths algorithm.                       | 10         |
| Q.3 | a) | Differe | entiate | betwe    | en RISC and CISC in detail with example.                                                | 10         |
|     | b) | Draw    | flowch  | art of b | plnary Restoring division and use it to divide 16/4.                                    | 10         |
| Q.4 | a) | Calcul  | ate the | numb     | er of page hits and faults using FIFO, LRU and OPTIMAL page replacement                 | 10         |
|     |    | algorit | thms fo | or the f | ollowing page frame sequence : 2, 3, 1, 2, 4, 3, 2, 5, 3, 6, 7, 9, 3, 7.                | 10         |
|     | b) |         |         | 100      | pipelining? Explain with suitable diagram.                                              | 10         |
| Q.5 | a) | What    | are the | e elem   | ents of a cache design?                                                                 | 10         |
|     | b) | Explai  | n DMA   | in det   | all.                                                                                    | 10         |
| Q.6 | •  |         |         |          | es on (any two)                                                                         | 20         |
|     |    | -       |         |          | ction formats                                                                           |            |
|     |    |         |         | amme     |                                                                                         |            |
|     |    |         |         |          | and Associative memory                                                                  |            |
|     |    | d)      | Evolu   | tion of  | Computers                                                                               |            |
|     |    |         |         |          |                                                                                         |            |

# SE-Sem-TI (CBKS) - I.T. 31/05/16 Computer aganization & Architecture

(3 Hours)

Q.P. Code: 549802

| Total Marks: 80

| N. |      | <ol> <li>Question No .1 is compulsory.</li> <li>Solve any three questions out of remaining five questions.</li> <li>Assume suitable data if necessary.</li> </ol> |    |
|----|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|
| 1. | Sol  | ve any four out of five :-                                                                                                                                        | 20 |
|    |      | (a) Explain the types of microinstruction formats.                                                                                                                |    |
|    |      | (b) Draw and explain the flowchart of Add and Shift method of integer<br>multiplication.                                                                          |    |
|    |      | (c) What the functions of following registers?                                                                                                                    |    |
|    |      | (i) Z (ii) SP (iii) MAR (iv) MDR (v) Y                                                                                                                            |    |
|    |      | <ul><li>(d) Compare SRAM and DRAM.</li><li>(e) With the help of diagram, explain Von-Neumann architecture.</li></ul>                                              |    |
|    |      | (e) With the help of diagram, explain von-weumann architecture.                                                                                                   |    |
| 2. | (a)  | Multiply (-9) and (4) using Booth's algorithm.                                                                                                                    | 10 |
|    | (b)  | Explain different addressing modes with example.                                                                                                                  | 10 |
|    |      |                                                                                                                                                                   | )  |
| 3  | (a)  | Express (28.75) <sub>10</sub> in the IEEE 754 single and double precision standard                                                                                | 10 |
|    | 21.5 | of floating point representation.                                                                                                                                 |    |
|    | (b)  | Explain design of control unit w.r.t. microprogrammed and hardwired approach.                                                                                     | 10 |
| 4. | a)   | Explain different mapping techniques of Cache memory.                                                                                                             | 10 |
|    | b)   | Explain Flynn's classification in detail.                                                                                                                         | 10 |
|    |      |                                                                                                                                                                   |    |
| 5  | a)   | Draw and explain six stage instruction pipeline and the various hazards.                                                                                          | 10 |
|    | b)   | What is the need of DMA? Explain its various techniques of data transfer.                                                                                         | 10 |
| ,  |      |                                                                                                                                                                   |    |
| 6. | a)   | Find out page hit and miss for the following string using FIFO, LRU and OPTIMAL page replacement policies considering a frame size of                             | 10 |
|    |      | three. 2, 3, 3, 1, 5, 2, 4, 5, 3, 2, 5, 2.                                                                                                                        |    |
|    | b)   |                                                                                                                                                                   | 10 |
|    | -,   |                                                                                                                                                                   |    |
|    |      |                                                                                                                                                                   |    |

### TT/IV/(BGS/COA/COMP. Organization Architecture 15-12-16 QP Code:549803

|       | MAX MARKS:80                                                                               | IME:03 HRS |
|-------|--------------------------------------------------------------------------------------------|------------|
| N.B.  | 1. Question No 1 is compulsory.                                                            |            |
|       | 2. Solve any three questions out of remaining five questions.                              |            |
|       | 3. Assume suitable data if necessary.                                                      |            |
| Q. 1. | Solve any four out of five.                                                                | (4*5=20)   |
|       | a. What are the major requirements of I/O module?                                          |            |
|       | b. Draw the flowchart of non-restoring division algorithm and explain the s                | ame.       |
|       | c. With the help of diagram, explain Von-Neumann architecture.                             |            |
|       | d. Compare SRAM & DRAM.                                                                    |            |
|       | e. Note on pipeline hazards.                                                               |            |
| L     |                                                                                            |            |
| Q. 2. | a) Explain Flynn's classification in detail.                                               | (10)       |
|       | b) Discuss the various characteristics of Memory.                                          | (10)       |
| Q. 3. | a) Multiply (-4) and (2) using Booth's algorithm.                                          | (10)       |
|       | b) Explain Instruction cycle with Interrupt execution with example.                        | (10)       |
| Q. 4. | a) Express (4.50) <sub>10</sub> in IEEE 754 single & double precision standard of floating | ng         |
|       | point number representation.                                                               | (10)       |
|       | b) Explain design of control unit wrt softwired and hardwired approach.                    | (10)       |
| 0.5.  | a) Divide 13 by 3 using restoring division algorithm.                                      | (10)       |
| -     |                                                                                            |            |
|       | b) Explain different addressing modes with example.                                        | (10)       |
| Q. 6. | Write a note on any two.                                                                   | (2*10=20)  |
|       | a. Comparison of RISC & CISC                                                               |            |
|       | b. Programmed I/O                                                                          |            |
|       | c. Mapping techniques of Cache memory                                                      |            |