# Chapter 24

# RV32/64G Instruction Set Listings

One goal of the RISC-V project is that it be used as a stable software development target. For this purpose, we define a combination of a base ISA (RV32I or RV64I) plus selected standard extensions (IMAFD, Zicsr, Zifencei) as a "general-purpose" ISA, and we use the abbreviation G for the IMAFDZicsr-Zifencei combination of instruction-set extensions. This chapter presents opcode maps and instruction-set listings for RV32G and RV64G.

| inst[4:2] | 000    | 001      | 010      | 011      | 100    | 101      | 110            | 111        |
|-----------|--------|----------|----------|----------|--------|----------|----------------|------------|
| inst[6:5] |        |          |          |          |        |          |                | (> 32b)    |
| 00        | LOAD   | LOAD-FP  | custom-0 | MISC-MEM | OP-IMM | AUIPC    | OP-IMM-32      | 48b        |
| 01        | STORE  | STORE-FP | custom-1 | AMO      | OP     | LUI      | OP-32          | 64b        |
| 10        | MADD   | MSUB     | NMSUB    | NMADD    | OP-FP  | reserved | custom-2/rv128 | 48b        |
| 11        | BRANCH | JALR     | reserved | JAL      | SYSTEM | reserved | custom-3/rv128 | $\geq 80b$ |

Table 24.1: RISC-V base opcode map, inst[1:0]=11

Table 24.1 shows a map of the major opcodes for RVG. Major opcodes with 3 or more lower bits set are reserved for instruction lengths greater than 32 bits. Opcodes marked as reserved should be avoided for custom instruction-set extensions as they might be used by future standard extensions. Major opcodes marked as custom-0 and custom-1 will be avoided by future standard extensions and are recommended for use by custom instruction-set extensions within the base 32-bit instruction format. The opcodes marked custom-2/rv128 and custom-3/rv128 are reserved for future use by RV128, but will otherwise be avoided for standard extensions and so can also be used for custom instruction-set extensions in RV32 and RV64.

We believe RV32G and RV64G provide simple but complete instruction sets for a broad range of general-purpose computing. The optional compressed instruction set described in Chapter 16 can be added (forming RV32GC and RV64GC) to improve performance, code size, and energy efficiency, though with some additional hardware complexity.

As we move beyond IMAFDC into further instruction-set extensions, the added instructions tend to be more domain-specific and only provide benefits to a restricted class of applications, e.g., for multimedia or security. Unlike most commercial ISAs, the RISC-V ISA design clearly separates the base ISA and broadly applicable standard extensions from these more specialized additions. Chapter 26 has a more extensive discussion of ways to add extensions to the RISC-V ISA.

| 31               | 27       | 26   | 25   | 24         |        | 20    | 19  | 15 | 14  | 12  | 11  | 7                   | 6   | 0      |        |
|------------------|----------|------|------|------------|--------|-------|-----|----|-----|-----|-----|---------------------|-----|--------|--------|
|                  | funct7   |      |      |            | rs2    |       | rs1 |    | fun | ct3 |     | $\operatorname{rd}$ | opc | ode    | R-type |
|                  | in       | nm[  | 11:0 | )]         |        |       | rs1 |    | fun | ct3 |     | $\operatorname{rd}$ | opc | ode    | I-type |
| i                | mm[11:5  | 5]   |      |            | rs2    |       | rs1 |    | fun | ct3 | imr | n[4:0]              | opc | ode    | S-type |
| im               | m[12 10] | 0:5] |      |            | rs2    |       | rs1 | L  | fun | ct3 | imm | [4:1 11]            | opc | ode    | B-type |
|                  |          |      | •    | $_{ m im}$ | m[31:1 | [12]  |     |    |     |     |     | rd                  | opc | ode    | U-type |
| imm[20 10:1 11 1 |          |      |      |            | 1 19   | 9:12] |     |    |     |     | rd  | opc                 | ode | J-type |        |

# RV32I Base Instruction Set imm[31:12]

| RV321 Base Instruction Set |                 |       |     |             |         |           |  |  |  |  |  |  |
|----------------------------|-----------------|-------|-----|-------------|---------|-----------|--|--|--|--|--|--|
|                            | imm[31:12]      |       |     | rd          | 0110111 | LUI       |  |  |  |  |  |  |
|                            | imm[31:12]      |       |     | rd          | 0010111 | AUIPC     |  |  |  |  |  |  |
| 1                          | m[20 10:1 11 1] |       |     | rd          | 1101111 | JAL       |  |  |  |  |  |  |
| imm[11:                    | [0]             | rs1   | 000 | rd          | 1100111 | JALR      |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 000 | imm[4:1 11] | 1100011 | ight] BEQ |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 001 | imm[4:1 11] | 1100011 | BNE       |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 100 | imm[4:1 11] | 1100011 | BLT       |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 101 | imm[4:1 11] | 1100011 | BGE       |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 110 | imm[4:1 11] | 1100011 | BLTU      |  |  |  |  |  |  |
| imm[12 10:5]               | rs2             | rs1   | 111 | imm[4:1 11] | 1100011 | BGEU      |  |  |  |  |  |  |
| imm[11:                    | 0]              | rs1   | 000 | rd          | 0000011 | LB        |  |  |  |  |  |  |
| imm[11:                    | 0               | rs1   | 001 | rd          | 0000011 | LH        |  |  |  |  |  |  |
| imm[11:                    | 0               | rs1   | 010 | rd          | 0000011 | LW        |  |  |  |  |  |  |
| imm[11:                    | 0]              | rs1   | 100 | rd          | 0000011 | LBU       |  |  |  |  |  |  |
| imm[11:                    | 0               | rs1   | 101 | rd          | 0000011 | LHU       |  |  |  |  |  |  |
| imm[11:5]                  | rs2             | rs1   | 000 | imm[4:0]    | 0100011 | SB        |  |  |  |  |  |  |
| imm[11:5]                  | rs2             | rs1   | 001 | imm[4:0]    | 0100011 | SH        |  |  |  |  |  |  |
| imm[11:5]                  | rs2             | rs1   | 010 | imm[4:0]    | 0100011 | SW        |  |  |  |  |  |  |
| imm[11:                    | 0]              | rs1   | 000 | rd          | 0010011 | ADDI      |  |  |  |  |  |  |
| imm[11:                    | 0               | rs1   | 010 | rd          | 0010011 | SLTI      |  |  |  |  |  |  |
| imm[11:                    | 0]              | rs1   | 011 | rd          | 0010011 | SLTIU     |  |  |  |  |  |  |
| imm[11:                    | 0]              | rs1   | 100 | rd          | 0010011 | XORI      |  |  |  |  |  |  |
| imm[11:                    | [0]             | rs1   | 110 | rd          | 0010011 | ORI       |  |  |  |  |  |  |
| imm[11:                    | 0               | rs1   | 111 | rd          | 0010011 | ANDI      |  |  |  |  |  |  |
| 0000000                    | shamt           | rs1   | 001 | rd          | 0010011 | SLLI      |  |  |  |  |  |  |
| 0000000                    | shamt           | rs1   | 101 | rd          | 0010011 | SRLI      |  |  |  |  |  |  |
| 0100000                    | shamt           | rs1   | 101 | rd          | 0010011 | SRAI      |  |  |  |  |  |  |
| 0000000                    | rs2             | rs1   | 000 | rd          | 0110011 | ADD       |  |  |  |  |  |  |
| 0100000                    | rs2             | rs1   | 000 | rd          | 0110011 | SUB       |  |  |  |  |  |  |
| 0000000                    | rs2             | rs1   | 001 | rd          | 0110011 | SLL       |  |  |  |  |  |  |
| 0000000                    | rs2             | rs1   | 010 | rd          | 0110011 | SLT       |  |  |  |  |  |  |
| 0000000                    | rs2             | rs1   | 011 | rd          | 0110011 | SLTU      |  |  |  |  |  |  |
| 0000000                    |                 |       | 100 | rd          | 0110011 | XOR       |  |  |  |  |  |  |
| 0000000                    | 0000000 rs2     |       | 101 | rd          | 0110011 | SRL       |  |  |  |  |  |  |
| 0100000                    | 0100000 rs2     |       | 101 | rd          | 0110011 | SRA       |  |  |  |  |  |  |
| 0000000                    | 0000000 rs2     |       | 110 | rd          | 0110011 | OR        |  |  |  |  |  |  |
| 0000000                    | rs2             | rs1   | 111 | rd          | 0110011 | AND       |  |  |  |  |  |  |
| fm pre                     | ed succ         | rs1   | 000 | rd          | 0001111 | FENCE     |  |  |  |  |  |  |
| 000000000                  | 0000            | 00000 | 000 | 00000       | 1110011 | ECALL     |  |  |  |  |  |  |
| 000000000                  | 0001            | 00000 | 000 | 00000       | 1110011 | EBREAK    |  |  |  |  |  |  |
|                            |                 |       |     | 1           |         | _         |  |  |  |  |  |  |

| 31 2  | 7 20 | 6 2  | 5   | 24 | 20  | 19 | 15 | 14  | 12  | 11   | 7    | 6   | 0    |        |
|-------|------|------|-----|----|-----|----|----|-----|-----|------|------|-----|------|--------|
| func  | t7   |      |     | r  | rs2 | rs | 1  | fun | ct3 | rd   |      | opo | code | R-type |
|       | imm  | n[11 | :0] |    |     | rs | 1  | fun | ct3 | rd   |      | opo | code | I-type |
| imm[1 | 1:5] |      |     | r  | s2  | rs | 1  | fun | ct3 | imm[ | 4:0] | opo | code | S-type |

## RV64I Base Instruction Set (in addition to RV32I)

| imm[      | 11:0]       | rs1 | 110 | rd       | 0000011 | LWU   |
|-----------|-------------|-----|-----|----------|---------|-------|
| imm[      | 11:0]       | rs1 | 011 | rd       | 0000011 | LD    |
| imm[11:5] | rs2         | rs1 | 011 | imm[4:0] | 0100011 | SD    |
| 000000    | shamt       | rs1 | 001 | rd       | 0010011 | SLLI  |
| 000000    | shamt       | rs1 | 101 | rd       | 0010011 | SRLI  |
| 010000    | shamt       | rs1 | 101 | rd       | 0010011 | SRAI  |
| imm[      | [11:0]      | rs1 | 000 | rd       | 0011011 | ADDIW |
| 0000000   | shamt       | rs1 | 001 | rd       | 0011011 | SLLIW |
| 0000000   | shamt       | rs1 | 101 | rd       | 0011011 | SRLIW |
| 0100000   | shamt       | rs1 | 101 | rd       | 0011011 | SRAIW |
| 0000000   | rs2         | rs1 | 000 | rd       | 0111011 | ADDW  |
| 0100000   | rs2         | rs1 | 000 | rd       | 0111011 | SUBW  |
| 0000000   | rs2         | rs1 | 001 | rd       | 0111011 | SLLW  |
| 0000000   | rs2         | rs1 | 101 | rd       | 0111011 | SRLW  |
| 0100000   | 0100000 rs2 |     | 101 | rd       | 0111011 | SRAW  |

### RV32/RV64 Zifencei Standard Extension

| imm[11:0] | rs1 | 001 | rd | 0001111 | FENCE.I |
|-----------|-----|-----|----|---------|---------|

# RV32/RV64 Zicsr Standard Extension

| csr | rs1  | 001 | rd               | 1110011 | CSRRW  |
|-----|------|-----|------------------|---------|--------|
| csr | rs1  | 010 | $^{\mathrm{rd}}$ | 1110011 | CSRRS  |
| csr | rs1  | 011 | rd               | 1110011 | CSRRC  |
| csr | uimm | 101 | rd               | 1110011 | CSRRWI |
| csr | uimm | 110 | rd               | 1110011 | CSRRSI |
| csr | uimm | 111 | rd               | 1110011 | CSRRCI |

#### RV32M Standard Extension

| 0000001 | rs2 | rs1 | 000 | $^{\mathrm{rd}}$ | 0110011 | MUL    |
|---------|-----|-----|-----|------------------|---------|--------|
| 0000001 | rs2 | rs1 | 001 | $^{\mathrm{rd}}$ | 0110011 | MULH   |
| 0000001 | rs2 | rs1 | 010 | rd               | 0110011 | MULHSU |
| 0000001 | rs2 | rs1 | 011 | rd               | 0110011 | MULHU  |
| 0000001 | rs2 | rs1 | 100 | rd               | 0110011 | DIV    |
| 0000001 | rs2 | rs1 | 101 | rd               | 0110011 | DIVU   |
| 0000001 | rs2 | rs1 | 110 | rd               | 0110011 | REM    |
| 0000001 | rs2 | rs1 | 111 | rd               | 0110011 | REMU   |

## RV64M Standard Extension (in addition to RV32M)

| 0000001 | rs2 | rs1 | 000 | $^{\mathrm{rd}}$    | 0111011 | MULW  |
|---------|-----|-----|-----|---------------------|---------|-------|
| 0000001 | rs2 | rs1 | 100 | rd                  | 0111011 | DIVW  |
| 0000001 | rs2 | rs1 | 101 | $\operatorname{rd}$ | 0111011 | DIVUW |
| 0000001 | rs2 | rs1 | 110 | $\operatorname{rd}$ | 0111011 | REMW  |
| 0000001 | rs2 | rs1 | 111 | rd                  | 0111011 | REMUW |

| ; | 31 | 27    | 26 | 25 | 24 | 20  | 19 | 15 | 14  | 12  | 11               | 7 | 6  | 0    |        |
|---|----|-------|----|----|----|-----|----|----|-----|-----|------------------|---|----|------|--------|
|   |    | funct | 7  |    |    | rs2 | rs |    | fun | ct3 | $_{\mathrm{rd}}$ |   | op | code | R-type |

### RV32A Standard Extension

| 00010 | aq | rl | 00000 | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | LR.W      |
|-------|----|----|-------|-----|-----|---------------------|---------|-----------|
| 00011 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | SC.W      |
| 00001 | aq | rl | rs2   | rs1 | 010 | rd                  | 0101111 | AMOSWAP.W |
| 00000 | aq | rl | rs2   | rs1 | 010 | rd                  | 0101111 | AMOADD.W  |
| 00100 | aq | rl | rs2   | rs1 | 010 | rd                  | 0101111 | AMOXOR.W  |
| 01100 | aq | rl | rs2   | rs1 | 010 | rd                  | 0101111 | AMOAND.W  |
| 01000 | aq | rl | rs2   | rs1 | 010 | rd                  | 0101111 | AMOOR.W   |
| 10000 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOMIN.W  |
| 10100 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | AMOMAX.W  |
| 11000 | aq | rl | rs2   | rs1 | 010 | $^{\mathrm{rd}}$    | 0101111 | AMOMINU.W |
| 11100 | aq | rl | rs2   | rs1 | 010 | $\operatorname{rd}$ | 0101111 | AMOMAXU.W |

# RV64A Standard Extension (in addition to RV32A)

| 00010 | aq | rl | 00000 | rs1 | 011 | rd | 0101111 | LR.D      |
|-------|----|----|-------|-----|-----|----|---------|-----------|
| 00011 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | SC.D      |
| 00001 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOSWAP.D |
| 00000 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOADD.D  |
| 00100 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOXOR.D  |
| 01100 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOAND.D  |
| 01000 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOOR.D   |
| 10000 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOMIN.D  |
| 10100 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOMAX.D  |
| 11000 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOMINU.D |
| 11100 | aq | rl | rs2   | rs1 | 011 | rd | 0101111 | AMOMAXU.D |