





# **HORNET ORG1411**

## **GPS MODULE WITH INTEGRATED ANTENNA**

# Datasheet

Origin GPS.com





## **INDEX**

| 1.               | SCOPE                                       | 5  |
|------------------|---------------------------------------------|----|
| 2.               | DISCLAIMER                                  | 5  |
| 3.               | SAFETY INFORMATION                          | 5  |
| 4.               | ESD SENSITIVITY                             | 5  |
| 5.               | CONTACT INFORMATION                         | 5  |
| 6.               | RELATED DOCUMENTATION                       | 5  |
| 7.               | REVISION HISTORY                            | 6  |
| 8.               | GLOSSARY                                    | 6  |
| 9.               | ABOUT HORNET FAMILY                         |    |
| 10.              | ABOUT NANO HORNET MODULE                    | 9  |
| 11.              | ABOUT ORIGINGPS                             |    |
| 12.              | DESCRIPTION                                 |    |
| 12.1.            | FEATURES                                    |    |
| 13.              | ELECTRICAL SPECIFICATIONS                   |    |
| 13.1.            | ABSOLUTE MAXIMUM RATINGS                    |    |
| 13.2.            | RECOMMENDED OPERATING CONDITIONS            |    |
| 14.              | PERFORMANCE                                 |    |
| 14.1.            | ACQUISITION TIME                            |    |
|                  | HOT START                                   |    |
|                  | SIGNAL REACQUISITION                        |    |
|                  | AIDED START                                 |    |
|                  | WARM START                                  |    |
|                  | COLD START                                  |    |
|                  | SENSITIVITY                                 |    |
|                  | TRACKING                                    |    |
|                  | REACQUISITION                               |    |
|                  | NAVIGATION                                  |    |
|                  | HOT START                                   |    |
|                  | AIDED START                                 |    |
|                  | COLD START                                  |    |
| 14.2.0.          | RECEIVED SIGNAL STRENGTH                    |    |
| 14.3.<br>14.4.   | POWER CONSUMPTION                           |    |
| 14.5.            | ACCURACY                                    |    |
| 14.5.<br>14.6.   | DYNAMIC CONSTRAINS                          |    |
| 14.0.<br>15.     | POWER MANAGEMENT                            |    |
| 15.<br>15.1.     | POWER MANAGEMENT                            |    |
|                  | FULL POWER ACQUISITION                      |    |
|                  | FULL POWER TRACKING                         |    |
|                  | CPU ONLY                                    |    |
|                  | STANDBY                                     |    |
|                  | HIBERNATE                                   |    |
| 15.1.5.<br>15.2. | BASIC POWER SAVING MODE                     |    |
|                  | SELF MANAGED POWER SAVING MODES             |    |
| 15.3.            |                                             |    |
|                  | ADAPTIVE TRICKLE POWER (ATP™)               |    |
|                  | PUSH TO FIX (PTF™)                          |    |
|                  | ADVANCED POWER MANAGEMENT (APM™)            |    |
| 16.              | EXTENDED FEATURES                           |    |
| 16.1.            | ALMANAC BASED POSITIONING (ABP™)            |    |
| 16.2.            | ACTIVE JAMMER DETECTOR AND REMOVER          |    |
| 16.3.            | CLIENT GENERATED EXTENDED EPHEMERIS (CGEE™) |    |
| 16.4.            | SERVER GENERATED EXTENDED EPHEMERIS (SGEE™) |    |
| 17.              | INTERFACE                                   |    |
| 17.1.            | PAD ASSIGNMENT                              |    |
| 17.2.            | POWER SUPPLY                                |    |
| 17.2.1.          | VCC = 1.8V ORDERING OPTION PM01             | 23 |





| 17.2.2. | VCC = 2V TO 5.5V ORDERING OPTION PIVI04 | 23 |
|---------|-----------------------------------------|----|
|         | GROUND                                  |    |
| 17.3.   | CONTROL INTERFACE                       | 23 |
| 17.3.1. | ON_OFF                                  | 23 |
| 17.3.2. | WAKEUP                                  | 24 |
| 17.3.3. | RESET                                   | 24 |
| 17.3.4. | 1PPS                                    | 24 |
| 17.4.   | DATA INTERFACE                          | 24 |
| 17.4.1. | UART                                    | 25 |
| 17.4.2. | SPI                                     | 25 |
| 17.4.3. | I2C                                     | 25 |
| 18.     | TYPICAL APPLICATION CIRCUIT             | 26 |
| 19.     | RECOMMENDED PCB LAYOUT                  | 26 |
| 20.     | DESIGN CONSIDERATIONS                   | 26 |
| 21.     | OPERATION                               | 27 |
| 21.1.   | STARTING THE MODULE                     | 27 |
| 21.2.   | AUTONOMOUS POWER ON                     | 28 |
| 21.3.   | VERIFYING THE MODULE HAS STARTED        | 28 |
| 21.3.1. | UART                                    | 28 |
| 21.3.2. | I2C                                     | 28 |
| 21.3.3. | SPI                                     | 28 |
| 21.4.   | SHUTTING DOWN THE MODULE                | 28 |
| 22.     | FIRMWARE                                | 29 |
| 22.1.   | DEFAULT SETTINGS                        | 29 |
| 22.2.   | FIRMWARE UPDATES                        | 29 |
| 23.     | HANDLING INFORMATION                    | 30 |
| 23.1.   | MOISTURE SENSITIVITY                    | 30 |
| 23.2.   | ASSEMBLY                                | 30 |
| 23.3.   | SOLDERING                               | 30 |
| 23.4.   | CLEANING                                | 31 |
| 23.5.   | REWORK                                  | 31 |
| 23.6.   | ESD SENSITIVITY                         | 31 |
| 23.7.   | SAFETY INFORMATION                      | 31 |
| 23.8.   | DISPOSAL INFORMATION                    | 31 |
| 24.     | MECHANICAL SPECIFICATIONS               | 32 |
| 25.     | COMPLIANCE                              | 32 |
| 26.     | PACKAGING AND DELIVERY                  | 33 |
| 26.1.   | APPEARANCE                              | 33 |
| 26.2.   | CARRIER TAPE                            | 34 |
| 26.3.   | REEL                                    | 34 |
| 27.     | ORDERING INFORMATION                    | 35 |
| 28      | 12C APPENDIX                            | 35 |





## **TABLE INDEX**

| TABLE 1 – RELATED DOCUMENTATION                               | 5  |
|---------------------------------------------------------------|----|
| TABLE 2 – REVISION HISTORY                                    |    |
| TABLE 3 – ABSOLUTE MAXIMUM RATINGS                            |    |
| TABLE 4 – RECOMMENDED OPERATING CONDITIONS                    |    |
| TABLE 5 – ACQUISITION TIME                                    |    |
| TABLE 6 – SENSITIVITY                                         | 16 |
| TABLE 7 – RECEIVED SIGNAL STRENGTH                            | 16 |
| TABLE 8 – POWER CONSUMPTION                                   | 17 |
| TABLE 9 – ACCURACY                                            | 17 |
| TABLE 10 – DYNAMIC CONSTRAINS                                 | 17 |
| TABLE 11 – PIN-OUT                                            | 22 |
| TABLE 12 – HOST INTERFACE SELECT                              | 24 |
| TABLE 13 – START-UP TIMING                                    | 28 |
| TABLE 14 – DEFAULT FIRMWARE SETTINGS                          | 29 |
| TABLE 15 – SOLDERING PROFILE PARAMETERS                       | 31 |
| TABLE 16 – MECHANICAL SUMMARY                                 | 32 |
| TABLE 17 – REEL QUANTITY                                      | 33 |
| TABLE 18 – CARRIER TAPE DIMENSIONS                            | 34 |
| TABLE 19 – REEL DIMENSIONS                                    | 34 |
| TABLE 20 – ORDERING OPTIONS                                   | 35 |
| TABLE 21 – ORDERABLE DEVICES                                  | 35 |
| FIGURE INDEX                                                  |    |
|                                                               |    |
| FIGURE 1 – ORG1411 ARCHITECTURE                               |    |
| FIGURE 2 – SiRFstarIV™ GSD4e GPS SoC BLOCK DIAGRAM            |    |
| FIGURE 3 – ATP™ TIMING                                        |    |
| FIGURE 4 − PTF™ TIMING                                        |    |
| FIGURE 5 – APM™ TIMING                                        |    |
| FIGURE 6- ACTIVE JAMMER DETECTOR FREQUENCY PLOT               |    |
| FIGURE 7 – PAD ASSIGNMENT                                     |    |
| FIGURE 8 – ON_OFF TIMING                                      |    |
| FIGURE 9 – REFERENCE SCHEMATIC DIAGRAM - PM01 ORDERING OPTION |    |
| FIGURE 10 – ON_OFF TIMING                                     |    |
| FIGURE 11– START-UP TIMING                                    |    |
| FIGURE 12 – RECOMMENDED SOLDERING PROFILE                     |    |
| FIGURE 13 – MECHANICAL DRAWING                                |    |
| FIGURE 14 – MODULE POSITION                                   |    |
| FIGURE 15 – CARRIER TAPE                                      | 34 |





## 1. SCOPE

This document describes the features and specifications of Nano Hornet ORG1411 GPS antenna module.

## 2. DISCLAIMER

All trademarks are properties of their respective owners.

Performance characteristics listed in this document do not constitute a warranty or guarantee of product performance. OriginGPS assumes no liability or responsibility for any claims or damages arising out of the use of this document, or from the use of integrated circuits based on this document.

OriginGPS assumes no liability or responsibility for unintentional inaccuracies or omissions in this document. OriginGPS reserves the right to make changes in its products, specifications and other information at any time without notice.

OriginGPS reserves the right to conduct, from time to time, and at its sole discretion, firmware upgrades. As long as those FW improvements have no material change on end customers, PCN may not be issued. OriginGPS navigation products are not recommended to use in life saving or life sustaining applications.

## 3. SAFETY INFORMATION

Improper handling and use can cause permanent damage to the product.

## 4. ESD SENSITIVITY

This product is ESD sensitive device and must be handled with care.



## 5. CONTACT INFORMATION

 $Support - \underline{support@origingps.com} \ or \ \underline{Online\ Form}$   $Marketing\ and\ sales - \underline{marketing@origingps.com}$ 

Web - www.origingps.com

## 6. RELATED DOCUMENTATION

| Nº | DOCUMENT NAME                                            |
|----|----------------------------------------------------------|
| 1  | Nano Hornet – ORG1411 Evaluation Kit Datasheet           |
| 2  | Spider and Hornet - NMEA Protocol Reference Manual       |
| 3  | Spider and Hornet - One Socket Protocol Reference Manual |
| 4  | Spider and Hornet - Low Power Modes Application Note     |
| 5  | SiRFLive FAQ                                             |

TABLE 1 - RELATED DOCUMENTATION





## 7. REVISION HISTORY

| REVISION | DATE                      | CHANGE DESCRIPTION                                                                                                         |
|----------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|
| 1.0      | May 30, 2014              | First release                                                                                                              |
| 2.0      | October 30, 2014          | PM04 ordering option (Vcc = 2V to 5.5V variant) release                                                                    |
| 2.1      | November 30, 2014         | TABLE 3 updated to meet PM04 ordering option                                                                               |
| 3.0      | May 31, 2016              | Power Modes update – APM, MPM.<br>Operating Temp. update                                                                   |
| 3.1      | July 4, 2016              | Default Interface update-UART                                                                                              |
| 3.2      | October 18, 2016          | Figure14 – Typical PCB stack-up update                                                                                     |
| 3.3      | November 22, 2016         | Table 11 - Wakeup states update.                                                                                           |
| 3.4      | May 15, 2017              | Typical application circuit update, Related Documentation update, ABP update, Mechanical Specifications - Tolerance update |
| 3.5      | July 3, 2017              | Section 22.1 – default interface update<br>Section 17.4.3 – I2C update<br>Table 11 – reset state update                    |
| 3.6      | October 11, 2017          | Tables 8,9,10 – footnotes updates                                                                                          |
| 3.7      | November 9, 2017          | V <sub>OH</sub> update in table 4 for pm04                                                                                 |
| 3.8      | Mar. 12, 18               | Murata filter in typical application circuit                                                                               |
| 3.9 /4.0 | May 22, 18 & 6/June<br>18 | Update typical application circuit schematics. Add I2C appendix                                                            |
| 4.1      | Dec 2018                  | Update PCB layout                                                                                                          |
| 4.2      | August 26, 2019           | Updated Reset Line connected to internal domain                                                                            |
| 4.3      | September 5, 2019         | Update PCB Layout link                                                                                                     |

TABLE 2 – REVISION HISTORY

## 8. GLOSSARY

A-GPS Assisted GPS

**ABP™** Almanac Based Position

AC Alternating Current

ADC Analog to Digital Converter

AGC Automatic Gain Control

**APM™** Adaptive Power Management

ATP™ Adaptive Trickle Power

BBRAM Battery Backed-up RAM

**BE** Broadcast Ephemeris

**BPF** Band Pass Filter

C/N<sub>0</sub> Carrier to Noise density ratio [dB-Hz]

CDM Charged Device Model

**CE** European Community conformity mark

**CEP Circular Error Probability** 

**CGEE™** Client **G**enerated **E**xtended **E**phemeris

CMOS Complementary Metal-Oxide Semiconductor

**CPU Central Processing Unit** 

CTS Clear-To-Send

CW Continuous Wave





**DC** Direct Current

**DOP Dilution Of Precision** 

**DR** Dead Reckoning

**DSP Digital Signal Processor** 

**ECEF Earth Centred Earth Fixed** 

ECHA European Chemical Agency

**EE** Extended Ephemeris

EGNOS European Geostationary Navigation Overlay Service

**EIA Electronic Industries Alliance** 

**EMC** Electro-Magnetic Compatibility

EMI Electro-Magnetic Interference

**ENIG Electroless Nickel Immersion Gold** 

ESD Electro-Static Discharge

ESR Equivalent Series Resistance

**EU** European Union

**EVB** Evaluation Board

**EVK E**valuation **K**it

**FCC Federal Communications Commission** 

FSM Finite State Machine

GAGAN GPS Aided Geo-Augmented Navigation

GNSS Global Navigation Satellite System

**GPIO** General Purpose Input or Output

**GPS** Global Positioning System

**HBM H**uman **B**ody **M**odel

**HDOP** Horizontal Dilution Of Precision

I<sup>2</sup>C Inter-Integrated Circuit

I/O Input or Output

IC Integrated Circuit

ICD Interface Control Document

IF Intermediate Frequency

ISO International Organization for Standardization

JEDEC Joint Electron Device Engineering Council

KA Keep Alive

KF Kalman Filter

LDO Low Dropout regulator

LGA Land Grid Array

LNA Low Noise Amplifier7

**LP Low Power** 

LS Least Squares

LSB Least Significant Bit

MID Message Identifier

MM Machine Model

MPM™ Micro Power Mode

MSAS Multi-functional Satellite Augmentation System

MSB Most Significant Bit

MSL Moisture Sensitivity Level

NFZ™ Noise-Free Zones System

NMEA National Marine Electronics Association

**NVM Non-Volatile Memory** 

OSP® One Socket Protocol

**PCB** Printed Circuit Board





**PLL Phase Lock Loop** 

PMU Power Management Unit

POR Power-On Reset

PPS Pulse Per Second

PRN Pseudo-Random Noise

**PSRR Power Supply Rejection Ratio** 

PTF™ Push-To-Fix

QZSS Quasi-Zenith Satellite System

RAM Random Access Memory

REACH Registration, Evaluation, Authorisation and Restriction of Chemical substances

RF Radio Frequency

RHCP Right-Hand Circular Polarized

RMS Root Mean Square

RoHS Restriction of Hazardous Substances directive

**ROM Read-Only Memory** 

RTC Real-Time Clock

RTS Ready-To-Send

SAW Surface Acoustic Wave

SBAS Satellite-Based Augmentation Systems

SGEE™ Server Generated Extended Ephemeris

SID Sub-Identifier

SIP System In Package

SMD Surface Mounted Device

SMPS Switched Mode Power Supply

SMT Surface-Mount Technology

SOC System On Chip

SPI Serial Peripheral Interface

SSB® SiRF Standard Binary

SV Satellite Vehicle

TCXO Temperature-Compensated Crystal Oscillator

TTFF Time To First Fix

TTL Transistor-Transistor Logic

**UART U**niversal **A**synchronous **R**eceiver/**T**ransmitter

VCCI Voluntary Control Council for Interference by information technology equipment

VEP Vertical Error Probability

VGA Variable-Gain Amplifier

WAAS Wide Area Augmentation System





## 9. ABOUT HORNET FAMILY

OriginGPS GNSS receiver modules have been designed to address markets where size, weight, stand-alone operation, highest level of integration, power consumption and design flexibility - all are very important.

OriginGPS' Hornet family breaks size barrier, offering the industry's smallest fully-integrated, highly-sensitive GPS and GNSS modules with integrated antennas or on-board RF connectors.

Hornet family features OriginGPS' proprietary NFZ™ technology for high sensitivity and noise immunity even under marginal signal condition, commonly found in urban canyons, under dense foliage or when the receiver's position in space rapidly changes.

Hornet family enables the shortest TTM (Time-To-Market) with minimal design risks.

Just connect power supply on a single layer PCB.

## 10. ABOUT NANO HORNET MODULE

Nano Hornet is a complete SiP featuring miniature LGA SMT footprint designed to commit unique integration features for high volume cost sensitive applications, sharing same footprint, electrical interface and software with OriginGPS' Micro Hornet ORG1410 module in ultimate ultra-low profile of 3.8mm.

Designed to support space constrained applications such as smart watches, action cameras and wearable devices, Nano Hornet ORG1411 module is an ultra-compact, ultra-low profile and ultra-low weight multi-channel GPS with SBAS, QZSS and other regional overlay systems receiver that continuously tracks all satellites in view, providing real-time positioning data in industry's standard NMEA format.

Nano Hornet ORG1411 module offers superior sensitivity and outstanding performance, achieving rapid TTFF in less than one second, accuracy of approximately two meters, and tracking sensitivity of -163dBm.

Sized only 10mm x 10mm Nano Hornet ORG1411 module is industry's small sized, record breaking solution.

Nano Hornet module integrates OriginGPS proprietary low profile GPS antenna, dual-stage LNA, RF LDO, SAW filter, TCXO, RTC crystal and RF shield with market-leading SiRFstarIV™ GPS SoC.

Nano Hornet ORG1411 module is introducing industry's lowest energy per fix ratio, unparalleled accuracy and extremely fast fixes even under challenging signal conditions, such as in built-up urban areas, dense foliage or even indoor.

Integrated GPS SoC incorporating high-performance microprocessor and sophisticated firmware keeps positioning payload off the host, allowing integration in embedded solutions with low computing resources.

Innovative architecture can detect changes in context, temperature, and satellite signals to achieve a state of near continuous availability by maintaining and opportunistically updating its internal fine time, frequency, and satellite ephemeris data while consuming mere microwatts of battery power.

## 11. ABOUT ORIGINGPS

OriginGPS is a world leading designer, manufacturer and supplier of miniature positioning modules, antenna modules and antenna solutions.

OriginGPS modules introduce unparalleled sensitivity and noise immunity by incorporating Noise Free Zone system (NFZ™) proprietary technology for faster position fix and navigation stability even under challenging satellite signal conditions.

Founded in 2006, OriginGPS is specializing in development of unique technologies that miniaturize RF modules, thereby addressing the market need for smaller wireless solutions.





## 12. DESCRIPTION

#### **12.1. FEATURES**

- + Autonomous operation
- + Active antenna on-board
- + OriginGPS Noise Free Zone System (NFZ™) technology
- Fully integrating:

Low profile antenna element, Dual-stage LNA, SAW filter, TCXO, RTC crystal, GPS SoC, PMU, RF shield

- + GPS L1 1575.42 frequency, C/A code
- + SBAS (WAAS, EGNOS, MSAS) and QZSS support
- + 48 channels
- ➡ Ultra-high Sensitivity down to -163dBm enabling Indoor Tracking
- TTFF of < 1s in 50% of trials under Hot Start conditions
- **+** Low Power Consumption of ≤ 11mW in ATP<sup>™</sup> mode
- → High Accuracy of < 2.5m in 50% of trials</p>
- + High update rate of 5Hz, 1Hz by default
- + Autonomous A-GPS by Client Generated Extended Ephemeris (CGEE™) for non-networked devices
- + Predictive A-GPS by Server Generated Extended Ephemeris (SGEE™) for connected devices
- **+** Ephemeris Push<sup>™</sup> for storing and loading broadcast ephemeris
- + Host controlled power saving mode
- **★** Self-managed low power modes ATP<sup>™</sup>, PTF<sup>™</sup> and APM<sup>™</sup>
- **+** Almanac Based Positioning (ABP™)
- → Multipath and cross-correlation mitigation
- + Active Jammer Detector and Remover
- **★** Fast Time Synchronization for rapid single satellite time solution
- → ARM7® microprocessor system
- → Selectable UART, SPI or I<sup>2</sup>C host interface
- → NMEA protocol by default, switchable into One Socket Protocol (OSP®)
- → Programmable baud rate and messages rate
- → PPS output less than 30ns synchronized to GPS epoch
- → Single voltage supply of 1.8V or 2V to 5.5V
- → Ultra-small LGA footprint of 10mm x 10mm
- → Ultra-low height of 3.8mm
- + Ultra-low weight of 1.4g
- → Surface Mount Device (SMD)
- → Optimized for automatic assembly and reflow processes
- → Operating from -40°C to +85°C
- + FCC, CE, VCCI certified
- → RoHS II/REACH compliant





#### 12.2. ARCHITECTURE



FIGURE 1 - ORG1411 ARCHITECTURE

#### **+** Antenna

OriginGPS proprietary Microstrip Patch Antenna collects GPS signals from the medium. Low profile antenna is built from hi-K ceramic element mounted on top of RF shield, providing stable resonance.

#### **SAW Filter**

Band-Pass SAW filter eliminates out-of-band signals that may interfere to GPS reception. SAW filter is optimized for low Insertion Loss in GPS band and low Return Loss outside it.

## + LNA

Dual-stage cascaded LNAs amplify GPS signals to meet RF down converter input threshold. Noise Figure optimized design was implemented to provide maximum sensitivity.

#### **+** TCXO

Highly stable 16.369MHz oscillator controls down conversion process in RF block of the GPS SoC. Characteristics of this component are important factors for higher sensitivity, shorter TTFF and better navigation stability.

## **TRIC crystal**

Tuning fork 32.768KHz quartz crystal with very tight specifications is necessary for maintaining Hot Start and Warm Start capabilities of the module.

## **+** LDO regulator

RF LDO provides regulated voltage supply over wide input voltage range, with low quiescent current and high PSRR.

## + RF Shield

RF enclosure avoids external interference from compromising sensitive circuitry inside the module. RF shield also blocks module's internal high frequency emissions from being radiated.





#### → SiRFstarIV™ GSD4e GPS SoC

SiRFstarIV™ GSD4e is full SoC built on a low-power RF CMOS single-die, incorporating GPS RF, baseband, integrated navigation solution software and ARM® processor.



FIGURE 2 – SiRFstarIV™ GSD4e GPS SoC BLOCK DIAGRAM

SiRFstarIV<sup>™</sup> GSD4e SoC contains the following units:

- → GPS radio subsystem containing LNA, harmonic-reject double balanced mixer, fractional-N synthesizer, integrated self-calibrating filters, IF VGA with AGC, high-sample rate ADCs with adaptive dynamic range.
- → Measurement subsystem including DSP core for GPS signals acquisition and tracking, interference scanner and detector, wideband and narrowband interference removers, multipath and cross-correlation detectors, dedicated DSP code ROM and DSP cache RAM.

  Measurement subsystem interfaces GPS radio subsystem.
- → Navigation subsystem comprising ARM7® microprocessor system for position, velocity and time solution, program ROM, data RAM, cache and patch RAM, host interface UART, SPI and I<sup>2</sup>C drivers. Navigation subsystem interfaces measurement subsystem.
- → Auxiliary subsystem containing RTC block and health monitor, temperature sensor for reference clock compensation, battery-backed SRAM for satellite data storage, voltage supervisor with POR, PLL controller, GPIO controller, 48-bit RTC timer and alarms, CPU watchdog monitor. Auxiliary subsystem interfaces navigation subsystem, PLL and PMU subsystems.
- → PMU subsystem containing voltage regulators for RF and baseband domains.





## 13. ELECTRICAL SPECIFICATIONS

## 13.1. ABSOLUTE MAXIMUM RATINGS

Stresses exceeding Absolute Maximum Ratings may damage the device.

| PARAMETER                         | SYMBOL                             | MIN                               | MAX                   | UNIT  |       |     |
|-----------------------------------|------------------------------------|-----------------------------------|-----------------------|-------|-------|-----|
| Power Supply Voltage              | Vcc                                | -0.30                             | +2.20                 | V     |       |     |
| Power Supply Current <sup>1</sup> |                                    |                                   | Icc                   |       | 100   | mA  |
| I/O Voltage                       |                                    |                                   | Vio                   | -0.30 | +3.65 | V   |
| I/O Source/Sink Curren            | t                                  |                                   | I <sub>IO</sub>       | -4    | +4    | mA  |
|                                   | 1/0 1-                             | HBM <sup>4</sup> method           | .,                    | -2000 | +2000 | V   |
|                                   | I/O pads                           | CDM <sup>5</sup> method           | VIO(ESD)              | -400  | +400  | V   |
| 500 D .:                          | Power pads                         | HBM <sup>4</sup> method           | .,                    | -2000 | +2000 | V   |
| ESD Rating                        |                                    | CDM <sup>5</sup> method           | Vcc(esd)              | -500  | +500  | V   |
|                                   | RF <sup>2</sup>                    | HBM <sup>4</sup> method           | .,,                   | -2000 | +2000 | V   |
|                                   |                                    | MM <sup>6</sup> method            | V <sub>RF</sub> (ESD) | -100  | +100  | V   |
| RF Power <sup>3</sup>             | f <sub>IN</sub> = 1560MHz÷15       | f <sub>IN</sub> = 1560MHz÷1590MHz |                       |       | +10   | dBm |
| RF Power                          | f <sub>IN</sub> <1560MHz, >1590MHz |                                   | P <sub>RF</sub>       |       | +30   | dBm |
| Power Dissipation                 | P <sub>D</sub>                     |                                   | 220                   | mW    |       |     |
| Operating Temperature             | Т <sub>АМВ</sub>                   | -45                               | +85                   | °C    |       |     |
| Storage Temperature               | T <sub>ST</sub>                    | -55                               | +150                  | °C    |       |     |
| Lead Temperature <sup>7</sup>     | Lead Temperature <sup>7</sup>      |                                   |                       |       |       | °C  |

TABLE 3 – ABSOLUTE MAXIMUM RATINGS

- 1. Inrush current of up to 100mA for about 20µs duration.
- 2. Voltage applied on antenna element.
- 3. Power delivered to antenna element.
- 4. Human Body Model (HBM) contact discharge per EIA/JEDEC JESD22-A114D.
- 5. Charged Device Model (CDM) contact discharge per EIA/JEDEC JESD22-C101.
- 6. Machine Model (MM) contact discharge per EIA/JEDEC JESD22-A115C.
- 7. Lead temperature at 1mm from case for 10s duration.





## 13.2. RECOMMENDED OPERATING CONDITIONS

Exposure to stresses above Recommended Operating Conditions may affect device reliability.

| PARAMETER                              | SYMBOL                 | MODE / PAD            | TEST CONDITIONS                                           | MIN                  | ТҮР     | MAX   | UNIT |
|----------------------------------------|------------------------|-----------------------|-----------------------------------------------------------|----------------------|---------|-------|------|
|                                        | .,                     | Vcc                   | 1.8V ordering option <sup>1</sup>                         | +1.71                | +1.80   | +1.89 | V    |
| Power supply voltage                   | Vcc                    | Vcc                   | 2V to 5.5V ordering option <sup>2</sup>                   | +2.0                 | +3.3    | 5.5   | V    |
|                                        |                        | Acquisition           |                                                           | 40                   | 43      | 47    | mA   |
|                                        |                        | Tracking              |                                                           | 6                    |         | 40    | mA   |
|                                        |                        | ATP™ <sup>4</sup>     | ATP™ <sup>4</sup>                                         |                      | 6       |       | mA   |
|                                        |                        | CPU only <sup>5</sup> |                                                           |                      | 14      | 17    | mA   |
| Power Supply Current <sup>3</sup>      | Icc                    | Standby <sup>5</sup>  |                                                           |                      | 90      | 100   | μΑ   |
|                                        |                        | PTF™ <sup>6</sup>     |                                                           |                      | 400     |       | μΑ   |
|                                        |                        | MPM™ <sup>7</sup>     |                                                           | 125                  |         |       | μΑ   |
|                                        |                        | THE T                 | 1.8V ordering option <sup>1</sup>                         | 10                   | 15      | 18    | μΑ   |
|                                        |                        | Hibernate             | 2V to 5.5V ordering option <sup>2</sup>                   | 16                   | 18      | 22    | μΑ   |
| Input Voltage Low State                | VIL                    |                       |                                                           | -0.40                |         | +0.45 | V    |
| Input Voltage High State               | V <sub>IH</sub>        |                       |                                                           | 0.70·V <sub>CC</sub> |         | +3.60 | V    |
| Output Voltage Low State               | Vol                    |                       | I <sub>OL</sub> = 2mA                                     |                      |         | +0.40 | V    |
| Output Voltage High State              | V <sub>он</sub>        |                       | 1.8V ordering option <sup>1</sup><br>Іон = -2mA           | 0.75·V <sub>CC</sub> |         |       | V    |
| Output Voltage High State <sup>2</sup> | V <sub>OH</sub>        | GPIO                  | $2V$ to 5.5V ordering option <sup>2</sup> $I_{OH} = -2mA$ |                      | 1.8     |       | V    |
| Input Capacitance                      | Cin                    |                       |                                                           |                      | 5       |       | pF   |
| Internal Pull-up Resistor              | R <sub>PU</sub>        |                       |                                                           | 50                   | 86      | 157   | kΩ   |
| Internal Pull-down Resistor            | R <sub>PD</sub>        |                       |                                                           | 51                   | 91      | 180   | kΩ   |
| Input Leakage Current                  | I <sub>IN(leak)</sub>  |                       | V <sub>IN</sub> = 1.8V or 0V                              | -10                  |         | +10   | μΑ   |
| Output Leakage Current                 | I <sub>OUT(leak)</sub> |                       | V <sub>OUT</sub> = 1.8V or 0V                             | -10                  |         | +10   | μΑ   |
| Input Power Range                      | P <sub>IN</sub>        | Antonno               |                                                           | -165                 |         | -110  | dBm  |
| Input Frequency Range                  | f <sub>IN</sub>        | Antenna               |                                                           |                      | 1575.42 |       | MHz  |
| Operating Temperature <sup>8</sup>     | Тамв                   |                       |                                                           | -40                  | +25     | +85   | °C   |
| Storage Temperature                    | T <sub>ST</sub>        |                       |                                                           | -55                  | +25     | +125  | °C   |
| Relative Humidity <sup>9</sup>         | RH                     |                       | Тамв                                                      | 5                    |         | 95    | %    |

TABLE 4 – RECOMMENDED OPERATING CONDITIONS

- 1. Applicable to part number ORG1411-PM01.
- 2. Applicable to part number ORG1411-PM04.
- 3. Typical  $I_{CC}$  values are under signal conditions of -130dBm and ambient temperature of +25°C.
- 4. ATP<sup>™</sup> mode 200:1 (200ms on-time, 1s period).





- 5. Transitional states of ATP™ power saving mode.
- 6. PTF™ mode 30:30 (30s max. on-time 18s typical, 30m period).
- 7. Average current during MPM™ with valid satellite ephemeris data.
- 8. Longer TTFF is expected while operating below -30°C to -40°C.
- 9. Relative Humidity is within Operating Temperature range.

## 14. PERFORMANCE

#### 14.1. ACQUISITION TIME

TTFF (Time To First Fix) – is the period of time from module's power-up till valid position estimation.

#### 14.1.1. HOT START

Hot Start results either from a software reset after a period of continuous navigation or a return from a short idle period that was preceded by a period of continuous navigation.

During Hot Start all critical data (position, velocity, time, and satellite ephemeris) is valid to the specified accuracy and available in RAM.

## 14.1.2. SIGNAL REACQUISITION

Reacquisition follows temporary blocking of GPS signals.

Typical reacquisition scenario includes driving through tunnel.

## **14.1.3. AIDED START**

Aided Start is a method of effectively reducing TTFF by providing valid satellite ephemeris data. Aiding can be implemented using Ephemeris Push™, CGEE™ or SGEE™.

#### **14.1.4. WARM START**

Warm Start typically results from user-supplied position and time initialization data or continuous RTC operation with an accurate last known position available in RAM.

In this state position and time data are present and valid, but satellite ephemeris data validity has expired.

## 14.1.5. COLD START

Cold Start occurs when satellite ephemeris data, position and time data are unknown.

Typical Cold Start scenario includes first power application.

| OPERATION <sup>1</sup>            | VALUE | UNIT |
|-----------------------------------|-------|------|
| Hot Start                         | < 1   | S    |
| Signal Reacquisition <sup>2</sup> | < 1   | S    |
| Aided Start                       | < 10  | S    |
| Warm Start                        | < 32  | S    |
| Cold Start                        | < 35  | S    |

TABLE 5 – ACQUISITION TIME

- 1. EVK is 24-hrs. static under signal conditions of -130dBm and ambient temperature of +25°C.
- 2. Outage duration  $\leq$  30s.





#### 14.2. SENSITIVITY

#### **14.2.1. TRACKING**

Tracking is an ability of receiver to maintain valid satellite ephemeris data.

During tracking receiver may stop output valid position solutions.

Tracking sensitivity defined as minimum GPS signal power required for tracking.

#### 14.2.2. REACQUISITION

Reacquisition follows temporary blocking of GPS signals.

Reacquisition sensitivity defined as minimum GPS signal power required for reacquisition.

#### 14.2.3. NAVIGATION

During navigation receiver consequently outputs valid position solutions.

Navigation sensitivity defined as minimum GPS signal power required for reliable navigation.

#### 14.2.4. HOT START

Hot Start sensitivity defined as minimum GPS signal power required for valid position solution under Hot Start conditions.

#### **14.2.5. AIDED START**

Aided Start sensitivity defined as minimum GPS signal power required for valid position solution following aiding process.

## 14.2.6. COLD START

Cold Start sensitivity defined as minimum GPS signal power required for valid position solution under Cold Start conditions, sometimes referred as ephemeris decode threshold.

| OPERATION <sup>1</sup>     | VALUE | UNIT |
|----------------------------|-------|------|
| Tracking                   | -163  | dBm  |
| Reacquisition <sup>2</sup> | -162  | dBm  |
| Navigation                 | -161  | dBm  |
| Hot Start <sup>3</sup>     | -160  | dBm  |
| Aided Start <sup>4</sup>   | -156  | dBm  |
| Cold Start                 | -148  | dBm  |

TABLE 6 - SENSITIVITY

## 14.3. RECEIVED SIGNAL STRENGTH

| PARAMETER <sup>5</sup> | VALUE | UNIT  |  |
|------------------------|-------|-------|--|
| C/N <sub>0</sub>       | 43    | dB-Hz |  |

TABLE 7 - RECEIVED SIGNAL STRENGTH

- 1. GPS signal power level approaching antenna, EVK is static and ambient temperature is +25°C.
- 2. Outage duration ≤ 30s.
- 3. Hibernate state duration ≤ 5m.
- 4. Aiding using Broadcast Ephemeris (Ephemeris Push™) or Extended Ephemeris (CGEE™ or SGEE™).
- 5. Average C/N<sub>0</sub> reported for 4 SVs, EVK is 24-hrs. static, outdoor, ambient temperature is +25°C.





## 14.4. POWER CONSUMPTION

| OPERATION <sup>1</sup> |                           |      | UNIT |
|------------------------|---------------------------|------|------|
| Acquisition            |                           |      | mW   |
| Tracking               |                           |      | mW   |
|                        | ATP™ 200:1                | 11   | mW   |
| Low Power Tracking     | PTF™ 30s:30m              | 0.75 | mW   |
|                        | 5m Hibernate:10s tracking | 2.5  | mW   |
| Hibe                   | 27                        | μW   |      |

TABLE 8 - POWER CONSUMPTION

## 14.5. ACCURACY

| PARAMETER             |             | FORMAT         | MODE       | VALUE  | UNIT |
|-----------------------|-------------|----------------|------------|--------|------|
|                       |             | CED (E00/)     | GPS + SBAS | < 2.0  | m    |
|                       | Horizontal  | CEP (50%)      | GPS        | < 2.5  | m    |
|                       | HONZONIAI   | 24DMC (0E0/)   | GPS + SBAS | < 4.0  | m    |
| Position <sup>1</sup> |             | 2dRMS (95%)    | GPS        | < 5.0  | m    |
| POSITION              | Vertical    | VEP (50%)      | GPS + SBAS | < 3.5  | m    |
|                       |             |                | GPS        | < 4.0  | m    |
|                       |             |                | GPS + SBAS | < 6.5  | m    |
|                       |             |                | GPS        | < 7.5  | m    |
| Velocity <sup>2</sup> | over ground | 50% of samples |            | < 0.01 | m/s  |
| Heading               | to north    | 50% of samples |            | < 0.01 | ٥    |
| Time <sup>1</sup>     |             | RMS jitter     | 1 PPS      | ≤ 30   | ns   |

TABLE 9 – ACCURACY

## **14.6. DYNAMIC CONSTRAINS**

| PARAMETER                          | Metric Imperial                         |  |  |
|------------------------------------|-----------------------------------------|--|--|
| Velocity and Altitude <sup>3</sup> | 515m/s and 18,288m 1,000knots and 60,00 |  |  |
| Velocity                           | 600m/s 1,166knots                       |  |  |
| Altitude                           | -500m to 24,000m -1,640ft to 78,734ft   |  |  |
| Acceleration                       | 4g                                      |  |  |
| Jerk                               | 5m/s³                                   |  |  |

TABLE 10 – DYNAMIC CONSTRAINS

- 1.  $V_{CC} = 1.8V$ , module is static under signal conditions of -130dBm, ambient temperature is +25°C.
- 2. Speed over ground  $\leq$  30m/s.
- ${\it 3.} \quad {\it Standard dynamic constrains according to regulatory limitations}.$





## 15. POWER MANAGEMENT

#### 15.1. POWER STATES

## 15.1.1. FULL POWER ACQUISITION

ORG1411 module stays in Full Power Acquisition state until a reliable position solution is made.

#### 15.1.2. FULL POWER TRACKING

Full Power Tracking state is entered after a reliable position solution is achieved.

During this state the processing is less intense compared to Full Power Acquisition, therefore power consumption is lower. Full Power Tracking state with navigation update rate at 5Hz consumes more power compared to default 1Hz navigation.

#### 15.1.3. CPU ONLY

CPU Only is the transitional state of ATP™ power saving mode when the RF and DSP sections are partially powered off. This state is entered when the satellites measurements have been acquired, but navigation solution still needs to be computed.

#### 15.1.4. STANDBY

Standby is the transitional state of ATP™ power saving mode when RF and DSP sections are completely powered off and baseband clock is stopped.

#### **15.1.5. HIBERNATE**

ORG1411 module boots into Hibernate state after power supply applied, drawing only 10µA<sup>1</sup>.

When Hibernate state is following Full Power Tracking state current consumption is  $15\mu A^1$ .

During this state RF, DSP and baseband sections are completely powered off leaving only RTC and Battery-Backed RAM running.

Module will perform Hot Start if stayed in Hibernate state less than 4 hours from last valid position solution.

#### 15.2. BASIC POWER SAVING MODE

Basic power saving mode is elaborating host in straightforward way for controlling transfers between Full Power and Hibernate states.

Current profile of this mode has no hidden cycles of satellite data refresh.

Host may condition transfers by tracking duration, accuracy, satellites in-view or other parameters.

#### Notes:

1.  $V_{CC} = 1.8V$ , ambient temperature is +25°C.





## 15.3. SELF MANAGED POWER SAVING MODES

Nano Hornet module has several self-managed power saving modes tailored for different use cases. These modes provide several levels of power saving with degradation level of position accuracy. Initial operation in Full Power state is a prerequisite for accumulation of satellite data determining location, fine time and calibration of reference clocks.

## **15.3.1.** ADAPTIVE TRICKLE POWER (ATP™)

ATP™ is best suited for applications that require navigation solutions at a fixed rate as well as low power consumption and an ability to track weak signals.

This power saving mode provides the most accurate position among self-managed modes. In this mode module is intelligently cycled between Full Power state, CPU Only state consuming 14mA and Standby state consuming  $\leq 100\mu\text{A}$ , therefore optimizing current profile for low power operation.

ATP™ period that equals navigation solution update can be 1 second to 10 seconds. On-time including Full Power Tracking and CPU Only states can be 200ms to 900ms.



FIGURE 3 – ATP™ TIMING

#### **15.3.2. PUSH TO FIX (PTF™)**

 $\mathsf{PTF}^{\mathsf{m}}$  is best suited for applications that require infrequent navigation solutions.

In this mode ORG1411 module is mostly in Hibernate state, drawing  $\leq$  18 $\mu$ A of current, waking up for satellite data refresh in fixed periods of time.

PTF™ period can be anywhere between 10 seconds and 2 hours.

Host can initiate an instant position report by toggle the ON\_OFF pad to wake up the module. During fix trial module will stay in Full Power state until good position solution is estimated or pre-configured timeout for it has expired.



FIGURE 4 - PTF™ TIMING





## **15.3.3. ADVANCED POWER MANAGEMENT (APM™)**

APM™ is designed for aided- GPS applications.

APM<sup>™</sup> allows power savings while ensuring that the **Q**uality **o**f the **S**olution (QoS) in maintained when signals level drop.

In APM™ mode the module is intelligently cycled between Full Power and Hibernate states. In addition to setting the position report interval, a QoS specification is available that sets allowable error estimates and selects priorities between position report interval and more power saving.

User may select between Duty Cycle Priority for more power saving and Time Between Fixes (TBF) priority with defined or undefined maximum horizontal error.

TBF range is from 10s to 180s between fixes, Power Duty Cycle range is between 5% to 100%. Maximum position error is configurable between 1 to 160m.

The number of APM™ fixes is configurable up to 255 or set to continuous.



FIGURE 5 - APM™ TIMING

- 1. GPS signal level drops (e.g. user walks indoor).
- 2. Lower signal results in longer ON time. To maintain Duty Cycle Priority, OFF time is increased.
- 3. Lower signal means missed fix. To maintain future TBFs module goes Full Power state until signal levels improve.





## 16. EXTENDED FEATURES

## **16.1. ALMANAC BASED POSITIONING (ABP™)**

With  $ABP^{TM}$  mode enabled, the user can get shorter Cold Start TTFF as tradeoff with position accuracy. The reported position in this case is an indication only – hundreds of meters circular error probability. It is not recommended to use  $ABP^{TM}$  in applications which demand precise position.

When no sufficient ephemeris data is available to calculate an accurate solution, a coarse solution will be provided where the position is calculated based on one or more of the GPS satellites, having their states derived from the almanac data.

Data source for ABP™ may be either stored factory almanac, broadcasted or pushed almanac.

#### 16.2. ACTIVE JAMMER DETECTOR AND REMOVER

Jamming Detector is embedded DSP software block that detects interference signals in GPS L1 band. Jamming Remover is additional DPS software block that sort-out Jamming Detector output mitigating up to 8 interference signals of Continuous Wave (CW) type up to 80dB-Hz each.



FIGURE 6 – ACTIVE JAMMER DETECTOR FREQUENCY PLOT

## 16.3. CLIENT GENERATED EXTENDED EPHEMERIS (CGEE™)

CGEE™ feature allows shorter TTFFs by providing predicted (synthetic) ephemeris files created within a non-networked host system from previously received satellite ephemeris data.

The prediction process requires good receipt of broadcast ephemeris data for all satellites.

EE files created this way are good for up to 3 days and then expire.

CGEE™ feature requires avoidance of power supply removal.

CGEE™ data files are stored and managed by host.

## **16.4. SERVER GENERATED EXTENDED EPHEMERIS (SGEE™)**

SGEE™ enables shorter TTFFs by fetching Extended Ephemeris (EE) file downloaded from web server.

Host is initiating periodic network sessions of EE file downloads, storage and provision to module.

There is one-time charge for set-up, access to OriginGPS EE distribution server and end-end testing for re-distribution purposes, or there is a per-unit charge for each module within direct SGEE™ deployment.

EE files are provided with look-ahead of 1, 3, 7, 14 or 31 days.





## 17. INTERFACE

## **17.1. PAD ASSIGNMENT**

| PAD | NAME   | FUNCTION                              |                                             |                       | DIRECTION      | FULL POWER <sup>1</sup> | HIBERNATE <sup>2</sup> |
|-----|--------|---------------------------------------|---------------------------------------------|-----------------------|----------------|-------------------------|------------------------|
| 1   | ON_OFF |                                       | Power State Control                         |                       | Input          | Hi-Z                    | Hi-Z                   |
| 2   | 1PPS   |                                       | UTC Time Mark                               |                       | Output         | Low                     | Low                    |
| 3   | TX     | UART Transmit                         | UART Transmit SPI Data Out I <sup>2</sup> C |                       | Bi-directional | High                    | Hi-Z                   |
| 4   | Vcc    | System Power                          |                                             |                       | Power          |                         |                        |
| 5   | GND    | System Ground                         |                                             |                       | Power          |                         |                        |
| 6   | WAKEUP | Power Status                          |                                             |                       | Output         | High                    | Low                    |
| 7   | CTS    | Interface Select 1 UART Clear To Send |                                             | SPI Clock             | Bi-directional | Low                     | Low                    |
| 8   | RESET  | Asynchronous Reset                    |                                             |                       | Input          |                         |                        |
| 9   | RTS    | Interface Select 2 UART Ready To Send |                                             | SPI Chip Select       | Bi-directional | High                    | High                   |
| 10  | RX     | UART Receive                          | SPI Data In                                 | I <sup>2</sup> C Data | Bi-directional | High                    | High                   |

TABLE 11 - PIN-OUT

## **BOTTOM VIEW**



FIGURE 7 – PAD ASSIGNMENT

- 1. Full Power Acquisition, Full Power Tracking and CPU Only states.
- 2. Hibernate and Standby states.





#### 17.2. POWER SUPPLY

It is recommended to keep the power supply on all the time in order to maintain RTC block active and keep satellite data in RAM for fastest possible TTFF. When  $V_{CC}$  is removed settings are reset to factory default and the receiver performs Cold Start on next power up.

#### 17.2.1. $V_{CC} = 1.8V$ ORDERING OPTION PM01

 $V_{CC}$  is 1.8V ±5% DC and must be provided from regulated power supply.

Typical I<sub>CC</sub> is 43mA during acquisition.

Inrush current can be up to 100mA for about 20µs duration, whilst V<sub>CC</sub> can drop down to 1.7V.

Typical I<sub>CC</sub> current in Hibernate state is 15μA, while all I/O lines externally held in Hi-Z state.

Output capacitors are critical when powering module from switch-mode power supply.

Filtering is important to manage high alternating current flows on the power input connection. An additional filtering on module power input may be needed to reduce system noise.

The high rate of module input current change requires low ESR bypass capacitors.

Additional higher ESR output capacitors can provide input stability damping.

The ESR and size of the output capacitors directly define the output ripple voltage with a given inductor size. Large low ESR output capacitors are beneficial for low noise.

Voltage ripple below 50mV<sub>P-P</sub> is allowed for frequencies between 100KHz to 1MHz.

Voltage ripple below 15mV<sub>P-P</sub> is allowed for frequencies above 1MHz.

Voltage ripple higher than allowed may compromise sensitivity parameter.

## 17.2.2. $V_{CC} = 2V TO 5.5V ORDERING OPTION PM04$

 $V_{CC}$  range is 2V to 5.5V DC and may be provided from unregulated power supply.

Typical Icc is 43mA during acquisition.

Typical  $I_{CC}$  current in Hibernate state is 18µA, while all I/O lines externally held in Hi-Z state.

#### 17.2.3. GROUND

Ground pad must be connected to host PCB Ground with shortest possible trace or by multiple vias.

#### 17.3. CONTROL INTERFACE

#### 17.3.1. ON OFF

ON OFF input is used to switch module between different power states:

- While in Hibernate state, ON OFF pulse will initiate transfer into Full Power state.
- While in ATP™ mode, ON OFF pulse will initiate transfer into Full Power state.
- While in PTF™ mode, ON OFF pulse will initiate one PTF™ request.
- While in Full Power state, ON\_OFF pulse will initiate orderly shutdown into Hibernate state.



FIGURE 8 - ON OFF TIMING

ON\_OFF detector set requires a rising edge and high logic level that persists for at least  $100\mu s$ . ON\_OFF detector reset requires ON\_OFF asserted to low logic level for at least  $100\mu s$ .

Recommended ON\_OFF Low-High-Low pulse length is 100ms.

ON OFF pulses with less than 1s intervals are not recommended.





Multiple switch bounce pulses are recommended to be filtered out.

Pull-down resistor of  $10k\Omega$ -33k $\Omega$  is recommended to avoid accidental power mode change.

ON OFF input is tolerable up to 3.6V.

Do not drive high permanently or pull-up this input. This line must be connected to host.

#### 17.3.2. WAKEUP

WAKEUP output from module is used to indicate power state.

A low logic level indicates that the module is in one of its low-power states - Hibernate or Standby. A high logic level indicates that the module is in Full Power state.

Connecting WAKEUP to ON OFF enables autonomous start to Full Power state.

In addition WAKEUP output can be used to control auxiliary devices.

Wakeup output is LVCMOS 1.8V compatible.

Do not connect if not in use.

#### 17.3.3. **RESET**

Power-on-Reset (POR) sequence is generated internally.

In addition, external reset is available through RESET pad.

Resetting module clears the state machine of self-managed power saving modes to default.

 $\overline{\text{RESET}}$  signal should be applied for at least 1 $\mu$ s.

RESET input is active low and has internal pull-up resistor of  $86k\Omega$  to internal domain.

Do not drive this input high.

Do not connect if not in use.

#### 17.3.4. 1PPS

Pulse-Per-Second (PPS) output provides a pulse signal for timing purposes.

PPS output starts when position solution has been obtained using 5 or more GPS satellites.

PPS output stops when 3D position solution is lost.

Pulse length (high state) is 200ms with rising edge is less than 30ns synchronized to GPS epoch.

The correspondent UTC time message is generated and put into output FIFO 300ms after the PPS signal. The exact time between PPS and UTC time message delivery depends on message rate, message queue and communication baud rate.

1PPS output is LVCMOS 1.8V compatible.

Do not connect if not in use.

## **17.4. DATA INTERFACE**

ORG1411 module has 3 types of interface ports to connect to host - UART, SPI or  $I^2C$  – all multiplexed on a shared set of pads. At system reset host port interface lines are disabled, so no conflict occurs. Logic values on  $\overline{CTS}$  and  $\overline{RTS}$  are read by the module during startup and define host port type. External resistor of  $10k\Omega$  is recommended. Pull-up resistor is referenced to 1.8V.

| PORT TYPE        | CTS                             | RTS                             |
|------------------|---------------------------------|---------------------------------|
| UART             | External pull-up                | Do not install external pull up |
| SPI (default)    | Do not install external pull up | Do not install external pull up |
| I <sup>2</sup> C | Do not install external pull up | External pull-down              |

TABLE 12 - HOST INTERFACE SELECT





#### 17.4.1. UART

UART host interface features are:

- TX used for GPS data reports. Output logic high voltage level is LVCMOS 1.8V compatible.
- RX used for receiver control. Input logic high voltage level is 1.45V, tolerable up to 3.6V.
- UART flow control using CTS and RTS lines is disabled by default.
   Can be turned on by sending OSP Message ID 178, Sub ID 2 input command.

#### 17.4.2. SPI

SPI host interface features are:

- Slave SPI Mode 1, supports clock up to 6.8MHz.
- RX and TX have independent 2-byte idle patterns of '0xA7 0xB4'.
- TX and RX each have independent 1024 byte FIFO buffers.
- TX FIFO is disabled when empty and transmits its idle pattern until re-enabled.
- RX FIFO detects a software specified number of idle pattern repeats and then disables FIFO input until the idle pattern is broken.
- FIFO buffers can generate an interrupt at any fill level.
- SPI detects synchronization errors and can be reset by software.
- Output is LVCMOS 1.8V compatible. Inputs are tolerable up to 3.6V.

#### 17.4.3. I<sup>2</sup>C

I<sup>2</sup>C host interface features are:

- I<sup>2</sup>C Multi-Master Mode module initiates clock and data, operating speed 400kbps.
- I<sup>2</sup>C address '0x60' for RX and '0x62' for TX.
- Individual transmit and receive FIFO length of 64 bytes.
- I<sup>2</sup>C host interface supports multi-master mode only. Clock rate can be switched 100KHz (default 400KHz), address can be changed (default 0x62 for TX FIFO and 0x60 for RX FIFO) by sending OSP Message ID 178, Sub ID 2 input command.
- SCL and SDA are pseudo open-drain lines, therefore require external pull-up resistors of  $2.2k\Omega$  to 1.8V, or  $3.3k\Omega$  to 3.3V.
- Data frame size is 8bit octets, MSB transmitted first, unlimited maximum bytes per transfer.
   Address is 7bit (MSB).





## 18. TYPICAL APPLICATION CIRCUIT



FIGURE 9 - REFERENCE SCHEMATIC DIAGRAM - PM01 ORDERING OPTION

recommended NFA31CC220S1E4 or similar

## 19. RECOMMENDED PCB LAYOUT

RX

WAKEUF

OriginGPS

VCC

GND

5

Please refer to the Application Note in the following link:

https://origingps.com/gnss-modules/gnss-resources/

Scroll down and click "Hornet Modules Layout Recommendations and Integration – Application Note".

## 20. DESIGN CONSIDERATIONS

ORG1411 incorporates on-board low profile antenna element that is perfectly matched to receiver frontend, frequency trimmed to GPS band and Right-Hand Circularly Polarized (RHCP).

End device enclosure or housing must be of very low electrical permeability properties.

OriginGPS proprietary module structure is providing stable resonance of antenna in GPS band with very low dependence on host PCB size, it's conducting planes geometry and stack-up.

To prevent PCB factor on antenna resonance avoid copper pouring on module side.

To prevent module orientation from causing polarization losses in on-board antenna avoid long and narrow copper planes beneath.

ORG1411 operates with received signal levels down to -163dBm and can be affected by high absolute levels of RF signals out of GPS band, moderate levels of RF interference near GPS band and by low-levels of RF noise in GPS band.

RF interference from nearby electronic circuits or radio transmitters can contain enough energy to desensitize ORG1411. These systems may also produce levels of energy outside of GPS band, high enough to leak through RF filters and degrade the operation of the radios in ORG1411.

This issue becomes more critical in small products, where there are industrial design constraints.

In that environment, transmitters for Wi-Fi, Bluetooth, RFID, cellular and other radios may have antennas physically close to ORG1411.

To prevent degraded performance of ORG1411 OriginGPS recommends performing EMI/jamming susceptibility tests for radiated and conducted noise on prototypes and assessing risks of other factors.

Contact OriginGPS for application specific recommendations and design review services.

UART Mode

used only VCC-IO\_MCU

when





## 21. OPERATION

When power is first applied, module goes into a Hibernate state while integrated RTC starts and internal Finite State Machine (FSM) sequences though to "Ready-to-Start" state.

Host is not required to control external master  $\overline{\text{RESET}}$  since module's internal reset circuitry handles detection of power application.

While in "Ready-to-Start" state, module awaits a pulse to the ON OFF input.

Since integrated RTC startup times are variable, host is required either to wait for a fixed interval or to monitor a short Low-High-Low pulse on WAKEUP output that indicates FSM "Ready-to-Start" state.

Another option is to repeat a pulse on the ON\_OFF input every second until the module starts by either detecting a stable logic high level on WAKEUP output or neither generation of UART messages.

## **21.1. STARTING THE MODULE**

A pulse on the ON\_OFF input line when FSM is ready and in startup-ready state, Hibernate state, standby state, will command the module to start.



FIGURE 10 - ON\_OFF TIMING

ON\_OFF detector set requires a rising edge and high logic level that persists for at least 100µs.

ON\_OFF detector reset requires ON\_OFF asserted to low logic level for at least 100µs.

Recommended ON\_OFF Low-High-Low pulse length is 100ms.

ON\_OFF pulses with less than 1s intervals are not recommended.



FIGURE 11-START-UP TIMING





| SYMBOL           | PARAMETER             | CONDITION    | MIN                                 | TYP                            | MAX                                 | UNIT             |
|------------------|-----------------------|--------------|-------------------------------------|--------------------------------|-------------------------------------|------------------|
| f <sub>RTC</sub> | RTC Frequency         | +25°C        | -20 ppm                             | 32768                          | +20 ppm                             | Hz               |
| t <sub>RTC</sub> | RTC Tick              | +25°C        |                                     | 30.5176                        |                                     | μs               |
| $\Delta T_1$     | RTC Startup Time      |              |                                     | 300                            |                                     | ms               |
| $\Delta T_0$     | Power Stabilization   |              | 6·t <sub>RTC</sub> +ΔT <sub>1</sub> | $7 \cdot t_{RTC} + \Delta T_1$ | 8·t <sub>RTC</sub> +∆T <sub>1</sub> | μs               |
| $\Delta T_2$     | WAKEUP Pulse          | RTC running  |                                     | 10                             |                                     | <b>t</b> rtc     |
| ΔΤ3              | ON_OFF Low            |              | 3                                   |                                |                                     | <b>t</b> rtc     |
| ΔΤ4              | ON_OFF High           |              | 3                                   |                                |                                     | t <sub>RTC</sub> |
| ΔΤ <sub>5</sub>  | ON_OFF to WAKEUP high | After ON_OFF |                                     | 6                              |                                     | <b>t</b> rtc     |
| $\Delta T_6$     | ON_OFF to ARM boot    | After ON_OFF |                                     | 2130                           |                                     | t <sub>RTC</sub> |

TABLE 13 - START-UP TIMING

#### 21.2. AUTONOMOUS POWER ON

Connecting WAKEUP output (pad 6) to ON\_OFF input (pad 1) enables self-start to Full Power state from Ready-To-Start state following boot process.

When host data interface is set UART, module will start autonomously transmitting NMEA messages after first power supply application. Further transfers between Full Power and Hibernate states require additional logic circuitry combined with serial command.

#### 21.3. VERIFYING THE MODULE HAS STARTED

WAKEUP output will go high indicating module has started.

System activity indication depends upon selected serial interface.

The first message to come out of module is "OK\_TO\_SEND" - '\$PSRF150,1\*3E'.

## 21.3.1. UART

When active, the module will output NMEA messages at the 4800bps.

#### 21.3.2. I<sup>2</sup>C

In Multi-Master mode with no bus contention - the module will spontaneously send messages. In Multi-Master mode with bus contention - the module will send messages after the  $I^2C$  bus contention resolution process allows it to send.

## 21.3.3. SPI

Since module is SPI slave device, there is no possible indication of system "ready" through SPI interface. Host must initiate SPI connection approximately 1s after WAKEUP output goes high.

## 21.4. SHUTTING DOWN THE MODULE

Transferring module from Full Power state to Hibernate state can be initiated in two ways:

- → By a pulse on ON OFF input.
- → By NMEA (\$PSRF117) or OSP (MID205) serial message.

Orderly shutdown process may take anywhere from 10ms to 900ms to complete, depending upon operation in progress and messages pending, and hence is dependent upon serial interface speed and controls. Module will stay in Full Power state until TX FIFO buffer is emptied.

The last message during shutdown sequence is '\$PSRF150,0\*3F'.





## 22. FIRMWARE

## **22.1. DEFAULT SETTINGS**

| Power On State                 |                   | Hibernate            |  |  |
|--------------------------------|-------------------|----------------------|--|--|
| Default Interface <sup>1</sup> |                   | SPI                  |  |  |
| SPI Data Format                |                   | NMEA                 |  |  |
| UART Settings                  |                   | 4,800bps.            |  |  |
| UART Data Format               |                   | NMEA                 |  |  |
| I <sup>2</sup> C Settings      |                   | Multi-Master 400kbps |  |  |
| I <sup>2</sup> C Data Format   |                   | NMEA                 |  |  |
| Satellite Constellatio         | n                 | GPS                  |  |  |
| Elevation Mask                 |                   | 5°                   |  |  |
|                                |                   | \$GPGGA @1 sec.      |  |  |
| Defends Ontrant Mass           |                   | \$GPGSA @ 1 sec.     |  |  |
| Default Output Mess            | ages              | \$GPGSV @ 5 sec.     |  |  |
|                                |                   | \$GPRMC @ 1 sec.     |  |  |
| SBAS                           |                   | OFF                  |  |  |
|                                | ABP™              | OFF                  |  |  |
|                                | Static Navigation | OFF                  |  |  |
|                                | Track Smoothing   | OFF                  |  |  |
|                                | Jammer Detector   | ON                   |  |  |
| Firmware Defaults              | Jammer Remover    | OFF                  |  |  |
|                                | Fast Time Sync    | OFF                  |  |  |
|                                | Pseudo DR Mode    | ON                   |  |  |
|                                | Power Saving Mode | OFF                  |  |  |
|                                | 3SV Solution Mode | ON                   |  |  |
|                                | 5Hz Update Rate   | OFF                  |  |  |

TABLE 14 – DEFAULT FIRMWARE SETTINGS

## **22.2. FIRMWARE UPDATES**

Firmware updates can be considered exclusively as patches on top of baseline ROM firmware. Those patch updates may be provided by OriginGPS to address ROM firmware issues as a method of performance improvement. Typical patch file size is 24KB.

Host controller is initiating load and application of patch update by communicating module's Patch Manager software block allocating 16KB of memory space for patch and additional 8KB for cache. Patch updates are preserved until BBRAM is discarded.

#### Note:

1. Without external resistor straps on  $\overline{\text{CTS}}$  or  $\overline{\text{RTS}}$ .





## 23. HANDLING INFORMATION

#### 23.1. MOISTURE SENSITIVITY

ORG1411 modules are MSL 3 designated devices according to IPC/JEDEC J-STD-033B standard.

Module in sample or bulk package should be baked prior to assembly at 125°C for 48 hours.

#### 23.2. ASSEMBLY

The module supports automatic pick-and-place assembly and reflow soldering processes. Suggested solder paste stencil is 5 mil to ensure sufficient solder volume.

#### 23.3. SOLDERING

Reflow soldering of the module always on component side (Top side) of the host PCB according to standard IPC/JEDEC J-STD-020D for LGA SMD.

Avoid exposure of ORG1411 to face-down reflow soldering process.



FIGURE 10 - RECOMMENDED SOLDERING PROFILE

Referred temperature is measured on top surface of the package during the entire soldering process. Suggested peak reflow temperature is 245°C for 30 sec. for Pb-Free solder paste.

Actual board assembly reflow profile must be developed individually per furnace characteristics. Reflow furnace settings depend on the number of heating/cooling zones, type of solder paste/flux used, board design, component density and packages used.





| SYMBOL         | PARAMETER                  | MIN | TYP | MAX | UNIT |
|----------------|----------------------------|-----|-----|-----|------|
| Tc             | Classification Temperature |     | 245 |     | °C   |
| T <sub>P</sub> | Package Temperature        |     |     | 245 | °C   |
| TL             | Liquidous Temperature      |     | 217 |     | °C   |
| Ts             | Soak/Preheat Temperature   | 150 |     | 200 | °C   |
| ts             | Soak/Preheat Time          | 60  |     | 120 | S    |
| tL             | t∟ Liquidous Time          |     |     | 150 | S    |
| t₽             | Peak Time                  |     | 30  |     | S    |

TABLE 15 – SOLDERING PROFILE PARAMETERS

#### **23.4. CLEANING**

If flux cleaning is required, module is capable to withstand standard cleaning process in vapor degreaser with the Solvon® n-Propyl Bromide (NPB) solvent and/or washing in DI water.

Avoid cleaning process in ultrasonic degreaser, since specific vibrations may cause performance degradation or destruction of internal circuitry.

## **23.5. REWORK**

If localized heating is required to rework or repair the module, precautionary methods are required to avoid exposure to solder reflow temperatures that can result in permanent damage to the device.

## 23.6. ESD SENSITIVITY

This product is ESD sensitive device and must be handled with care.



## 23.7. SAFETY INFORMATION

Improper handling and use can cause permanent damage to the product.

## 23.8. DISPOSAL INFORMATION

This product must not be treated as household waste.

For more detailed information about recycling electronic components contact your local waste management authority.







## 24. MECHANICAL SPECIFICATIONS

- + ORG1411 module has advanced ultra-miniature LGA SMD packaging sized 10mm x 10mm.
- → ORG1411 built on a PCB assembly enclosed with metallic RF shield box and antenna element on top of it.
- + There are 10 castellated LGA SMT pads made Cu base and ENIG plating on bottom side.



FIGURE 13 - MECHANICAL DRAWING

| Dimensions | Length               | Width                | Height               | Wei | ght   |
|------------|----------------------|----------------------|----------------------|-----|-------|
| mm         | 10.00 +0.20/ -0.1    | 10.00 +0.30/ -0.10   | 3.80 +0.20/ -0.00    | g   | 1.4   |
| inch       | 0.394 +0.008/ -0.004 | 0.394 +0.012/ -0.004 | 0.150 +0.008/ -0.000 | OZ  | 0.045 |

TABLE 16 - MECHANICAL SUMMARY

## 25. COMPLIANCE

The following standards are applied on the production of ORG1411 modules:

- → IPC-6011/6012 Class2 for PCB manufacturing
- → IPC-A-600 Class2 for PCB inspection
- → IPC-A-610D Class2 for SMT acceptability

ORG1411 modules are manufactured in ISO 9001:2008 accredited facilities.

ORG1411 modules are manufactured in ISO 14001:2004 accredited facilities.

ORG1411 modules are manufactured in OHSAS 18001:2007 accredited facilities.

ORG1411 modules are designed, manufactured and handled in compliance with the Directive 2011/65/EU of the European Parliament and of the Council of June 2011 on the Restriction of the use of certain Hazardous Substances in electrical and electronic equipment, referred as RoHS II.



ORG1411 modules are manufactured and handled in compliance with the applicable substance bans as of Annex XVII of Regulation 1907/2006/EC on Registration, Evaluation, Authorization and Restriction of Chemicals including all amendments and candidate list issued by ECHA, referred as REACH.



ORG1411 modules comply with the following EMC standards:

- **★** EU CE EN55022:06+A1(07), Class B
- → JAPAN VCCI V-3/2006.04









## 26. PACKAGING AND DELIVERY

## **26.1. APPEARANCE**

ORG1411 modules are delivered in reeled tapes for automatic pick and place assembly process.



FIGURE 11 - MODULE POSITION

ORG1411 modules are packed in 2 different reel types.

| SUFFIX   | TR1 | TR2 |
|----------|-----|-----|
| Quantity | 150 | 500 |

TABLE 17 - REEL QUANTITY

Reels are dry packed with humidity indicator card and desiccant bag according to IPC/JEDEC J-STD-033B standard for MSL 3 devices.

Reels are vacuum sealed inside anti-static moisture barrier bags.

Sealed reels are labeled with MSD sticker providing information about:

- + MSL
- + Shelf life
- → Reflow soldering peak temperature
- + Seal date

Sealed reels are packed inside cartons.

Reels, reel packs and cartons are labeled with sticker providing information about:

- **†** Description
- + Part number
- + Lot number
- + Customer PO number
- **+** Quantity
- → Date code





## **26.2. CARRIER TAPE**

Carrier tape material - polystyrene with carbon (PS+C).

Cover tape material – polyester based film with heat activated adhesive coating layer.



FIGURE 15 – CARRIER TAPE

|                | mm         | inch          |
|----------------|------------|---------------|
| A <sub>0</sub> | 10.9 ± 0.1 | 0.429 ± 0.004 |
| B <sub>0</sub> | 10.7 ± 0.1 | 0.421 ± 0.004 |
| K <sub>0</sub> | 6.1 ± 0.1  | 0.240 ± 0.004 |
| F              | 7.5 ± 0.1  | 0.295 ± 0.004 |
| P1             | 12.0 ± 0.1 | 0.472 ± 0.004 |
| W              | 16.0 ± 0.3 | 0.630 ± 0.012 |

TABLE 18 – CARRIER TAPE DIMENSIONS

## 26.3. REEL

Reel material - antistatic plastic.



FIGURE 16 - REEL

| SUFFIX | TR1                     |             | JFFIX TR1 TR2 |              | R2 |
|--------|-------------------------|-------------|---------------|--------------|----|
|        | mm                      | mm inch     |               | inch         |    |
| ØΑ     | 178.0 ± 1.0 7.00 ± 0.04 |             | 330.0 ± 2.0   | 13.00 ± 0.08 |    |
| ØN     | 60.0 ± 1.0 2.36 ± 0.04  |             | 102.0 ± 2.0   | 4.02 ± 0.08  |    |
| W1     | 16.7 ± 0.5              | 0.66 ± 0.02 | 16.7 ± 0.5    | 0.66 ± 0.02  |    |
| W2     | 19.8 ± 0.5              |             | 22.2 ± 0.5    | 0.87 ± 0.02  |    |

TABLE 19 - REEL DIMENSIONS





## 27. ORDERING INFORMATION



TABLE 20 - ORDERING OPTIONS

| PART NUMBER      | FW VERSION | HW OPTION | V <sub>cc</sub> RANGE | PACKAGING      | SPQ |
|------------------|------------|-----------|-----------------------|----------------|-----|
| ORG1411-PM01-TR1 | 3          | 01        | 1.8V                  | REELED TAPE    | 150 |
| ORG1411-PM01-TR2 | 3          | 01        | 1.8V                  | REELED TAPE    | 500 |
| ORG1411-PM01-UAR | 3          | 01        | 5V USB                | EVALUATION KIT | 1   |
| ORG1411-PM04-TR1 | 3          | 02        | 2.0V to 5.5V          | REELED TAPE    | 150 |
| ORG1411-PM04-TR2 | 3          | 02        | 2.0V to 5.5V          | REELED TAPE    | 500 |

TABLE 21 – ORDERABLE DEVICES





## 28. I2C Appendix

I<sup>2</sup>C host interface features are:

- + I<sup>2</sup>C Multi-Master mode module initiates clock and data, default operating speed 400kbps.
- ➡ I<sup>2</sup>C address '0x60' for commands from controller to GPS-module. (Default)
- → Individual transmit and receive FIFO length of 64 bytes.
- + SCL and SDA are pseudo open-drain lines, therefore require external pull-up resistors of 2.2k $\Omega$  to 1.8V, or 3.3k $\Omega$  to 3.3V.
- → Multi-Master mode the Host (MCU) can operate either in Slave mode or Multi-Master mode (more common). If MCU is acting as slave, then it can only listen to the GPS.
  - If you want to send any configuration commands to GPS, then host needs to be in Master or Multi master mode.
- **+** While Host (MCU) is in Master/Multi-Master mode, the following can be changed:
- 1) Clock rate can be switched to 100KHz (OSP command).
- 2) I<sup>2</sup>C address, (OSP command)
- 3) OSP/NMEA mode
- 4) GPS can be turn into a Slave mode by sending OSP Message ID 178, Sub ID 2 input command.

Change the GPS module from Multi master to Slave mode:

- a. change from NMEA to OSP "\$PSRF100,0,115200,8,1,0\*04\r\n".
- b. Change to Slave mode with 400Kbps, send:
- d. Read 128 Bytes at least from the GPS module, and then immediately without any delay send the next OSP message.

| GPS multi master                | Host Salve                      |
|---------------------------------|---------------------------------|
| I <sup>2</sup> C address '0x60' | I <sup>2</sup> C address '0x62' |
|                                 |                                 |
| GPS slave                       | Host Master                     |
| I <sup>2</sup> C address '0x60' | I <sup>2</sup> C any address    |