

# **BIRZEIT UNIVERSITY**

Faculty of Engineering & Technology Electrical & Computer Engineering Department

# ENCS533

# **Project Report**

**Prepared by : Tareq Shannak** 

**ID Number:** 1181404

Instructor: Dr. Abdallatif Abuissa

Section: 2

Date: 15/12/2020

# **Table of Contents**

| Brief Introduction and Background | III  |
|-----------------------------------|------|
| Design philosophy                 | IV   |
| Basic Gates                       | IV   |
| One-Bit Full Adder                | IV   |
| Stage 1                           | IV   |
| Stage 2                           | V    |
| Four-Bit Full Adder               | V    |
| Stage 1                           | V    |
| Stage 2                           | V    |
| BCD Adder                         | V    |
| System (2-Digit BCD Adder)        | VI   |
| Test Generator                    | VI   |
| Result Analyzer                   | VII  |
| Built In Self Test                | VII  |
| Results                           | VIII |
| Stage 1                           | VIII |
| Stage 2                           | IX   |
| Conclusion and Future works       | x    |
| Annendix                          | χı   |

# **Brief Introduction and Background**

In this project, we will implement a 2-Digit BCD Adder in two stages. This system will be constructed from little entities which also will be constructed from a minimum entities. We will use the basic gates with certain delays as shown in Table 1. In some cases, we can use NAND gates instead of another one (like XOR gates) because we can reach to our function with small delays using NAND gates, we will use them in 1-bit full adder. The basic gates will have the same delay regardless of the number of inputs.

| Gate     | Delay |
|----------|-------|
| Inverter | 3 NS  |
| NAND     | 6 NS  |
| NOR      | 6 NS  |
| AND      | 8 NS  |
| OR       | 8 NS  |
| XNOR     | 10 NS |
| XOR      | 12 NS |

Table 1

From the basic gates given above, we will built 1-bit full adder, hence, we can build 4-bit full adder which can be used in implement 1-BCD adder, and we can implement a system from the BCD adder to make a 2-Digit BCD Adder.

The two stages that we will build the system: first, using a ripple full adder which we had learned in digital course, the second stage is using an adder with carry look ahead generator. We will calculate the duration of delay for each stage to use in testing the outputs.

There will be a Built In Self-Test (BIST) for each stage that has two registers: Test generator which sends the inputs to our system and send the outputs to the second register and it has a clock input, the second register is the Result analyzer which receives the behavioral output from the test generator and receives the output of the system, it make sure that the two outputs are correct.

We will use Aldec Active-HDL Student Edition to simulate our system, testing it and resulting the outputs correctly.

## **Design philosophy**

#### **Basic Gates**

First, we implemented the basic gates as shown in Figure 1, there was an idea to make one entity for each basic gates and make it generic with N variable which specifies the number of inputs, however it is difficult to implement and call the entity of the gate in other entities.

```
ARCHITECTURE structural OF AND5 IS
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
                                                                                                                                 LIBRARY ieee;
                                                                    F = A AND B AND C AND D AND E AFTER 8 NS;
                                                                                                                                 USE ieee.std_logic_1164.ALL;
                                                              END:
ENTITY AND2 IS

PORT(A,B: IN STD_LOGIC:='0';

F: OUT STD_LOGIC:='0');
                                                                                                                                 ENTITY ORS IS
                                                                                                                                   PORT(A,B,C,D,E: IN STD_LOGIC:='0';
        OUT STD_LOGIC:='0');
END AND2:
                                                              USE ieee.std logic 1164.ALL;
                                                                                                                                      F: OUT STD_LOGIC:='0');
                                                              ENTITY OR2 IS

PORT(A,B: IN STD_LOGIC:='0';

F: OUT STD_LOGIC:='0');
                                                                                                                        106
                                                                                                                                 ARCHITECTURE structural OF OR5 IS
                                                                                                                                 BEGIN
           .....AND3-----
                                                                                                                                      F <= A OR B OR C OR D OR E AFTER 8 NS;
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
                                                               ARCHITECTURE structural OF OR2 IS
ENTITY AND3 IS

PORT(A,B,C: IN STD_LOGIC:='0';

F: OUT STD_LOGIC:='0');

END AND3;
                                                                                                                                 LIBRARY ieee;
                                                                                                                                 USE ieee.std_logic_1164.ALL;
                                                                         -----OR3-----
                                                                                                                                 ENTITY XOR2 IS
PORT(A,B: IN STD_LOGIC:='0';
                                                              USE ieee.std_logic_1164.ALL;
ARCHITECTURE structural OF AND3 IS
                                                                                                                                      F: OUT STD_LOGIC:='0');
BEGIN
                                                              ENTITY ORS IS
     F <= A AND B AND C AFTER 8 NS:
                                                                    PORT (A,B,C: IN STD_LOGIC:='0';
F: OUT STD_LOGIC:='0');
END:
                                                                                                                        119
           .....AND4....
                                                                                                                                 ARCHITECTURE structural OF XOR2 IS
                                                              END OR3:
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
                                                                                                                                 BEGIN
                                                                                                                                      F <= A XOR B AFTER 12 NS;
                                                               ARCHITECTURE structural OF OR3 IS
ENTITY AND4 IS

PORT(A,B,C,D: IN STD_LOGIC:='0';

F: OUT STD_LOGIC:='0');
                                                                                                                                 END:
                                                                                                                        123
124
                                                                    F <= A OR B OR C AFTER 8 NS:
                                                                                                                                 LIBRARY ieee:
                                                                                                                                 USE ieee.std_logic_1164.ALL;
                                                              LIBRARY ieee:
ARCHITECTURE structural OF AND4 IS
                                                               USE ieee.std_logic_1164.ALL;
                                                                                                                                 ENTITY NAND2 IS
                                                                                                                                   PORT(A,B: IN STD_LOGIC:='0';
     F = A AND B AND C AND D AFTER 8 NS:
                                                              ENTITY OR4 IS
                                                              PORT(A,B,C,D: IN STD_LOGIC:='0';
F: OUT STD_LOGIC:='0');
END OR4;
                                                                                                                        130
                                                                                                                                      F: OUT STD_LOGIC:='0');
             ------AND5-----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
                                                                                                                        132
133
                                                                                                                                 ARCHITECTURE structural OF NAND2 IS
ENTITY ANDS IS

PORT(A,B,C,D,E: IN STD_LOGIC:='0';

F: OUT STD_LOGIC:='0');
                                                               ARCHITECTURE structural OF OR4 IS
                                                                                                                                 BEGIN
                                                              BEGIN F = A OR B OR C OR D AFTER 8 NS;
                                                                                                                                      F <= A NAND B AFTER 6 NS;
                                                                                                                                END:
```

Figure 1 - Basic Gates

#### **One-Bit Full Adder**

#### Stage 1

This full adder is implemented as shown in Figure 2 to use later in building ripple Full Adder, we used NAND gates to decrease the time of delay.

Figure 2 - 1-Bit FA

#### Stage 2

In stage 2, we didn't use one-bit Full Adder, we just build a carry lookahead generator as shown in Figure 3 to use it in building a Full Adder with lookahead carry in Four-Bit. This generator generates a carry for each one-bit Full Adder concurrently without depending on the previous carry, just depend on the first carry (Carryin) using two signals: G called carry generate and P called carry propagate.

Figure 3 - Carry Lookahead Genrator

#### Four-Bit Full Adder

Figure 4 shows the structure of 4-Bit adder entity with 2 architectures (stages).

#### Stage 1

We built the 4-bit ripple full adder using 1-bit full adder entity.

#### Stage 2

We built 4-bit lookahead carry full adder using the carry generator and for loop to calculate the sum in each bit individually.

Figure 4 - 4-Bit FA

#### **BCD** Adder

Figure 5 shows how we built the BCD adder in the two stages, in the two stages they are the same idea in writing the code.

Figure 5 - BCD Adder (1-Digit and 2-Digit)

### System (2-Digit BCD Adder)

Figure 5 shows how we built the system in the two stages, in the two stages they are the same idea in writing the code.

#### **Test Generator**

This generator as shown on Figure 6 has a clock input, A, B inputs and the correct output, there are 2 processes in its generator's architecture: the first process resulting the correct output in behavioral logic, and the second one changes (increment) the values of A and B when the clock input rises to reach all possible inputs.

```
-- The Process below changes the values of AA and BB(\Rightarrow A and B) when
              ..... Test Generator
                                                                                                                                                          (A = 0, B = 0) \Rightarrow (99, 99)
                                                                                                                                                    PROCESS
         LIBRARY ieee:
         USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_ARITH.ALL;
USE ieee.std_logic_UNSIGNED.ALL;
333
334
335
336
337
338
339
341
342
343
344
345
346
347
352
353
354
352
353
354
355
356
357
358
359
360
361
                                                                                                                                                            FOR i IN 0 TO 9 LOOP
                                                                                                                                                                   i IN 0 TO 9 LOOP

FOR j IN 0 TO 9 LOOP

FOR K IN 0 TO 9 LOOP

FOR L IN 0 TO 9 LOOP

AA(7 DOWNTO 4) <= CONV_STD_LOGIC_VECTOR(i,4);

AA(3 DOWNTO 0) <= CONV_STD_LOGIC_VECTOR(K,4);

BB(3 DOWNTO 0) <= CONV_STD_LOGIC_VECTOR(K,4);

BB(3 DOWNTO 0) <= CONV_STD_LOGIC_VECTOR(L,4);
        ENTITY TestGenerator IS
                 PORT(CLK: IN STD_LOGIC:='0';
A,B: OUT STD_LOGIC_VECTOR(7 DOWNTO 0):="00000000";
Correct: OUT STD_LOGIC_VECTOR(8 DOWNTO 0):="000000000");
         END TestGenerator;
                                                                                                                                                                                                    WAIT UNTIL rising_edge(CLK);
         ARCHITECTURE generator OF TestGenerator IS SIGNAL AA,BB: STD_LOGIC_VECTOR(7 DOWNTO 0):="00000000"; BEGIN
                                                                                                                                                                                    END LOOP:
                                                                                                                                                                            END LOOP;
                                                                                                                                                                    END LOOP;
                                                                                                                                                            END LOOP:
                     - The Process Below shows how to implement the system using 381
                 PROCESS (AA,BB)
VARIABLE X: STD_LOGIC_VECTOR(8 DOWNTO 0):="000000000";
                                                                                                                                                    END PROCESS:
                                                                                                                              383 END;
                               X(4 DOWNTO 0) := ('0'&AA(3 DOWNTO 0)) + ('0'&BB(3 DOWNTO 0));
if(X(4 DOWNTO 0) > "01001") then
    X(3 DOWNTO 0) := X(3 DOWNTO 0)+"0110";
    X(4) := '1';
                               A(#):= 1;
end if;
(X(8 DOWNTO 4) := ("0000"&X(4)) + ('0'&AA(7 DOWNTO 4)) + ('0'&BB(7 DOWNTO 4));
if(X(8 DOWNTO 4) > "01001") then
X(7 DOWNTO 4) := X(7 DOWNTO 4)+"0110";
X(8) := '1';
                                CORRECT<=X:
```

Figure 6 - Test Generator

### **Result Analyzer**

This analyzer ensures that the outputs are correct when the clock input rises as shown on Figure 7.

Figure 7 - Result Analyzer

#### **Built In Self Test**

This entity as shown on Figure 8 - in the two stages - has the whole system with a test generator and result analyzer, the clock signal inverses after a certain time and the test generator changes A and B signals and send the correct output to the result analyzer. The outputs A and B send to the system that will resulting output, this output will go to the result analyzer that assert if this output is correct or not depending on the correct result of the test generator. The generator and analyzer will have the same clock signal. The difference between the two stages is the delay.

```
### Built In Self Test
### LIBRARY ieee;
### USE ieee.std_logic_l164.ALL;
### USE ieee.std_logic_ARITH.ALL;
### ENTITY BIST IS
### ARCHITECTURE ripple OF BIST IS
### SIGNAL CLK: STD_LOGIC:= 0';
### SIGNAL A,B: STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
### SIGNAL CLK: STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000";
### BEGIN
### CLK = NOT CLK AFTER 85 NS;
### GI: ENTITY WORK.TestGenerator(generator) PORT MAP(CLK, A, B, Correct);
### GI: ENTITY WORK.System(ripple) PORT MAP(A, B, myResult(7 DOWNTO 0), myResult(8));
### GI: ENTITY WORK.ResultAnalyser(analyser) PORT MAP(CLK, Correct, myResult);
### SIGNAL CLK: STD_LOGIC:= 0';
### SIGNAL CLK: STD_LOGIC:= 0';
### SIGNAL COrrect, myResult: STD_LOGIC_VECTOR(8 DOWNTO 0):="000000000";
### SIGNAL CORRECT, myResult: STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000";
### SIGNAL CORRECT, myResult: STD_LOGIC_VECTOR(8 DOWNTO 0):="000
```

Figure 8 – BIST

#### **Results**

The whole code is in Appendix.

### Stage 1

We can notice that the minimum possible time to prevent the delay problems is 170 nanoseconds, it will not print an error.

```
ARCHITECTURE ripple OF BIST IS
SIGNAL CLK: STD_LOGIC:='0';
SIGNAL A,B: STD_LOGIC VECTOR(7 DOWNTO 0):
SIGNAL COrrect, myResult: STD_LOGIC_VECTOR
BEGIN

-- 85*2 = 170 ns is the minimum delay
CLK <= NOT CLK AFTER 85 NS;
G1: ENTITY WORK.TestGenerator(generat
G2: ENTITY WORK.System(ripple) PORT M
G3: ENTITY WORK.ResultAnalyser(analys
END:
```

These are some screenshots for the simulation shows the results and the difference between the behavioral output and the actual output.



### Stage 2

We can notice that the minimum possible time to prevent the delay problems is 136 nanoseconds, it will not print an error.

```
ARCHITECTURE lookahead OF BIST IS
SIGNAL CLK: STD_LOGIC:= 0';
SIGNAL A,B: STD_LOGIC_VECTOR(7 DOWNT
SIGNAL Correct,myResult: STD_LOGIC_V
BEGIN

-- 68*2 = 136 ns is the minimum
CLK <= NOT CLK AFTER 68 NS;
G1: ENTITY WORK.TestGenerator(ge
G2: ENTITY WORK.System(lookahead
G3: ENTITY WORK.ResultAnalyser(a)
```

These are some screenshots for the simulation shows the results and the difference between the behavioral output and the actual output.



#### **Conclusion and Future works**

The results that were obtained from the previous procedures agree with the theoretical results. Moreover, we conclude that we can do huge system constructing with smaller ones.

We successfully design a 2-digit BCD adder (8 bits), and then complete a code for functional verification. We noticed how the built in test is useful in check the accuracy of the outputs.

We learned a lot about types of adders, also we noticed the difference between the ripple full adder and the carry lookahead adder in our system. The adder with lookahead carry more faster than the ripple one because the carry of each 1-bit full adder does not depend on the previous carries except the first one, so for example the second full adder of the second bit need to wait until the input carry results from the first full adder, but in the adder with lookahead carry doesn't need to wait, all full adders work in parallel.

We became more familiar with VHDL and how to write commands like how to print an error, make a delay, testing the systems and building entities in behavioral and structural logics, also we used Aldec HDL to simulate our project and see the signals of the entity that we worked on it.

# Appendix

|                                                                                                                           | TAREQ SHANNAK 118140<br>PROJECT |
|---------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| BASIC GATES WITH DELAY                                                                                                    |                                 |
|                                                                                                                           |                                 |
| AND2<br>LIBRARY ieee;<br>USE ieee.std_logic_1164.ALL;                                                                     |                                 |
| ENTITY AND2 IS  PORT(A,B: IN STD_LOGIC:='0';  F: OUT STD_LOGIC:='0');  END AND2;                                          |                                 |
| ARCHITECTURE structural OF AND2 IS BEGIN  F <= A AND B AFTER 8 NS; END;                                                   |                                 |
|                                                                                                                           |                                 |
| ENTITY AND3 IS  PORT (A,B,C: IN STD_LOGIC:='0'; F: OUT STD_LOGIC:='0'); END AND3;                                         | ;                               |
| ARCHITECTURE structural OF AND3 IS BEGIN  F <= A AND B AND C AFTER 8 N END;                                               | IS;                             |
|                                                                                                                           |                                 |
| ENTITY AND4 IS  PORT(A,B,C,D: IN STD_LOGIC:=  F: OUT STD_LOGIC:='0');  END AND4;                                          | '0';                            |
| ARCHITECTURE structural OF AND4 IS BEGIN  F <= A AND B AND C AND D AF END;AND5 LIBRARY ieee; USE ieee.std_logic_1164.ALL; | FTER 8 NS;                      |
| ENTITY AND5 IS  PORT(A,B,C,D,E: IN STD_LOGIC:  F: OUT STD_LOGIC:='0');  END AND5;                                         | :='0';                          |
| ARCHITECTURE structural OF AND5 IS BEGIN  F <= A AND B AND C AND D AND END;                                               | nd e after 8 ns;                |
| LIBRARY ieee; USE ieee.std_logic_1164.ALL; ENTITY OR2 IS                                                                  |                                 |

|                   | PORT(A,B: IN STD_LOGIC:='0';                                  |  |  |
|-------------------|---------------------------------------------------------------|--|--|
| END OR2;          | F: OUT STD_LOGIC:='0');                                       |  |  |
|                   | TURE structural OF OR2 IS                                     |  |  |
| BEGIN             | F <= A OR B AFTER 8 NS;                                       |  |  |
| END;              | OR3                                                           |  |  |
| LIBRARY ie        |                                                               |  |  |
| ENTITY OR:        | 3 IS                                                          |  |  |
| 2                 | PORT(A,B,C: IN STD_LOGIC:='0'; F: OUT STD_LOGIC:='0');        |  |  |
| END OR3;          | · · ,                                                         |  |  |
| ARCHITEC<br>BEGIN | TURE structural OF OR3 IS                                     |  |  |
| END;              | F <= A OR B OR C AFTER 8 NS;                                  |  |  |
|                   | OR4                                                           |  |  |
| USE ieee.s        | ee;<br>td_logic_1164.ALL;                                     |  |  |
| ENTITY OR         | 4 IS<br>PORT(A,B,C,D: IN STD_LOGIC:='0';                      |  |  |
| END OR4;          | F: OUT STD_LOGIC:='0');                                       |  |  |
| ARCHITEC<br>BEGIN | TURE structural OF OR4 IS                                     |  |  |
| END;              | F <= A OR B OR C OR D AFTER 8 NS;                             |  |  |
|                   | OR5                                                           |  |  |
| USE ieee.s        | ee;<br>td_logic_1164.ALL;                                     |  |  |
| ENTITY OR         | 5 IS                                                          |  |  |
|                   | PORT(A,B,C,D,E: IN STD_LOGIC:='0';<br>F: OUT STD_LOGIC:='0'); |  |  |
| END OR5;          | 1.00131B_LOGIC. 0 /,                                          |  |  |
| ARCHITEC<br>BEGIN | TURE structural OF OR5 IS                                     |  |  |
| DECIIV            | F <= A OR B OR C OR D OR E AFTER 8 NS;                        |  |  |
| END;              | XOR2                                                          |  |  |
| LIBRARY ie        |                                                               |  |  |
| ENTITY XOI        | 21 C9                                                         |  |  |
| 2                 | PORT(A,B: IN STD_LOGIC:='0';                                  |  |  |
| END XOR2          | F: OUT STD_LOGIC:='0');<br>;                                  |  |  |
| ARCHITEC<br>BEGIN | TURE structural OF XOR2 IS                                    |  |  |
| END;              | F <= A XOR B AFTER 12 NS;                                     |  |  |
|                   | NAND2                                                         |  |  |
|                   | LIBRARY ieee; USE ieee.std_logic_1164.ALL;                    |  |  |

ENTITY NAND2 IS

```
PORT(A,B: IN STD_LOGIC:='0';
         F: OUT STD_LOGIC:='0');
END NAND2:
ARCHITECTURE structural OF NAND2 IS
BEGIN
         F <= A NAND B AFTER 6 NS;
END:
-----One Bit Full Adder-----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY FAIS
          PORT(A,B,Carryin: IN STD_LOGIC:='0';
          Sum,Carryout: OUT STD_LOGIC:='0');
END FA;
ARCHITECTURE structural OF FA IS
SIGNAL T,R,E,Q,S,H,K: STD_LOGIC := '0';
BEGIN
          -- Full Adder Using NAND gates (Faster)
          G1: ENTITY WORK.NAND2(structural) PORT MAP(A,B,T);
          G2: ENTITY WORK.NAND2(structural) PORT MAP(T,A,R);
          G3: ENTITY WORK.NAND2(structural) PORT MAP(T,B,E);
          G4: ENTITY WORK.NAND2(structural) PORT MAP(R,E,Q);
         G5: ENTITY WORK.NAND2(structural) PORT MAP(Q,Carryin,S);
          G6: ENTITY WORK.NAND2(structural) PORT MAP(S,T,Carryout);
         G7: ENTITY WORK.NAND2(structural) PORT MAP(S,Carryin,H);
          G8: ENTITY WORK.NAND2(structural) PORT MAP(S,Q,K);
          G9: ENTITY WORK.NAND2(structural) PORT MAP(H,K,Sum);
                   -- Another way to implement Full Adder (Slower)
                   --G1: ENTITY WORK.XOR2(structural) PORT MAP(A,B,X);
                   --G2: ENTITY WORK.XOR2(structural) PORT MAP(X,Carryin,Sum);
                   --G3: ENTITY WORK.AND2(structural) PORT MAP(X,Carryin,Y);
                   --G4: ENTITY WORK.AND2(structural) PORT MAP(A,B,Z);
                   --G5: ENTITY WORK.OR2(structural) PORT MAP(Y,Z,Carryout);
END;
-----Carry Lookahead Generator-----
LIBRARY ieee:
USE ieee.std_logic_1164.ALL;
ENTITY carryGenerator IS
         PORT(P,G: IN STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
          Carryin: IN STD_LOGIC:='0';
          Carryout: OUT STD_LOGIC_VECTOR(4 DOWNTO 0):="00000");
END carryGenerator;
ARCHITECTURE carryLookahead OF carryGenerator IS
SIGNAL C,GC: STD_LOGIC_VECTOR(4 DOWNTO 0):="000000";
SIGNAL PG: STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
SIGNAL PPG: STD_LOGIC_VECTOR(3 DOWNTO 1):="000";
SIGNAL PPPG: STD_LOGIC_VECTOR(3 DOWNTO 2):="00";
SIGNAL PPPPG: STD_LOGIC:='0';
BEGIN
          GC <= G(3 DOWNTO 0)&C(0);
          C(0) \leftarrow Carryin;
          Carryout <= C;
```

```
gen1: FOR i IN 0 TO 3 GENERATE
                    G: ENTITY WORK.AND2(structural) PORT MAP(P(i),GC(i),PG(i));
          END GENERATE;
          gen2: FOR i IN 1 TO 3 GENERATE
          BEGIN
                    G: ENTITY WORK.AND3(structural) PORT MAP(P(i),P(i-1),GC(i-1),PPG(i));
          END GENERATE;
          gen3: FOR i IN 2 TO 3 GENERATE
          BEGIN
                    G: ENTITY WORK.AND4(structural) PORT MAP(P(i),P(i-1),P(i-2),GC(i-2),PPPG(i));
          END GENERATE;
          A1: ENTITY WORK.OR2(structural) PORT MAP(G(0), PG(0), C(1));
          A2: ENTITY WORK.OR3(structural) PORT MAP(GC(2), PG(1), PPG(1), C(2));
          A3: ENTITY WORK.OR4(structural) PORT MAP(GC(3), PG(2), PPG(2), PPPG(2), C(3));
          A4: ENTITY WORK.AND5(structural) PORT MAP(P(3), P(2), P(1), P(0), GC(0), PPPPG);
          A44: ENTITY WORK.OR5(structural) PORT MAP(GC(4), PG(3), PPG(3), PPPG(3), PPPPG, C(4));
END;
-----Four Bit Full Adder-----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY FA4 IS
          PORT(A,B: IN STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
          Carryin: IN STD_LOGIC:='0';
          Sum: OUT STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
          Carryout: OUT STD_LOGIC:='0');
END FA4;
----- 4 Bit Ripple FA ------
ARCHITECTURE ripple OF FA4 IS
SIGNAL C: STD_LOGIC_VECTOR(4 DOWNTO 0);
BEGIN
          C(0) \le Carryin;
          Carryout \leq C(4);
          gen1: FOR i IN 0 TO 3 GENERATE
          BEGIN
                    G: ENTITY WORK.FA(structural) PORT MAP(A(i),B(i),C(i),Sum(i),C(i+1));
          END GENERATE;
END;
----- 4 Bit Adder With Carry Lookahead -----
ARCHITECTURE lookahead OF FA4 IS
SIGNAL C: STD_LOGIC_VECTOR(4 DOWNTO 0):="00000";
SIGNAL P,G: STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
BEGIN
          C(0) \le Carryin;
          Carryout \leq C(4);
          GG: ENTITY WORK.carryGenerator(carryLookahead) PORT MAP(P,G,Carryin,C);
          gen1: FOR i IN 0 TO 3 GENERATE
                    BEGIN
                              G1: ENTITY WORK, XOR2(structural) PORT MAP(A(i), B(i), P(i));
                              G2: ENTITY WORK.AND2(structural) PORT MAP(A(i),B(i),G(i));
                              G3: ENTITY WORK.XOR2(structural) PORT MAP(P(i),C(i),Sum(i));
                    END GENERATE;
```

```
END;
-----BCD Adder-----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY BCD IS
         PORT(A,B: IN STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
         Carryin: IN STD_LOGIC:='0';
         Sum: OUT STD_LOGIC_VECTOR(3 DOWNTO 0):="0000";
         Carryout: OUT STD_LOGIC:='0');
END BCD;
----- Ripple BCD Adder -----
ARCHITECTURE ripple OF BCD IS
SIGNAL AA,BB: STD_LOGIC_VECTOR(3 DOWNTO 0):= "0000";
SIGNAL X,Y,Z,R: STD_LOGIC:='0';
BEGIN
         BB(1) \le BB(2);
         Carryout \leq BB(2);
         G1: ENTITY WORK.FA4(ripple) PORT MAP(A,B,Carryin,AA,X);
         G2: ENTITY WORK.AND2(structural) PORT MAP(AA(3),AA(2),Y);
         G3: ENTITY WORK.AND2(structural) PORT MAP(AA(3),AA(1),Z);
         G4: ENTITY WORK.OR3(structural) PORT MAP(X,Y,Z,BB(2));
         G5: ENTITY WORK.FA4(ripple) PORT MAP(AA,BB,'0',SUM,R);
END;
----- BCD Adder With Carry Lookahead ------
ARCHITECTURE lookahead OF BCD IS
SIGNAL AA,BB: STD_LOGIC_VECTOR(3 DOWNTO 0):= "0000";
SIGNAL X,Y,Z,R: STD_LOGIC:='0';
BEGIN
         BB(1) \le BB(2);
         Carryout \leq BB(2);
         G1: ENTITY WORK.FA4(lookahead) PORT MAP(A,B,Carryin,AA,X);
         G2: ENTITY WORK.AND2(structural) PORT MAP(AA(3),AA(2),Y);
         G3: ENTITY WORK.AND2(structural) PORT MAP(AA(3),AA(1),Z);
         G4: ENTITY WORK.OR3(structural) PORT MAP(X,Y,Z,BB(2));
         G5: ENTITY WORK.FA4(lookahead) PORT MAP(AA,BB,'0',SUM,R);
END;
----- System -----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
ENTITY System IS
         PORT(A,B: IN STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
         Sum: OUT STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
         Carryout: OUT STD_LOGIC:='0');
END System;
----- System With Ripple Adder -----
ARCHITECTURE ripple OF System IS
SIGNAL X: STD_LOGIC;
BEGIN
         G1: ENTITY WORK.BCD(ripple) PORT MAP(A(3 DOWNTO 0),B(3 DOWNTO 0),'0',Sum(3 DOWNTO 0),X);
         G2: ENTITY WORK.BCD(ripple) PORT MAP(A(7 DOWNTO 4),B(7 DOWNTO 4),X,Sum(7 DOWNTO 4),Carryout);
END;
```

```
----- System With Carry Lookahead Adder -----
ARCHITECTURE lookahead OF System IS
SIGNAL X: STD_LOGIC;
BEGIN
          G1: ENTITY WORK.BCD(lookahead) PORT MAP(A(3 DOWNTO 0),B(3 DOWNTO 0),'0',Sum(3 DOWNTO 0),X);
          G2: ENTITY WORK.BCD(lookahead) PORT MAP(A(7 DOWNTO 4),B(7 DOWNTO 4),X,Sum(7 DOWNTO 4),Carryout);
END:
     ----- Test Generator -----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_ARITH.ALL;
USE ieee.std_logic_UNSIGNED.ALL;
ENTITY TestGenerator IS
         PORT(CLK: IN STD_LOGIC:='0';
          A,B: OUT STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
          Correct: OUT STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000");
END TestGenerator;
ARCHITECTURE generator OF TestGenerator IS
SIGNAL AA,BB: STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
BEGIN
          A \le AA;
          B \le BB;
          -- The Process Below shows how to implement the system using behavioural logic
         PROCESS (AA,BB)
          VARIABLE X: STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000";
                             X(4 DOWNTO 0) := ('0'&AA(3 DOWNTO 0)) + ('0'&BB(3 DOWNTO 0));
                             if(X(4 DOWNTO 0) > "01001") then
                                       X(3 DOWNTO 0) := X(3 DOWNTO 0) + "0110";
                                       X(4) := '1';
                             end if;
                             X(8 DOWNTO 4) := ("0000" & X(4)) + ("0" & AA(7 DOWNTO 4)) + ("0" & BB(7 DOWNTO 4));
                             if(X(8 DOWNTO 4) > "01001") then
                                       X(7 DOWNTO 4) := X(7 DOWNTO 4) + "0110";
                                       X(8) := '1';
                             end if;
                             CORRECT<=X;
          END
                   PROCESS;
         -- The Process below changes the values of AA and BB(=> A and B) when the clock has a rising edge
         -- (A = 0, B = 0) => (99, 99)
         PROCESS
          BEGIN
                   FOR I IN 0 TO 9 LOOP
                             FOR j IN 0 TO 9 LOOP
                                       FOR K IN 0 TO 9 LOOP
                                                 FOR LIN 0 TO 9 LOOP
                                                                     AA(7 DOWNTO 4) <= CONV_STD_LOGIC_VECTOR(i,4);
                                                                     AA(3 DOWNTO 0) <= CONV_STD_LOGIC_VECTOR(j,4);
                                                                     BB(7 DOWNTO 4) <= CONV_STD_LOGIC_VECTOR(K,4);
                                                                     BB(3 DOWNTO 0) <= CONV_STD_LOGIC_VECTOR(L,4);
                                                                     WAIT UNTIL rising_edge(CLK);
                                                 END LOOP;
                                       END LOOP;
                             END LOOP;
                   END LOOP;
                   WAIT;
         END PROCESS;
END:
```

```
----- Result Analyser -----
LIBRARY ieee:
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_ARITH.ALL;
ENTITY ResultAnalyser IS
          PORT(CLK: IN STD_LOGIC:='0';
          Correct,myResult: IN STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000");
END ResultAnalyser;
ARCHITECTURE analyser OF ResultAnalyser IS
BEGIN
          -- The Process below make sure that the resulting output from our system equals to the correct one
                                                  otherwise, print an error when the outputs are not equal to each other
          PROCESS
          BEGIN
                    assert (myResult = Correct)
                    report "The results that were obtained don't agree with the theoretical results"
                    severity ERROR;
                    WAIT UNTIL rising_edge(CLK);
          END PROCESS;
END;
----- Built In Self Test -----
LIBRARY ieee;
USE ieee.std_logic_1164.ALL;
USE ieee.std_logic_ARITH.ALL;
ENTITY BIST IS
END BIST;
----- Test For The Ripple System -----
ARCHITECTURE ripple OF BIST IS
SIGNAL CLK: STD_LOGIC:='0';
SIGNAL A,B: STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
SIGNAL Correct,myResult: STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000";
BEGIN
          --85*2 = 170 ns is the minimum delay we should have to have a correct output
          CLK <= NOT CLK AFTER 85 NS;
          G1: ENTITY WORK.TestGenerator(generator) PORT MAP(CLK, A, B, Correct);
          G2: ENTITY WORK.System(ripple) PORT MAP(A, B, myResult(7 DOWNTO 0), myResult(8));
          G3: ENTITY WORK.ResultAnalyser(analyser) PORT MAP(CLK, Correct, myResult);
END;
---- Test For The Carry Lookahead System -----
ARCHITECTURE lookahead OF BIST IS
SIGNAL CLK: STD_LOGIC:='0';
SIGNAL A,B: STD_LOGIC_VECTOR(7 DOWNTO 0):="000000000";
SIGNAL Correct,myResult: STD_LOGIC_VECTOR(8 DOWNTO 0):="0000000000";
BEGIN
          -- 68*2 = 136 ns is the minimum delay we should have to have a correct output
          CLK <= NOT CLK AFTER 68 NS;
          G1: ENTITY WORK.TestGenerator(generator) PORT MAP(CLK, A, B, Correct);
          G2: ENTITY WORK.System(lookahead) PORT MAP(A, B, myResult(7 DOWNTO 0), myResult(8));
          G3: ENTITY WORK.ResultAnalyser(analyser) PORT MAP(CLK, Correct, myResult);
END;
```