SECTION: BAI-5A
COURSE: Operating Systems
ASSIGNMENT NO 1

- 1. Direct memory access is used for high-speed I/O devices in order to avoid increasing the CPU's execution load.
  - a) How does the CPU interface with the device to coordinate the transfer?

The CPU communicates with the DMA (Direct Memory Access) controller by configuring its registers with details such as the source and destination addresses, the size of the data to be transferred, and any necessary control information. Once set up, the DMA controller autonomously manages the data transfer between the memory and the 1/D device, eliminating the need for further CPU involvement during the transfer.

b) How does the CPU know when the memory operations are complete?

After completing the data transfer, the DMA controller sends an interrupt signal to the CPU. This interrupt alerts the CPU that the memory operations have finished, allowing it to proceed with any subsequent tasks that depend on the completion of the data transfer.

e) Does this process interfere with the execution of user programs? If so, describe what forms of interference

Yes, while the DMA controller is performing the data fransfer, it may temporarily take control of the memory bus, which can prevent the CPU from accessing memory during those brief periods. This can cause minor delays or a slight decrease in performance for user programs that require memory access at the same time as the DMA operation.

Q2) Difference between symmetric and asymmetric multiprocessing. What are the advantages and disadvantages of multiprocessor systems?

Symmetric Multiprocessing Asymmetric Multiprocessing Processor Roles

1 All processors are equal peers; Processors have specific roles; any processor can perform any task.

the master controls the system, and slaves perform assigned tosks.

Memory Access.

2 Shared memory model with uniform access times.

May have separate memory spaces access times can vary.

Operating System

A single OS instance manages The master processor runs the

OS, slaves may sun minimal or specialized code.

Task Scheduling

4 The OS schedular distributes The master processor assigne lass tacks evenly among processors. to slaves as needed

Scalability

5 Limited by the potential for

resource contention as more processors share the same bus

and memory.

Can be more scalable by reducing contention.

Advantages

Enhanced Performance:

Multiple processors allow for parallel execution of tasks, which speeds up processing and increases system throughout

Improved Reliability:

if one processor fails, other can continue to function, providing fault tolerance and reducing cyslem downtime.

Scala bility:

Additional processors con be

Disadvantages Increased Complexity:

Designing and programming for multiprocessor systems is more complex due to the need for effective synchronization and coordination between processors,

Becoures Contention,

Processors may compete for access to stared resources like memory and you which can lead to bottle necks and reduced performance.

Wigher Costs: The additional hardware components added to the system to handle increased workloads, making it and the complexity involved in easier to scale performance as needed maintaing multiprocessor systems leads to increased overall costs increased overall costs

## DB) What is the purpose of interrupts? What are the differences between a trap and an interrupt! Can traps be generated intentionally by a user Program? If so, for what purpose?

Interrupts serve to notify the CPU of immediate events or conditions that need attention, allowing the to handle asynchronous hardware or software events efficiently without the need for constant polling by the CPU.

Interrupt

Trap

Typically generated by hardware Generated by software as a devices and occur asynchrorously, result of executing certain instructions, making them synchronous with the program flow

Function

Hardle external hardware events, such as input from peripherals or hordware

Manage exceptions like errors (e-g division by sero) or facilitate system calls to request operating system services.

Handling Mechanism

Invoke interrupt service routines Trigger trap or exception or handlers designed to respond to hordware signals.

handlers within the operating system to process exceptions or execute system calls.

Generated by User Programs.

Yes, user programs can intentionally generate traps to perform system calls. This mechanism allows programs to safely request services from the operating system, enabling them to execute pre privileged operations under controlled conditions.

# Blowest to fastert,

Magnetic Tapes (Slowest) Optional Disks Hard Disk Drivos Nonvolatile Momory Main Manory Cache Registors (Fastest)

### Ob) Difference between mulhprogramming systems and multiprocessing systems.

Multiprogramming: Involves loading several programs into memory and having one processor manage their execution by time-sharing, effectively handling multiple tasks sequentially Multiprocesing.

Involves multiple processors working concurrently to execute multiple tasks at the same time sproviding true parallelism and increased computational speed.

# Q 6) Give two reasons why caches are usoful ... Enhanced Performance:

By storing critical data locally, caches allow for quicked data access, which boosts the overall speed of applications and system responsiveness.

Reduced Memory Bottlenecks,

Caches alleviate the load on main memory or storage devices by hardling frequent data requests, thus improving

Problems they solve:-

Latency Reduction: They decrease the delay caused by slower storage devices, ensuing the CPU spends less time wasting for data. Efficient Resource Utilization ..

Caches optimize the use of system resources by pool proxitizing fast access to commonly used data,

### Problems Hay cause

#### Cache Misses:

If the required data isn't in the cache, it can lead to delays while fetching data from slower memory, potentially impacting performance.

Synchronization Overhead.

Maintaing consistency between the cache and the main memory introduces additional overhead and complexity in system design.

Why not make the cache as large as the device.

Economic Constraints

The high cost of cache memory technologies makes it financially unfeasible to build caches as large as main memory or storage devices.

Design Trades - Offs:

Caches are optimized for speed rather than capacity, while main memory and storage devices are designed to provide large capacity at lower costs

# D7) Distinguish between the client-server and peer -to-peer models of distributed systems.

#### Client - Server Modeli.

Characterized by a central server that delivers services to multiple client machines, it is similable for both small and large networks but can be more expensive due to the need for dedicated server hardware. Clients and sexvers have distinct roles, with the server handling data storage and management.

### Peer - to - Peer Model:

Features a network where all nodes are equal and can request and provide services simultaneously. It's typically more affordable and easier to set up but is generally used for smaller networks due to potential a stability towers issues

without centralized management.

Scanned with CamScanner

### (38) What is the purpose of system call, and how .... operation?

Purpose:

They act as a bridge between user applications and the operating systems allowing programs to access low-level hardware and kernal services receivary for tasks like reading files, creating processes, or communicating over networks

# Relation to Os and Dual-Mode Operation:

System calls are essential to dual-mode operation by triggering a switch from user mode to kesnal mode. This mechanism ensures that user programs can request kernal services without accessing or compromising the due alta protected kernal spaces maintaining system stability and security