Organization of Digital Computer LAB

**EECS 112L** 

Lab2: Mips Single Cycle Processor

Student Name: TeHsun Wang

Student ID: 24944958

Date: Due 10/27

1 Objective

The objective of this lab report is to design, implement, and analyze the operation of a MIPS

single-cycle processor. In this report, we have to provide a comprehensive understanding of the

processor's architecture, and finish control unit, ALU, data path, and the execution of various

MIPS instructions in a single clock cycle. Additionally, we are going to use the testbench to run

the instructions and observe its performance.

2 Procedure

1. We have to complete the ALU.v by implementing new instructions based on AluControl.

2. We have to complete Control.v based on the instruction[31:26]. In each opcode block, we

have to add jump, branch bit into it.

3. We have to complete ALUControl.v based on the instruction[5:0] (function) and ALUOp

| Name | format | Instruction[31:26] | Instruction[5:0] | ALUop | alu control |
|------|--------|--------------------|------------------|-------|-------------|
| Add  | R      | 000000             | 100000           | 10    | 0010        |
| Addi | 1      | 001000             | -                | 00    | 0010        |
| and  | R      | 000000             | 100100           | 10    | 0000        |
| andi | I      | 001100             | -                | 11    | 0000        |
| Beq  | 1      | 000100             | -                | 01    | 0110        |
| Lw   | 1      | 100011             | -                | 00    | 0010        |
| Nor  | R      | 000000             | 100111           | 10    | 1100        |
| Or   | R      | 000000             | 100101           | 10    | 0001        |
| Slt  | R      | 000000             | 101010           | 10    | 0111        |
| SII  | R      | 110000             | 000000           | 10    | 1000        |
| Srl  | R      | 110000             | 000010           | 10    | 1001        |
| sra  | R      | 110000             | 000011           | 10    | 1010        |
| Sw   | 1      | 101011             | -                | 00    | 0010        |
| Sub  | R      | 000000             | 100010           | 10    | 0110        |
| xor  | R      | 000000             | 100110           | 10    | 0100        |
| Mult | R      | 000000             | 011000           | 10    | 0101        |
| div  | R      | 000000             | 011010           | 10    | 1011        |
| jump | J      | 000010             | -                | -     | -           |

table 1

4. Then we need to connect additional two muxes in our datapath. To do that we have to add some wires and use assign to define.



Figure 1

# 3 Simulation Results

To test the result, we have to first find the binary code of that instruction and add it to the instruction memory. Even though we have all the information in data. I still added opcode, reg\_write, reg\_read\_addr1 and 2 to find which instruction we are doing easier and also we can read rd,rs, and rt at the same time. Next, I went to find the instruction in the instruction memory and confirmed each field depending on the instruction format. Finally, we can observe the result easily in the waveform. The comments are the instructions we want, the result in hex.

In the followings are the 11 new instructions added after implementation:

1. andi

rom[10] = 32'b0011000001101011111111111101100011; // andi r11,r3,#ff63

6a314303

r11= 6a314303



r3 + imm(#ff63) = r11, which equals the result.

## 2. nor



### 3. slt

rom[12] = 32'b0000000000100110100000101010; // slt r13,r1,r2 00000001 r13= 00000001



#### 4. sll

rom[13] = 32'b110000001000000111000011000000; // sll r14,r2,#3

7efb7488

r14= 7efb7488



#### 5. slr

rom[14] = 32'b1100000001000000111100101000010; // srl r15,r1,#5 00000000 r15= 00000000



6. sra



## 7. xor

rom[16] = 32'b0000000001000011100010000100110; // xor r17,r2,r3

65ee2d0a

r17= 65ee2d0a

|                          |          |          |            |        | 425.1 |
|--------------------------|----------|----------|------------|--------|-------|
| Name                     | Value    |          | 410.000 ns | 420.00 | ) ns  |
| <sup>™</sup> clk         | 0        |          |            |        |       |
| <sup>™</sup> reset       | 0        |          |            |        |       |
| > ₩ result[31:0]         | 65ee2d0a | fe400000 | 65ee2      | d0a    |       |
| ₩ points                 | 0.0      |          |            |        |       |
| > M data[31:0]           | 00438826 | c0c08183 | 00438      | 826    |       |
| reg_write_dest[4:0]      | 11       | 10       | 11         | 1      |       |
| > Mreg_read_addr_1[4:0]  | 02       | 06       | 02         | 2      |       |
| > 💆 reg_read_addr_2[4:0] | 03       | 00       | 03         | 3      |       |
| > <b>™</b> opcode[5:0]   | 00       | 30       | \          |        |       |
|                          |          |          |            |        |       |

## 8. mult

. .

rom[17] = 32'b00000000010010100100000011000; // mult r17,r1,r2 4f5d28d5 r18= 4f5d28d5



## 9. div



10. beq



The value of the register is empty, which is also mentioned in the instruction memory. This means that the operation branched correctly.

11. jump



The value in the register is empty, which is also mentioned in the instruction memory. This means that the operation jumped correctly.

This is the result after I run 4000 in the Tcl console

