# **Assembly Operations**

The right column gives the command followed by its arguments. Arguments beginning with r are registers. An imm argument is a number; its subscript is the maximum size in bits. For commands with a result, rd is the destination. Operations marked with \* are pseudoinstructions, which translate into other instructions.

## Arithmetic operations

Add add rd, rs, rt Add immediate addi rd, rs,  $imm_{16}$ Subtract sub rd, rs, rt Multiply\* mulo rd, rs, rt Unsigned multiply\* mulou rd, rs, rt Divide s by t\*div rd, rs, rt Remainder\* rem rd, rs, rt Unsigned remainder\* remu rd, rs, rt Absolute value abs rd, rs Negate value\* neg rd, rs

### Bit operations

Count leading ones clo rd, rs Count leading zeros clz rd, rs and rd, rs, rt Bitwise AND Bitwise AND immediate andi rd, rs, imm<sub>16</sub> Bitwise NOR nor rd, rs, rt Bitwise NOT not rd, rs Bitwise OR or rd, rs, rt Bitwise OR immediate ori rd, rs, imm<sub>16</sub> Bitwise XOR xor rd, rs, rt Bitwise XOR immediate  ${\tt xori}\ {\tt rd},\ {\tt rs},\ {\tt imm}_{16}$ Shift left (by immediate; fill with 0s) sll rd, rs, imm<sub>5</sub> Shift left (by register value; fill with 0s) sllv rd, rs, rt Shift right (by immediate; fill with 0s) srl rd, rs, imm<sub>5</sub> Shift right (by register value; fill with 0s) srlv rd, rs, rt Shift right arithmetic (by immediate; fill with MSB) sra rd, rs, imm<sub>5</sub> Shift right arithmetic (by register value; fill with MSB) srav rd, rs, rt Circular shift left\* rol rd, rs, rt Circular shift right\* ror rd, rs, rt Load immediate\* li rd,  $imm_{32}$ System call (see table below) syscall

The behavior of syscall is controlled by register v0. The following are useful codes:

- 1 Print int stored in a0
- 4 Print string whose address is stored in a0
- 5 Read int into v0
- 8 Read string into buffer at address \$a0 of length \$a1
- 10 Exit simulation
- 11 Print character stored in a0
- 12 Read character into v0

### Comparison, branch, and jump instructions

Set instructions place 1 or 0 in rd depending on the condition. For example, seq sets rd to 1 when rs = rt.

| seq rd, rs, rt                |
|-------------------------------|
| sne rd, rs, rt                |
| sgt rd, rs, rt                |
| sge rd, rs, rt                |
| sgtu rd, rs, rt               |
| sgeu rd, rs, rt               |
| slt rd, rs, rt                |
| slti rt, rs, ${\sf imm}_{16}$ |
| sle rd, rs, rt                |
| sltu rd, rs, rt               |
| sleu rd, rs, rt               |
| sltiu rd, rs, $imm_{16}$      |
| b label                       |
| beq rs, rt, label             |
| bne rs, rt, label             |
| bgt rs, rt, label             |
| bge rs, rt, label             |
| bgeu rs, rt, label            |
| bgtu rs, rt, label            |
| blt rs, rt, label             |
| ble rs, rt, label             |
| bleu rs, rt, label            |
| bltu rs, rt, label            |
|                               |

#### Memory instructions

```
"the following goes in the text segment"
                                         .text
"the following goes in the data segment"
                                         .data
"store str as a string"
                                         .ascii str
"store str as a null-terminated string"
                                         .asciiz str
"store these words in memory"
                                         .word w1 w2 ...
"reserve n bytes of space"
                                         .space n
"align on 2^n-byte boundary"
                                         .align n
Load address (not contents) *
                                         la rd, address
Load byte
                                         lb rd, address
Load unsigned byte
                                         lbu rd, address
Store byte
                                         sb rt, address
Load word
                                         lw rd, address
Store word
                                         sw rd, address
```

The normal load instructions for less than a word sign-extend the value; the unsigned versions do not. Addresses for memory instructions can be any of the following forms:

| (register)                | contents of register                        |
|---------------------------|---------------------------------------------|
| imm                       | immediate                                   |
| imm(register)             | contents of register + immediate            |
| label                     | address of label                            |
| label $\pm$ imm           | address of label $\pm$ immediate            |
| label $\pm$ imm(register) | address of label $\pm$ (immediate+register) |