# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication
Kind Code
Publication Date
Inventor(s)

HS

20250259916 A1 August 14, 2025 HSU; Sheng-Hsiang et al.

## PACKAGE STRUCTURE

#### **Abstract**

A package structure includes a lead frame, an electronic device and a level-maintaining structure. The electronic device is disposed adjacent to the lead frame. The level-maintaining structure is disposed between the electronic device and the lead frame, and is configured to prevent the electronic device from tilting with respect to the lead frame. The electronic device includes at least one via protruding from a bottom surface of the electronic device.

Inventors: HSU; Sheng-Hsiang (Kaohsiung, TW), KO; Cheng-Hung (Kaohsiung, TW),

CHEN; I-Jen (Kaohsiung, TW), KUO; Shu-Ting (Kaohsiung, TW)

**Applicant: Advanced Semiconductor Engineering, Inc.** (Kaohsiung, TW)

Family ID: 96660051

Assignee: Advanced Semiconductor Engineering, Inc. (Kaohsiung, TW)

Appl. No.: 18/437168

Filed: February 08, 2024

## **Publication Classification**

Int. Cl.: H01L23/495 (20060101); H01L23/00 (20060101); H01L25/065 (20230101)

U.S. Cl.:

CPC **H01L23/4951** (20130101); **H01L23/4952** (20130101); **H01L24/16** (20130101);

 $\textbf{H01L24/48} \ (20130101); \ \textbf{H01L25/0657} \ (20130101); \ \textbf{H01L2224/16146} \ (20130101);$ 

H01L2224/16175 (20130101); H01L2224/4801 (20130101); H01L2224/48145 (20130101); H01L2225/0651 (20130101); H01L2225/06517 (20130101);

H01L2924/01029 (20130101); H01L2924/182 (20130101)

# **Background/Summary**

#### **BACKGROUND**

1. Field of the Disclosure

[0001] The present disclosure relates to a package structure, and to a package structure including a carrier.

2. Description of the Related Art

[0002] In a semiconductor package structure, a noise current may be generated during the operation of the semiconductor package structure. When the distribution of the circuit layers of the semiconductor package structure become denser, the undesired noise current becomes greater, which may adversely affect the performance of the semiconductor package structure. Thus, the elimination or reduction of the current noise is a critical issue.

#### **SUMMARY**

[0003] In some embodiments, a package structure includes a lead frame, an electronic device and a level-maintaining structure. The electronic device is disposed adjacent to the lead frame. The level-maintaining structure is disposed between the electronic device and the lead frame, and is configured to prevent the electronic device from tilting with respect to the lead frame. The electronic device includes at least one via protruding from a bottom surface of the electronic device.

[0004] In some embodiments, a package structure includes a terminal, an upper pad and a first solder. The upper pad is adjacent to a top surface of the terminal. The first solder is disposed over the upper pad, and is free from contacting a lateral surface of the upper pad. The upper pad is configured to prevent the first solder from lateral bleeding.

[0005] In some embodiments, a package structure includes a center region, a periphery region and an intermediate region therebetween from a top view. The package structure further includes an electronic device, a redistribution structure, a carrier, at least one first pad and at least one second pad. The electronic device is disposed in the center region and the intermediate region. The redistribution structure is disposed under the electronic device. The carrier is disposed under the redistribution structure. The at least one first pad is disposed at a contact area between the redistribution structure and the carrier and in the center region. The at least one second pad is disposed at the contact area between the redistribution structure and the carrier and in the intermediate region. A width of the at least one first pad is different from a width of the at least one second pad. The at least one first pad is configured to transmit noise current, and the at least one second pad is configured to transmit signals.

# **Description**

### BRIEF DESCRIPTION OF THE DRAWINGS

[0006] Aspects of some embodiments of the present disclosure are readily understood from the following detailed description when read with the accompanying figures. It is noted that various structures may not be drawn to scale, and dimensions of the various structures may be arbitrarily increased or reduced for clarity of discussion.

[0007] FIG. **1** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.

[0008] FIG. 2 illustrates a partially enlarged view of a region "A" in FIG. 1.

[0009] FIG. **2**A illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.

[0010] FIG. **3** illustrates a cross-sectional view of a package structure according to some

- embodiments of the present disclosure.
- [0011] FIG. **4** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0012] FIG. 5 illustrates a partially enlarged view of a region "B" in FIG. 4.
- [0013] FIG. **5**A illustrates a partially enlarged view of a region of a package structure according to some embodiments of the present disclosure.
- [0014] FIG. **5**B illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0015] FIG. 5C illustrates a partially enlarged view of a region "B" in FIG. 5B.
- [0016] FIG. 6 illustrates a top view of the package structure of FIG. 4.
- [0017] FIG. 7 illustrates a partially enlarged view of a region "C" in FIG. 6.
- [0018] FIG. **8** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0019] FIG. **9** illustrates a top view of the package structure of FIG. **8**.
- [0020] FIG. **10** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0021] FIG. 11 illustrates a partially enlarged view of a region "D" in FIG. 10.
- [0022] FIG. **12** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0023] FIG. 13 illustrates a partially enlarged view of a region "E" in FIG. 12.
- [0024] FIG. **14** illustrates a cross-sectional view of a package structure according to some embodiments of the present disclosure.
- [0025] FIG. **15** illustrates one or more stages of an example of a method for manufacturing a package structure according to some embodiments of the present disclosure.
- [0026] FIG. **16** illustrates one or more stages of an example of a method for manufacturing a package structure according to some embodiments of the present disclosure.
- [0027] FIG. **17** illustrates one or more stages of an example of a method for manufacturing a package structure according to some embodiments of the present disclosure.
- [0028] FIG. **18** illustrates one or more stages of an example of a method for manufacturing a package structure according to some embodiments of the present disclosure.
- [0029] FIG. **19** illustrates one or more stages of an example of a method for manufacturing a package structure according to some embodiments of the present disclosure.

#### **DETAILED DESCRIPTION**

[0030] Common reference numerals are used throughout the drawings and the detailed description to indicate the same or similar components. Embodiments of the present disclosure will be readily understood from the following detailed description taken in conjunction with the accompanying drawings.

[0031] The following disclosure provides for many different embodiments, or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to explain certain aspects of the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed or disposed in direct contact, and may also include embodiments in which additional features may be formed or disposed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

[0032] FIG. **1** illustrates a cross-sectional view of a package structure **1** according to some embodiments of the present disclosure. The package structure **1** may be an electronic package

structure or a semiconductor package structure. The package structure **1** may include a carrier **2**, an electronic device **3**, a level-maintaining structure **7**, a plurality of conductive wires **14** and an encapsulant **15**.

[0033] The carrier 2 may be or may include a lead frame, and may include a first portion 21 and a second portion 22 electrically insulated from the first portion 21. The carrier 2 may include a metal material such as copper. The carrier 2 may have a top surface 24 and a bottom surface 25 opposite to the top surface 24. The second portion 22 may be separated from or spaced apart from the first portion 21. The second portion 22 and the first portion 21 may be formed concurrently after an etching process. The first portion 21 may be or may include a ground pad. Thus, the first portion 21 may be used for electrically grounding. Thus, the first portion 21 may be a portion of a grounding path. The grounding path may pass through or extend through the first portion 21, and may not pass through or extend through the second portion 22.

[0034] In addition, the second portion 22 may include a plurality of leads 23 disposed around the first portion 21. Each of the leads 23 may be a signal pad. Thus, the second portion 22 (e.g., the leads 23) may be used for transmitting signals. Thus, the second portion 22 (e.g., the leads 23) may be a portion of a signal transmission path. The signal transmission path may pass through or extend through the second portion 22 (e.g., the leads 23), and may not pass through or extend through the first portion 21. In some embodiments, each of the leads 23 of the second portion 22 may include a thinner portion 231 and a thicker portion 232. The thinner portion 231 and the thicker portion 232 may be formed concurrently and integrally. A thickness of the thinner portion 231 may be substantially equal to a thickness of the first portion 21. The thinner portion 231 may extend from the thicker portion 232 toward the first portion 21.

[0035] The electronic device 3 may be a semiconductor chip or a semiconductor die. The electronic device 3 may be disposed over the first portion 21 of the carrier 2. The electronic device may be disposed adjacent to the carrier 2 (i.e., the lead frame). The electronic device 3 may be disposed on the first portion 21 of the carrier 2, and a projection of the electronic device 3 may be within the first portion 21 of the carrier 2. The electronic device 3 may have a first surface 31 (e.g., a top surface or an active surface), a second surface 32 (e.g., a bottom surface or a backside surface) and a lateral surface 39. The second surface 32 (e.g., a bottom surface or a backside surface) is opposite to the first surface 31 (e.g., the top surface or the active surface). The lateral surface 39 extends between the first surface 31 and the second surface 32. The electronic device 3 may include a main body 30, an active circuit structure 33, a plurality of wire-bonding pads 34 and a plurality of vias 35. The main body 30 may include a semiconductor material such as silicon, and may have a first surface 301 (e.g., a top surface) and a second surface 302 (e.g., a bottom surface) opposite to the first surface 301 (e.g., the top surface).

[0036] The active circuit structure **33** may be disposed adjacent to the first surface **31** (e.g., the top surface or the active surface) of the electronic device **3**. The active circuit structure **33** may be disposed on the first surface **301** (e.g., the top surface) of the main body **30**, and may have a first surface **331** (e.g., a top surface) and a second surface **332** (e.g., a bottom surface) opposite to the first surface **331** (e.g., the top surface). Thus, the second surface **332** (e.g., the bottom surface) of the active circuit structure **33** may contact the first surface **301** (e.g., the top surface) of the main body **30**. Further, the active circuit structure **33** may include a dielectric structure **333** and a plurality of circuit layers **334** embedded in the dielectric structure **333**. For example, the dielectric structure **333** may include a plurality of dielectric layers stacked on one another. The circuit layers **334** may be or may include a front-end-of-line (FEOL), a middle-of-line (MOL) and/or a back-end-of-line (BEOL).

[0037] The vias **35** may be disposed in the main body **30**, may extend through the main body **30**. Thus, the vias **35** may extend from the first surface **301** (e.g., the top surface) of the main body **30** to the second surface **302** (e.g., the bottom surface) of the main body **30**, and may be also referred

to as "through silicon vias (TSVs)". The top ends of the vias **35** may be exposed by the first surface **301** (e.g., the top surface) of the main body **30**. The circuit layers **334** of the active circuit structure **33** may be electrically connected to the top ends of the vias **35**. The bottom ends of the vias **35** may be exposed by the second surface **302** (e.g., the bottom surface) of the main body **30**. The vias **35** may include a conductive metal such as copper. The vias **35** may have inconsistent gaps between adjacent vias **35** and may be configured to transmit noise current.

[0038] In some embodiments, the vias **35** may include a first via **351**, a second via **352**, a third via **353**, a fourth via **354** and a fifth via **355**. The first via **351**, the second via **352** and the third via **353** may be conductive vias that have a function of electrical conduction. The fourth via **354** and the fifth via **355** may be dummy vias that do not have the function of electrical conduction.

[0039] In some embodiments, the first surface **331** (e.g., the top surface) of the active circuit structure **33** may be the first surface **31** (e.g., the top surface or the active surface) of the electronic device **3**. The second surface **302** (e.g., the bottom surface) of the main body **30** may be the second surface **32** (e.g., the bottom surface or the backside surface) of the electronic device **3**. The vias **35** may protrude from or extend beyond the second surface **32** (e.g., the bottom surface or the backside surface) of the electronic device **3**. The vias **35** may include a plurality of protrusion portions **350** (FIG. **2**) protruding from the second surface **32** (e.g., the bottom surface or the backside surface) of the electronic device **3**. For example, the dummy via **354** may include a protrusion portion **3543** protruding from the second surface **32** (e.g., the bottom surface or the backside surface) of the electronic device **3**.

[0040] The electronic device **3** may further includes a high-density region **38***a* and a low-density region **38***b*. A distribution density of the vias **35** in the high-density region **38***b*. That is, the count of the vias **35** in a unit area of the high-density region **38***a* is greater than the count of the vias **35** in an equal unit area of the low-density region **38***b*. The level-maintaining structure **7** may be disposed under the low-density region **38***b*. The level-maintaining structure **7** may be further disposed under the high-density region **38***a*.

[0041] The level-maintaining structure 7 may be disposed between the main body 30 of the electronic device 3 and the first portion 21 of the carrier 2, and may electrically connect the main body 30 of the electronic device 3 and the first portion 21 of the carrier 2. The level-maintaining structure 7 may be disposed under the electronic device 3. The top ends of the vias 35 may be electrically connected to the circuit layers 334 of the active circuit structure 33. The bottom ends of the vias 35 may be electrically connected to the level-maintaining structure 7. Thus, the vias 35 may be electrically connected to the first portion 21 of the carrier 2 through the level-maintaining structure 7. The level-maintaining structure 7 may be configured to maintain or keep a level of the first surface 31 (e.g., the top surface or the active surface) of the electronic device 3. That is, the level-maintaining structure 7 may be configured to prevent the electronic device 3 from tilting with respect to the carrier 2 before and after a wire-bonding process. The level-maintaining structure 7 may be not only a bonding layer, or an adhesive layer.

[0042] In some embodiments, the level-maintaining structure 7 may be configured to maintain a level of a wire-bonding pad 34 disposed adjacent to the first surface 31 (e.g., the top surface or the active surface) of the electronic device 3. The level-maintaining structure 7 may be configured to keep the wire-bonding pad 34 on the top surface 31 of the electronic device 3 at a substantially same elevation. The level-maintaining structure 7 may be configured to maintain at least two of the wire-bonding pads 34 disposed adjacent to the top surface 31 of the electronic device 3 at a substantially same level.

[0043] The level-maintaining structure **7** may include a plurality of protrusion portions **350** of the vias **35**, a plurality of dummy pads **36** and a plurality of reflowable materials **16**. For example, the level-maintaining structure **7** may include the protrusion portion **3543** of the dummy via **354**. The

dummy pads **36** (or bumps or posts) may be disposed adjacent to or disposed on the second surface **302** (e.g., the bottom surface) of the main body **30** (e.g., the second surface **32** (e.g., the bottom surface or the backside surface) of the electronic device 3). The dummy pads 36 may include a metal material such as copper, aluminum or gold. Further, the dummy pads **36** may protrude from the second surface **302** (e.g., the bottom surface) of the main body **30** (e.g., the second surface **32** of the electronic device 3). The reflowable materials 16 (e.g., solder materials) may include a metal material such as a tin-silver (SnAg) alloy, a tin-copper (SnCu) alloy, or a gold-tin (AuSn) alloy. [0044] The reflowable materials **16** may connect the dummy pads **36** to the first portion **21** of the carrier **2**. In some embodiments, the dummy pads **36** may be a portion of the electronic device **3**. There may be no via **35** that connects to the dummy pad **36**. Thus, the dummy pad **36** does not have electrical function. There may be no electrical current that flows through or passes through the dummy pad **36**. The dummy pad **36** may be disposed between the reflowable material **16** and the electronic device **3**, and configured to adjust a thickness of the reflowable material **16**. [0045] In some embodiments, the level-maintaining structure 7 (including the reflowable materials **16** and the dummy pads **36**) may be substantially evenly distributed in the space between the main body **30** of the electronic device **3** and the first portion **21** of the carrier **2**. In a reflow process, the reflowable materials 16 may be melted, and the second surface 302 (e.g., the bottom surface) of the main body **30** may remain horizontal with respect to a top surface of the first portion **21** of the carrier **2**. After the reflow process, the reflowable materials **16** may be solidified, thus, the gap between the second surface 302 (e.g., the bottom surface) of the main body 30 and the top surface 24 of the first portion 21 of the carrier 2 may be fixed and consistent. As a result, the levelmaintaining structure 7 may maintain or keep the level of the first surface 31 (e.g., the top surface or the active surface) of the electronic device 3. The level-maintaining structure 7 may be configured to ensure that the entire first surface 31 (e.g., the top surface or the active surface) of the electronic device **3** is at a same elevation. The first surface **31** (e.g., the top surface or the active surface) of the electronic device **3** may be substantially parallel with the top surface **24** of the carrier **2**, so as to facilitate the wire-bonding process.

[0046] The wire-bonding pads **34** may be disposed adjacent to the first surface **31** (e.g., the top surface or the active surface) of the electronic device **3**. The wire-bonding pads **34** may include a metal material such as copper, aluminum or gold. For example, the wire-bonding pads **34** may be disposed on the first surface **331** (e.g., the top surface) of the active circuit structure **33**, so as to electrically connect to the vias **35** through the active circuit structure **33**. One of the wire-bonding pads **34** may vertically overlap one of the vias **35**. That is, one of the vias **35** may be disposed under one of the wire-bonding pads **34**. There may be one or two vias **35** that are electrically connected to one wire-bonding pad **34**.

[0047] The conductive wires 14 may electrically connect the electronic device 3 and the second portion 22 of the carrier 2. For example, each of the conductive wires 14 may electrically connect the wire-bonding pad 34 of the electronic device 3 and the thinner portion 231 of the lead 23 of the second portion 22 of the carrier 2. The conductive wires 14 may be electrically connected to the active circuit structure 33. One end of the conductive wire 14 may physically connect to the wire-bonding pad 34 of the electronic device 3, and the other end of the conductive wire 14 may physically connect to the thinner portion 231 of the lead 23 of the second portion 22 of the carrier 2. Due to the solid support of the level-maintaining structure 7 (including the reflowable materials 16 and the dummy pads 36), the electronic device 3 may not tilt after the wire-bonding process. [0048] As shown in FIG. 1, the active circuit structure 33 of the electronic device 3 may be electrically connected to the first portion 21 (e.g., a ground pad) of the carrier 2 through the vias 35 and the level-maintaining structure 7 (including the reflowable materials 16 and the dummy pads 36), so as to transmit noise current. In addition, the active circuit structure 33 of the electronic device 3 may be electrically connected to the second portion 22 of the carrier 2 through the conductive wires 14, so as to transmit signals. Thus, the noise current in the active circuit structure

**33** of the electronic device **3** may flow to the first portion **21** (e.g., a ground pad) of the carrier **2** through the vias **35** and the level-maintaining structure **7** (including the reflowable materials **16** and the dummy pads **36**). In addition, the signals of the active circuit structure **33** of the electronic device **3** may be transmitted to the second portion **22** of the carrier **2** through the conductive wires **14**. Therefore, the noise current of the package structure **1** may be eliminated or reduced, and the performance of the package structure **1** may be improved.

[0049] The encapsulant 15 (e.g., a molding compound with or without fillers) may encapsulate the electronic device **3**, the level-maintaining structure **7** and a portion of the carrier **2**. For example, the encapsulant **15** may encapsulate and cover the electronic device **3**, the level-maintaining structure 7, the conductive wires 14 and an upper portion of the carrier 2 (including an upper portion of the first portion **21** and an upper portion of the second portion **22**). Thus, a lower portion of the first portion **21** and a lower portion of the second portion **22** may be exposed by the encapsulant **15** for external connection. A portion of the encapsulant **15** may extend into a gap between the first portion **21** of the carrier **2** and the second portion **22** of the carrier **2**. [0050] FIG. 2 illustrates a partially enlarged view of a region "A" in FIG. 1. The vias 35 may have different widths. The first via **351** is an outermost via. The first via **351** is closer to the lateral surface **39** of the electronic device **3** than the second via **352** is. In some embodiments, the first via **351** may have a first width W.sub.1. The second via **352** may have a second width W.sub.2. The third via **353** may have a third width W.sub.3. The first width W.sub.1 of the first via **351** may be greater than the second width W.sub.2 of the second via **352**. The second width W.sub.2 of the second via **352** may be greater than the third width W.sub.3 of the third via **353**. The first width W.sub.1, the second width W.sub.2 and the third width W.sub.3 may be different from each other. [0051] The first via **351** may include a protrusion portion **3513** protruding from the second surface **32** of the electronic device **3**, and may have a bottom surface **356**. The second via **352** may include a protrusion portion 3523 protruding from the second surface 32 of the electronic device 3, and may have a bottom surface **356**. The third via **353** may include a protrusion portion **3533** protruding from the second surface **32** of the electronic device **3**, and may have a bottom surface **356**. The level-maintaining structure **7** may further include the protrusion portions **350** of the vias **35** (e.g., the protrusion portion **3513** of the first via **351**, the protrusion portion **3523** of the second via **352** and the protrusion portion **3533** of the third via **353**). The bottom surfaces **356** of the vias 35 (e.g., the first via 351, the second via 352 and the third via 353) may be substantially level or aligned with each other.

[0052] In addition, a pitch of the vias **35** may be inconsistent. In some embodiments, a first pitch P.sub.1 may be a distance between a center of the first via **351** and a center of the second via **352**. A second pitch P.sub.2 may be a distance between the center of the second via **352** and a center of the third via **353**. The first pitch P.sub.1 may be different from the second pitch P.sub.2. For example, the first pitch P.sub.1 may be less than the second pitch P.sub.2. Further, a gap of the vias **35** may be inconsistent. In some embodiments, a first gap G.sub.1 may be a spacing between the first via **351** and the second via **352**. A second gap G.sub.2 may be a spacing between the second via **352** and the third via **353**. The first gap G.sub.1 may be different from the second gap G.sub.2. For example, the first gap G.sub.1 may be less than the second gap G.sub.2.

[0053] The first via **351** may include a plurality of first convex portions **3511** stacked on one another. Each of the first convex portions **3511** may have a first vertical width V.sub.1. The second via **352** may include a plurality of second convex portions **3521** stacked on one another. Each of the second convex portions **3521** may have a second vertical width V.sub.2. The third via **353** may include a plurality of third convex portions **3531** stacked on one another. Each of the third convex portions **3531** may have a third vertical width V.sub.3. The first vertical width V.sub.1 may be greater than the second vertical width V.sub.2. The second vertical width V.sub.2 may be greater than the third vertical width V.sub.3.

[0054] As shown in FIG. 2, a third gap G.sub.3 may be a spacing between the first via 351 and the

lateral surface **39** of the electronic device **3**. A fourth gap G.sub.4 may be a spacing between the connecting pad **36** and an imaginary extension of the lateral surface **39** of the electronic device **3**. A fifth gap G.sub.5 may be a spacing between the wire-bonding pad **34** and the imaginary extension of the lateral surface **39** of the electronic device **3**. The third gap G.sub.3, the fourth gap G.sub.4 and the fifth gap G.sub.5 may be different from each other. For example, the third gap G.sub.3 may be less than the fourth gap G.sub.4. The fourth gap G.sub.4 may be less than the fifth gap G.sub.5. Thus, the first via **351** and the connecting pad **36** are closer to the lateral surface **39** of the electronic device **3** than the wire-bonding pad **34** is.

[0055] FIG. **2**A illustrates a cross-sectional view of a package structure **1**′ according to some embodiments of the present disclosure. The package structure **1**′ of FIG. **2**A may be similar to the package structure **1** of FIG. **1** and FIG. **2**, except that electronic device **3** may slightly tilt with respect to the carrier **2**.

[0056] FIG. 3 illustrates a cross-sectional view of a package structure 1*a* according to some embodiments of the present disclosure. The package structure 1*a* of FIG. 3 may be similar to the package structure 1 of FIG. 1 and FIG. 2, and the differences therebetween are described as follows. The package structure 1*a* of FIG. 3 may be similar to the package structure 1 of FIG. 1 except for the structure of the level-maintaining structure 7*a*. As shown in FIG. 3, the level-maintaining structure 7*a* may include a plurality of dummy pads 36 and the protrusion portions 350 of the vias 35. The package structure 1*a* may further include a dielectric layer 37. The dummy pads 36 of FIG. 3 may be same as or similar to the dummy pads 36 of FIG. 3. The dummy pads 36 (or bumps or posts) may be disposed adjacent to or disposed on the second surface 302 (e.g., the bottom surface) of the main body 30. The dummy pads 36 may include a metal material such as copper, aluminum or gold. Further, the dummy pads 36 may protrude from the second surface 302 (e.g., the bottom surface) of the main body 30.

[0057] The dielectric layer **37** may be a bonding layer, an adhesive layer or a buffer layer. The dielectric layer 37 may be disposed adjacent to or disposed on the second surface 302 (e.g., the bottom surface) of the main body **30**. The dielectric layer **37** may be disposed between the electronic device **3** and the carrier **2**. The dielectric layer **37** may surround the dummy pads **36**. The dummy pads **36** and the protrusion portions **350** of the vias **35** may be disposed in the dielectric layer **37**. In some embodiments, the dummy pads **36** may extend through the dielectric layer **37**. In some embodiments, the bottom surfaces **362** of the dummy pads **36** may be substantially aligned with or level with the bottom surface 372 of the dielectric layer 37. Thus, the bottom surfaces 362 of the dummy pads **36** may be exposed by the dielectric layer **37**. The bottom surface **372** of the dielectric layer **37** may be substantially level or aligned with the bottom surfaces **356** of the vias **35** (e.g., the first via **351**, the second via **352** and the third via **353**). The bottom surfaces **362** of the dummy pads **36**, the bottom surfaces **356** of the vias **35** and the bottom surface **372** of the dielectric layer 37 may directly contact the first portion 21 of the carrier 2. For example, the dummy pads 36 and the protrusion portions **350** of the vias **35** may be bonded to the first portion **21** of the carrier **2** through metal-to-metal bonding. Thus, the protrusion portions **350** of the vias **35** may be electrically connected to the first portion **21** of the carrier **2** directly.

[0058] In some embodiments, the level-maintaining structure 7*a* (including the dummy pads 36 and the protrusion portions 350 of the vias 35) may be a portion of the electronic device 3. Thus, the second surface 32 (e.g., the bottom surface) of the electronic device 3 may include the bottom surfaces 362 of the dummy pads 36, the protrusion portions 350 of the vias 35 and the bottom surface 372 of the dielectric layer 37. The second surface 32 (e.g., the bottom surface) of the electronic device 3 may directly contact the first portion 21 of the carrier 2.

[0059] In some embodiments, the level-maintaining structure 7*a* (including the dummy pads 36 and the protrusion portions 350 of the vias 35) may be substantially evenly distributed in the space between the main body 30 of the electronic device 3 and the first portion 21 of the carrier 2. After the metal-to-metal bonding process conducted to the dummy pads 36 and the protrusion portions

**350** of the vias **35** and the first portion **21** of the carrier **2**, the joints formed therebetween may be solidified, thus, the gap between the second surface 302 (e.g., the bottom surface) of the main body **30** and the top surface **24** of the first portion **21** of the carrier **2** may be fixed and consistent. As a result, the level-maintaining structure 7a may maintain or keep the level of the first surface 31 (e.g., the top surface or the active surface) of the electronic device **3**. The level-maintaining structure **7***a* may be configured to ensure that the entire first surface 31 (e.g., the top surface or the active surface) of the electronic device **3** is at a same elevation. The first surface **31** (e.g., the top surface or the active surface) of the electronic device 3 may be substantially parallel with the top surface 24 of the carrier **2**, so as to facilitate the wire-bonding process.

[0060] FIG. 4 illustrates a cross-sectional view of a package structure 1b according to some embodiments of the present disclosure. FIG. 5 illustrates a partially enlarged view of a region "B" in FIG. 4. FIG. 5A illustrates a partially enlarged view of a region of a package structure according to some embodiments of the present disclosure. FIG. **5**B illustrates a cross-sectional view of a package structure 1b' according to some embodiments of the present disclosure. FIG. 5C illustrates a partially enlarged view of a region "B" in FIG. 5B. FIG. 6 illustrates a top view of the package structure **1***b* of FIG. **4**. FIG. **7** illustrates a partially enlarged view of a region "C" in FIG. **6**. The package structure 1b may be an electronic package structure or a semiconductor package structure. The package structure 1b, 1b' may include a carrier 2b, an electronic device 3b, a level-maintaining structure 7b, an encapsulant 15 and a plurality of solder balls 18.

[0061] As shown in FIG. 4 and FIG. 5, the carrier 2b may be or may include a lead frame, and may include a first portion **21***b* and a second portion **22***b* electrically insulated from the first portion **21***b*. The carrier 2b may include a metal material such as copper. The carrier 2b may have a top surface **24** and a bottom surface **25** opposite to the top surface **24**. The second portion **22***b* may be separated from or spaced apart from the first portion **21***b*. The second portion **22***b* and the first portion **21***b* may be formed concurrently after an etching process. The first portion **21***b* may include a plurality of first connecting elements 4 (e.g., terminals 4, pins 4, bumps 4 or pads 4) separated from or spaced apart from each other. The first connecting elements 4 may be ground pads. Thus, the first portion **21***b* (including the first connecting elements **4**) may be used for electrically grounding. Thus, the first portion **21***b* (including the first connecting elements **4**) may be a portion of a grounding path. The grounding path may pass through or extend through the first portion **21***b* (including the first connecting elements 4), and may not pass through or extend through the second portion 22b.

[0062] In some embodiments, the first connecting element 4 may correspond to a first bump 51 of the electronic device **3***b*. The first connecting element **4** may have a first surface **41** (e.g., a top surface) and a second surface 42 (e.g., a bottom surface) opposite to the first surface 41 (e.g., the top surface). In some embodiments, the first surface 41 (e.g., the top surface) and the second surface 42 (e.g., the bottom surface) of the first connecting element 4 may be the top surface 24 and the bottom surface **25** of the carrier **2***b* respectively. In some embodiments, the first connecting element 4 may include an upper portion 43, a lower portion 44 and an apex edge 45 disposed between the upper portion 43 and the lower portion 44. The upper portion 43 may have an upper lateral surface **431**. The lower portion **44** may have a lower lateral surface **441**. Both of the upper lateral surface **431** and the lower lateral surface **441** are curved surfaces such as concave surfaces. The upper lateral surface **431** and the lower lateral surface **441** may intersect at the apex edge **45**. Thus, a shape of a protrusion portion **46** of the first connecting element **4** near the apex edge **45** may be a bird's beak. The protrusion portion **46** may be collectively defined by a lower portion of the upper lateral surface **431** and an upper portion of the lower lateral surface **441**. [0063] The upper lateral surface **431** may extend between the first surface **41** (e.g., the top surface)

and the apex edge **45**. The lower lateral surface **441** may extend between the apex edge **45** and the second surface **42** (e.g., the bottom surface). A curvature of the upper lateral surface **431** may be different from a curvature of the lower lateral surface **441**. The upper portion **43** may include a

neck portion. A top end of the upper portion **43** may have a fifth width W.sub.5 (or a diameter). A bottom end of the upper portion **43** may have a sixth width W.sub.6 (or a diameter). The sixth width W.sub.6 may be also defined by the apex edge **45**. A top end of the lower portion **44** may have the sixth width W.sub.6. A bottom end of the lower portion **44** may have a seventh width W.sub.7 (or a diameter). The fifth width W.sub.5 may be less than the sixth width W.sub.6. The seventh width W.sub.7 may be less than the sixth width W.sub.6, and may be greater than the fifth width W.sub.5. A thickness of the upper portion **43** may be different from a thickness of the lower portion **44**. For example, the thickness of the upper portion **43** may be greater than the thickness of the lower portion **44**. In addition, the first bump **51** may have a fourth width W.sub.4 that is less than the fifth width W.sub.5.

[0064] In addition, the second portion **22***b* may include a plurality of leads **26** disposed around the first portion **21***b*. The leads **26** may be separated from or spaced apart from each other. The second portion 22b (e.g., the leads 26) may be used for transmitting signals. Thus, the second portion 22b (e.g., the leads **26**) may be a portion of a signal transmission path. The signal transmission path may pass through or extend through the second portion **22***b* (e.g., the leads **26**), and may not pass through or extend through the first portion **21***b*. In some embodiments, each of the leads **26** of the second portion 22b may include a second connecting element 27, a trace 28 and a third connecting element **29**. In some embodiments, the second connecting element **27** may correspond to a second bump **52** of the electronic device 3b. The second connecting element **27** may be a pin, a bump or a pad. The second connecting element 27 may have a top surface 271, a bottom surface 272 opposite to the top surface **271** and a lateral surface **273** extending between the top surface **271** and the bottom surface **272**. The lateral surface **273** may be a curved surface such as a concave surface. A top end of the second connecting element 27 may have a ninth width W.sub.9 (or a diameter). The ninth width W.sub.9 may be equal to or less than the fifth width W.sub.5. In addition, the second bump **52** may have an eighth width W.sub.8 that is less than the ninth width W.sub.9. [0065] The trace **28** connects the second connecting element **27** and the third connecting element **29**. The trace **28** may have a top surface **281** and a bottom surface **282** opposite to the top surface **281**. The third connecting element **29** may be a pin, a bump or a pad, and may be configured for external connection. The third connecting element **29** may have a top surface **291** and a bottom surface **292** opposite to the top surface **291**. The third connecting element **29** may have a first lateral surface 293, a second lateral surface 294 and a third lateral surface 295. All of the first lateral surface 293, the second lateral surface 294 and the third lateral surface 295 may be curved surfaces such as concave surfaces. The first lateral surface 293 and the second lateral surface 294 may extend between the top surface **291** and the bottom surface **292**. The third lateral surface **295** may extend between the bottom surface 282 of the trace 28 and the bottom surface 292. A curvature of the first lateral surface 293, a curvature of the second lateral surface 294 and a curvature of the third lateral surface 295 may be different from each other. In some embodiments, the curvature of the second lateral surface **294** may be equal to the curvature of the third lateral surface **295**. A top end of the third connecting element **29** may have a tenth width W.sub.10 (or a diameter). The tenth width W.sub.10 may be equal to or greater than the fifth width W.sub.5 or the ninth width W.sub.9. A bottom end of the third connecting element **29** may have an eleventh width W.sub.11 (or a diameter). The eleventh width W.sub.11 may be equal to or less than the tenth width W.sub.10. The first lateral surface **293** and the second lateral surface **294** may intersect at an apex edge **296**. Thus, a shape of a protrusion portion of the third connecting element **29** near the apex edge **296** may be a bird's beak. The protrusion portion may be collectively defined by a lower portion of the first lateral surface **293** and an upper portion of the second lateral surface **294**. [0066] The second connecting element **27**, the trace **28** and the third connecting element **29** may be

formed concurrently and integrally as a monolithic structure. The top surface **24** of the carrier **2***b* may include the top surface **271** of the second connecting element **27**, the top surface **281** of the trace **28** and the top surface **291** of the third connecting element **29**. The bottom surface **25** of the

carrier **2***b* may include the bottom surface **292** of the third connecting element **29**. An elevation of the apex edge **296** may be same as an elevation of the apex edge **45**, and may be lower than an elevation of the bottom surface **282** of the trace **28** and an elevation of the bottom surface **272** of the second connecting element **27**. A thickness of the second connecting element **27** may be equal to a thickness of the trace **28**, and may be less than a thickness of the third connecting element **29**. As shown in FIG. **7**, a width W.sub.1 of the trace **28** may be less the tenth width W.sub.10 and the ninth width W.sub.9.

[0067] As shown in FIG. **4** and FIG. **5**, the electronic device **3***b* may be disposed over the first portion **21***b* of the carrier **2***b*. The electronic device **3***b* may be disposed on the first portion **21***b* of the carrier **2***b* and a portion of the second portion **22***b* of the carrier **2***b*. The electronic device **3***b* may have a first surface **31** (e.g., a bottom surface or an active surface), a second surface **32** (e.g., a top surface or a backside surface) and a lateral surface **39**. The second surface **32** (e.g., a top surface or a backside surface) is opposite to the first surface **31** (e.g., the bottom surface or the active surface). The lateral surface **39** extends between the first surface **31** and the second surface **32**. The electronic device **3***b* may include a main body **30** and an active circuit structure **33**. The main body **30** may include a semiconductor material such as silicon, and may have a first surface **301** (e.g., a bottom surface) and a second surface **302** (e.g., a top surface) opposite to the first surface **301** (e.g., the bottom surface).

[0068] The active circuit structure **33** may be disposed adjacent to the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3***b*. The active circuit structure **33** may be disposed on the first surface **301** (e.g., the bottom surface) of the main body **30**, and may have a first surface **331** (e.g., a bottom surface) and a second surface **332** (e.g., a top surface) opposite to the first surface **331** (e.g., the bottom surface). Thus, the second surface **332** (e.g., the top surface) of the active circuit structure **33** may contact the first surface **301** (e.g., the bottom surface) of the main body **30**. Further, the active circuit structure **33** may include a dielectric structure **333** and a plurality of circuit layers **334** embedded in the dielectric structure **333**. For example, the dielectric structure **333** may include a plurality of dielectric layers stacked on one another. The circuit layers **334** may be or may include a front-end-of-line (FEOL), a middle-of-line (MOL) and/or a back-end-of-line (BEOL).

[0069] The level-maintaining structure 7*b* may be disposed between the main body **30** of the electronic device **3***b* and the carrier **2**, and may electrically connect the main body **30** of the electronic device **3** and the carrier **2**. The level-maintaining structure **7***b* may be configured to maintain or keep a level of the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3***b*. The level-maintaining structure **7***b* may include a conductive material such as metal. Thus, the level-maintaining structure 7*b* may be not only a bonding layer, or an adhesive layer. In some embodiments, the level-maintaining structure 7*b* may include a plurality of first bumps **51**, a plurality of second bumps **52**, a plurality of first pads **53**, a plurality of second pads **54**, a plurality of first reflowable materials 55 and a plurality of second reflowable materials 56. [0070] The first bumps **51** and the second bumps **52** may be disposed adjacent to or disposed on the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3**. [0071] The first bumps **51** and the second bumps **52** may include a metal material such as copper, aluminum or gold. For example, the first bumps **51** and the second bumps **52** may be electrically connected to the circuit layers **334** of the active circuit structure **33**. Further, the first bumps **51** and the second bumps **52** may protrude from the first surface **331** of the active circuit structure **33**. The first reflowable materials **55** and the second reflowable materials **56** may include a soldering metal material such as a tin-silver (SnAg) alloy, a tin-copper (SnCu) alloy, or a gold-tin (AuSn) alloy. The first reflowable material 55 may be also referred to as "a first solder". The second reflowable material **56** may be also referred to as "a second solder".

[0072] The first reflowable materials **55** may connect the first bumps **51** to the first portion **21***b* (including the first connecting elements **4**) of the carrier **2***b*. Thus, the first bumps **51** may be

electrically connected to the first portion **21***b* of the carrier **2***b* through the first reflowable materials **55.** In addition, the second reflowable materials **56** may connect the second bumps **52** to the second portion 22b (including the second connecting elements 27 of the leads 26) of the carrier 2b. Thus, the second bumps **52** may be electrically connected to the second portion **22***b* of the carrier **2***b* through the second reflowable materials **56**. In some embodiments, the first bumps **51** and the second bumps **52** may be a portion of the electronic device **3***b*. In some embodiments, the first pad 53 may be disposed on or adjacent to the first surface 41 (e.g., the top surface) of the first connecting element 4 and covered by the first reflowable material 55 so as to facilitate the bonding between the first reflowable material **55** and the first connecting element **4**. The first pad **53** may be also referred to as "an upper pad" or "a first upper pad". The first pad 53 may be a three-layered structure, and may include a nickel (Ni) layer, a palladium (Pd) layer and a gold (Au) layer in sequence. In some embodiments, the second pad 54 may be disposed on the first surface 271 (e.g., the top surface) of the second connecting element 27 and covered by the second reflowable material **56** so as to facilitate the bonding between the second reflowable material **56** and the second connecting element 27. The second pad 54 may be also referred to as "an upper pad" or "a second upper pad". The second pad **54** may be a three-layered structure, and may include a nickel (Ni) layer, a palladium (Pd) layer and a gold (Au) layer in sequence.

[0073] In some embodiments, the level-maintaining structure 7b (including the first bumps 51, the second bumps 52, the first reflowable materials 55 and the second reflowable materials 56) may be substantially evenly distributed in the space between the electronic device 3b and the carrier 2b. In a reflow process, the first reflowable materials 55 and the second reflowable materials 56 may be melted, and the first surface 31 of the electronic device 3b may remain horizontal with respect to the top surface 24 of the carrier 2b. After the reflow process, the first reflowable materials 55 and the second reflowable materials 56 may be solidified, thus, the gap between the first surface 31 of the electronic device 3b and the top surface 24 of the first portion 21b of the carrier 2b may be fixed and consistent. As a result, the level-maintaining structure 7b may maintain or keep the level of the first surface 31 of the electronic device 3b.

[0074] The active circuit structure **33** of the electronic device **3***b* may be electrically connected to the first portion **21***b* (including the first connecting elements **4**) of the carrier **2***b* through the first bumps **51** and the first reflowable materials **55** so as to transmit noise current. Each of the first connecting elements **4** may be a ground pad or ground pin. In addition, the active circuit structure **33** of the electronic device **3***b* may be electrically connected to the second portion **22***b* (including the leads **26**) of the carrier **2***b* through the second bumps **52** and the second reflowable materials **56** so as to transmit signals. Thus, the noise current in the active circuit structure **33** of the electronic device **3***b* may flow to the first portion **21***b* (including the first connecting elements **4**) of the carrier **2***b* through the first bumps **51** and the first reflowable materials **55**. In addition, the signals of the active circuit structure **33** of the electronic device **3***b* may be transmitted to the second portion **22***b* of the carrier **2***b* through the second bumps **52** and the second reflowable materials **56**. Therefore, the noise current of the package structure **1***b* may be eliminated or reduced, and the performance of the package structure **1***b* may be improved.

[0075] The encapsulant **15** (e.g., a molding compound with or without fillers) may encapsulate and cover the electronic device **3***b*, the level-maintaining structure **7***b* (including the first bumps **51**, the second bumps **52**, the first reflowable materials **55** and the second reflowable materials **56**) and a portion of the carrier **2***b*. For example, the encapsulant **15** may cover and contact the upper portion **43** of the first connecting element **4**, the second connecting element **27**, the trace **28** and an upper portion of the third connecting element **29**. Thus, the lower portion **44** of the first connecting element **4**, the bottom surface **272** of the second connecting element **27**, the bottom surface **282** of the trace **28** and a lower portion of the third connecting element **29** may be exposed by the encapsulant **15**. A portion of the encapsulant **15** may extend into a gap between the first portion **21***b* of the carrier **2***b* and the second portion **22***b* of the carrier **2***b*, and may extend into a gap between

the first connecting elements 4.

[0076] In some embodiments, a plurality of conductive layers **61** may be formed or disposed on the bottom surface **42** of the first connecting element **4** and the bottom surface **292** of the third connecting element **29** for external connection. Further, a protection layer **62** (e.g., a solder mask or a solder resist layer) may be formed or disposed on the lower lateral surface **441** of the lower portion **44** of the first connecting element **4**, the bottom surface **272** of the second connecting element **27**, the bottom surface **282** of the trace **28**, the second lateral surface **294** of the third connecting element **29** and the third lateral surface **295** of the third connecting element **29** so as to prevent such areas from being contacted by a solder material. The solder balls **18** may be disposed on the conductive layers **61** for external connection.

[0077] As shown in FIG. 4 and FIG. 6, the package structure 1b may include a first region 11, a second region **12** and a third region **13**. The second region **12** may surround the first region **11**, and the third region **13** may surround the second region **12**. The first region **11** may be a center region **11**. The second region **12** may be an intermediate region **12** between the first region **11** and the third region **13** from a top view. The third region **13** may be a periphery region **13**. The first region **11** may be the region that the first connecting elements **4** and the first bumps **51** are disposed in. Thus, the first connecting elements **4** and the first bumps **51** may be disposed within the first region **11**. The first region **11** may be a ground region. The second region **12** may be the region that the second connecting elements 27 and the second bumps 52 are disposed in. Thus, the second connecting elements **27** and the second bumps **52** may be disposed within the second region **12**. The third region **13** may be the region that the third connecting elements **29** are disposed in. Thus, the third connecting elements **29** may be disposed within the third region **13**. The second region **12** and the third region 13 may be a signal transmitting region. A distribution density of the first connecting elements **4** in the first region **11** may be equal to, less than or greater than a distribution density of the second connecting elements **27** in the second region **12**. The distribution density of the first connecting elements **4** in the first region **11** and the distribution density of the second connecting elements 27 in the second region 12 may be greater than a distribution density of the third connecting elements **29** in the third region **13**. The distribution densities of the first connecting elements 4, the second connecting elements 27 and the third connecting elements 29 are defined as a quantity of the first connecting elements 4, the second connecting elements 27 and the third connecting elements **29** in an unit area of the carrier **2***b*.

[0078] The structure of FIG. 5A is similar to the structure of FIG. 5, and the differences therebetween are described as follows. The first reflowable material 55 (e.g., the first solder 55) may be disposed on a top surface 531 of the first pad 53 (e.g., the first upper pad), and free from contacting a lateral surface 533 of the first pad 53. Since the first pad 53 (e.g., the first upper pad) may include a nickel (Ni) layer, a palladium (Pd) layer and a gold (Au) layer in sequence, the bonding force between the first pad 53 and the first solder 55 is increased or improved, and the cohesion force of the first solder 55 is also increased or improved. The first pad 53 (e.g., the first upper pad) may be configured to reduce or inhibit or minimize a lateral overflow of the first reflowable material 55 (e.g., the first solder 55). That is, the first reflowable material 55 (e.g., the first solder 55) does not contact the lateral surface 533 of the first pad 53, and the first pad 53 (e.g., the first reflowable material 55 is limited or constrained to a position above the top surface 531 of the first pad 53.

[0079] The second reflowable material **56** (e.g., the second solder **56**) may cover the second pad **54** (e.g., the second upper pad), and may contact the top surface **24** of the carrier **2***b*. For example, the second reflowable material **56** (e.g., the second solder **56**) may cover a top surface **541** and a lateral surface **543** of the second pad **54** (e.g., the second upper pad). The second solder **56** may be asymmetric with respect to a center axis **544** of the second upper pad **54**. A width W.sub.561 of a first portion of the second solder **56** disposed at a first side (e.g., the right side) of the second upper

pad **54** is different from a width W.sub.562 of a second portion of the second solder **56** disposed at a second side (e.g., the left side) of the second upper pad **54**. That is, the two widths W.sub.561, W.sub.562 of two portions of the second solder **56** that are disposed at two opposite sides of the second upper pad **54** are different from each other. In addition, a width W.sub.55 of the first solder **55** may be different from a width W.sub.56 of the second solder **56**. The width W.sub.56 of the second solder **56** is greater than the width W.sub.55 of the first solder **55**, and the second solder **56** is closer to a periphery edge **296** of the carrier **2***b* than the first solder **55** is.

[0080] The lead 26 may taper downward, and may have a contact surface 292 and a lower surface 263. The contact surface 292 may be the bottom surface 292 of the third connecting element 29. The lower surface 263 may be outside the contact surface 292 and may extend from a thicker end 29 (e.g., the third connecting element 29) to a thinner end 27' (including the second connecting element 27 and the trace 28). The lower surface 263 may include the bottom surface 272 of the second connecting element 27, the bottom surface 282 of the trace 28 and the third lateral surface 295 of the third connecting element 29. The protection layer 62 (e.g., the solder mask) may be disposed on the lower surface 263 and may expose a portion of the lower surface 263. That is, the protection layer 62 (e.g., the solder mask) may partially cover the lower surface 263. The protection layer 62 (e.g., the solder mask) may partially cover the encapsulant 15 between the first connecting element 4 (e.g., the terminal 4) and the lead 26. For example, the protection layer 62 (e.g., the solder mask) may cover a portion 153 of the encapsulant 15. The protection layer 62 (e.g., the solder mask) may have an inconsistent thickness. The protection layer 62 (e.g., the solder mask) may taper toward the contact surface 292.

[0081] The package structure **1***b*′ of FIG. **5**B may be similar to the package structure **1***b* of FIG. **4** and FIG. **5**, except that electronic device **3***b* may slightly tilt with respect to the carrier **2***b*. Thus, as shown in FIG. **5**C, a maximum thickness T.sub.55 of the first solder **55** may be different from a maximum thickness T.sub.56 of the second solder **56** in a cross-sectional view. For example, the maximum thickness T.sub.55 of the first solder **55** may be greater than the maximum thickness T.sub.56 of the second solder **56**.

[0082] FIG. **8** illustrates a cross-sectional view of a package structure **1***c* according to some embodiments of the present disclosure. FIG. **9** illustrates a top view of the package structure  $\mathbf{1}c$  of FIG. **8**. The package structure **1***c* of FIG. **8** and FIG. **9** is similar to the package structure **1***b* of FIG. 4 to FIG. 7, and the differences therebetween are described as follows. The distribution density of the first connecting elements **4** in the first region **11** of FIG. **9** may be greater than the distribution density of the first connecting elements 4 in the first region 11 of FIG. 6. The distribution or arrangement of the first connecting elements **4** in the first region **11** of FIG. **9** may be denser than the distribution or arrangement of the first connecting elements **4** in the first region **11** of FIG. **6**. As shown in FIG. 9, the distribution density of the first connecting elements 4 in the first region 11 may be greater than the distribution density of the second connecting elements 27 in the second region 12. The distribution or arrangement of the first connecting elements 4 in the first region 11 may denser than the distribution or arrangement of the second connecting elements 27 in the second region 12. Further, the distribution density of the second connecting elements 27 in the second region 12 may be greater than the distribution density of the third connecting elements 29 in the third region **13**. The distribution or arrangement of the second connecting elements **27** in the second region 12 may be denser than the distribution or arrangement of the third connecting elements **29** in the third region **13**. In addition, two of the first connecting elements **4** may be physically connected to each other through a connection portion **48**.

[0083] FIG. **10** illustrates a cross-sectional view of a package structure **1***d* according to some embodiments of the present disclosure. FIG. **11** illustrates a partially enlarged view of a region "D" in FIG. **10**. The package structure **1***d* of FIG. **10** and FIG. **11** is similar to the package structure **1***b* of FIG. **4** to FIG. **7**, and the differences therebetween are described as follows.

[0084] The electronic device 3d of FIG. 10 may include an active circuit structure 33d, a

redistribution structure **8**, a plurality of first bumps **51** and a plurality of second bumps **52**. The active circuit structure **33***d* may a circuit region **33***a* and a non-circuit region **33***b* around the circuit region **33***a*. Thus, the electronic device **3***d* may the circuit region **33***a* and the non-circuit region **33***b*. The circuit layers **334** of the active circuit structure **33** may only be disposed within the circuit region **33***a*, and may not extend to the non-circuit region **33***b*. Thus, there may be a portion of the dielectric structure **333** in the non-circuit region **33***b*. There may be no circuit layer or electrical path within the non-circuit region **33***b*.

[0085] The redistribution structure **8** may be disposed on the first surface **331** (e.g., the bottom surface) of the active circuit structure **33** d. The bottom surface of the redistribution structure **8** may be the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3** d. The redistribution structure **8** may be a fan-out circuit structure. The redistribution structure **8** may include a first dielectric layer **81**, a second dielectric layer **82**, a third dielectric layer **83**, a first circuit layer **84**, a second circuit layer **85**, a third circuit layer **86**, a plurality of first inner vias **87**, a plurality of second inner vias **88**, a plurality of third inner vias **89**. The first circuit layer **84** may be disposed on the first surface **331** (e.g., the bottom surface) of the active circuit structure **33** d and may be electrically connected to the circuit layers **334** of the active circuit structure **33**. The first circuit layer **84** may only be disposed within the circuit region **33** a. The first dielectric layer **81** may cover the first circuit layer **84** and the first surface **331** (e.g., the bottom surface) of the active circuit structure **33** d. The second circuit layer **85** may be disposed on the first dielectric layer **81**. The first inner vias **87** may extend through the first dielectric layer **81**, and may electrically connect the first circuit layer **84** and the second circuit layer **85**.

[0086] The second dielectric layer **82** may cover the second circuit layer **85** and the first dielectric layer **81**. The third circuit layer **86** may be disposed on the second dielectric layer **82**. The second inner vias **88** may extend through the second dielectric layer **82**, and may electrically connect the second circuit layer **85** and the third circuit layer **86**. The third dielectric layer **83** may cover the third circuit layer **86** and the second dielectric layer **82**. The first bumps **51** and the second bumps **52** may be disposed on the third dielectric layer **83**. The third inner vias **89** may extend through the third dielectric layer **83**, and may electrically connect the third circuit layer **86** and the first bumps **51** and the second bumps **52**.

[0087] A thickness of the third dielectric layer 83 may be greater than a thickness of the second dielectric layer **82**. The thickness of the second dielectric layer **82** may be greater than a thickness of the first dielectric layer **81**. Thus, a thickness of the dielectric layer **81**, **82**, **83** may increase toward the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device *3d.* Further, a thickness of the third circuit layer **86** may be greater than a thickness of the second circuit layer **85**. The thickness of the second circuit layer **85** may be greater than a thickness of the first circuit layer **84**. Thus, a thickness of the circuit layer **84**, **85**, **86** may increase toward the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3***d*. In addition, a size (e.g., width) of the third inner via 89 may be greater than a size (e.g., width) of the second inner via 88. The size (e.g., width) of the second inner via 88 may be greater than a size (e.g., width) of the first inner via 87. Thus, a size (e.g., width) of the inner via 87, 88, 89 may increase toward the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device *3d.* The first inner vias **87**, the second inner vias **88** and the third inner vias **89** may taper away from the first surface **31** (e.g., the bottom surface or the active surface) of the electronic device **3***d*. [0088] The second bumps **52** may be disposed outside a vertical projection of the circuit region **33***a*. Thus, the circuit region **33***a* may not vertically overlap the second bumps **52**. The non-circuit region **33***b* may vertically overlap the second bumps **52**. Further, the first bumps **51** may be disposed within a vertical projection of the circuit region 33a. Thus, the circuit region 33a may vertically overlap the first bumps **51**. The non-circuit region **33***b* may not vertically overlap the first bumps **51**.

[0089] The circuit region 33a of the active circuit structure 33d of the electronic device 3d may be

electrically connected to the first portion **21***d* (including the first connecting elements **4**) of the carrier 2d through the redistribution structure 8 and the first bumps 51, so as to transmit noise current. Each of the first connecting elements 4 may be a ground pad or ground pin. In addition, the circuit region **33***a* of the active circuit structure **33***d* of the electronic device **3***d* may be electrically connected to the second portion 22d (including the leads 26) of the carrier 2d through the redistribution structure **8** and the second bumps **52** so as to transmit signals. Thus, the noise current in the active circuit structure 33d of the electronic device 3d may flow to the first portion 21d(including the first connecting elements **4**) of the carrier **2***d* through the redistribution structure **8** and the first bumps **51**. In addition, the signals of the active circuit structure **33***d* of the electronic device 3*d* may be transmitted to the second portion 22*d* of the carrier 2*d* through the redistribution structure **8** and the second bumps **52**. Therefore, the noise current of the package structure **1***d* may be eliminated or reduced, and the performance of the package structure 1d may be improved. [0090] In some embodiments, the first bumps 51 may include a first bump 51a (or a first part 51a), a first bump 51b (or a second part 51b) and a first bump 51c (or a third part 51c). The first bump **51***a* (or the first part **51***a*) may have a width W.sub.51a. The first bump **51***b* (or the second part **51***b*) may have a width W.sub.51b. The first bump 51c (or the third part 51c) may have a width W.sub.51c. The second bump **52** may have a width W.sub.52. The width W.sub.51a may be greater than the width W.sub.51b. The width W.sub.51b may be greater than the width W.sub.51c. The width W.sub.52 may be greater than the width W.sub.51a. Thus, the first bumps **51** (e.g., the first bumps **51***a*, **51***b*, **51***c*) may have different or inconsistent widths. The width of the first bumps **51** may decrease toward the center of the electronic device **3***d*. A width of one of the first bumps **51** may be different from a width of one of the second bumps **52**. The width W.sub.52 of the second bump **52** may be greater than the width W.sub.51a of the first bump **51***a*. [0091] A pitch P.sub.3 may be a distance between a center of the first bump **51***c* (or the third part **51***c*) and a center of the first bump **51***b* (or the second part **51***b*). A pitch P.sub.4 may be a distance between the center of the first bump 51b (or the second part 51b) and a center of the first bump 51a(or the first part **51***a*). A pitch P.sub.5 may be a distance between the centers of two adjacent second

51c) and a center of the first bump 51b (or the second part 51b). A pitch P.sub.4 may be a distance between the center of the first bump 51b (or the second part 51b) and a center of the first bump 51a (or the first part 51a). A pitch P.sub.5 may be a distance between the centers of two adjacent second bumps 52. The pitch P.sub.3 may be less than the pitch P.sub.4. The pitch P.sub.4 may be less than the pitch P.sub.5. Thus, the pitch of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c) may be inconsistent. The pitch of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c) may decrease toward the center of the electronic device 3d. The pitch (e.g., P.sub.3 and P.sub.4) of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c) may be different from the pitch P.sub.5 of the second bumps 52. For example, the pitch (e.g., P.sub.3 and P.sub.4) of the first bumps 51a, 51b, 51c) may be less than the pitch P.sub.5 of the second bumps 52. Therefore, a distribution density of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c) may be different from a distribution density of the second bumps 52. For example, the distribution density of the first bumps 51a, 51b, 51c) may be greater than the distribution density of the second bumps 52. A gap or spacing between the first bumps 51 (e.g., the first bumps 51a, 51b, 51c) may be different from a gap or spacing between the second bumps 52. For example, the gap or spacing between the first bumps 51a, 51b, 51c) may be less than the gap or spacing between the second bumps 52. For example, the gap or spacing between the second bumps 51a, 51b, 51c) may be less than the gap or spacing between the second bumps 52.

[0092] In some embodiments, the first connecting elements **4** may correspond to the first bumps **51** of the electronic device **3***d*. The structure of each of the first connecting elements **4** may be the same as or similar to the structure of each of the first connecting elements **4** of FIG. **4** and FIG. **5**. In some embodiments, the first connecting elements **4** may include a first pin **4***a*, a second pin **4***b* and a third pin **4***c*. The first bump **51***a* (or a first part **51***a*), the first bump **51***b* (or a second part **51***b*) and the first bump **51***c* (or a third part **51***c*) may connect to the first pin **4***a*, the second pin **4***b* and the third pin **4***c*, respectively, through the first reflowable materials **55**.

[0093] The first pin **4***a* may have a maximum width W.sub.4a. The second pin **4***b* may have a maximum width W.sub.4b. The third pin **4***c* may have a maximum width W.sub.4c. The third

connecting element **29** may have a maximum width W.sub.29. The maximum width W.sub.4a may be greater than the maximum width W.sub.4b. The maximum width W.sub.4 may be greater than the maximum width W.sub.4c. The maximum width W.sub.29 may be greater than the maximum width W.sub.4a. Thus, the first connecting elements **4** (e.g., the first pin **4***a*, the second pin **4***b* and the third pin **4***c*) may have different or inconsistent widths. The width of the first connecting elements **4** may decrease toward the center of the electronic device **3***d*. A width of one of the first connecting elements **4** may be different from a width of one of the third connecting elements **29**. The maximum width W.sub.29 of the third connecting element **29** may be greater than the maximum width W.sub.4a of the first pin **4***a*.

maximum width W.sub.4a of the first pin 4a. [0094] A pitch P.sub.6 may be a distance between a center of the third pin 4c and a center of the second pin 4b. A pitch P.sub.7 may be a distance between the center of the second pin 4b and a center of the first pin 4a. The pitch P.sub.6 may be less than the pitch P.sub.7. Thus, the pitch of the first connecting elements 4 (e.g., the first pin 4a, the second pin 4b and the third pin 4c) may be inconsistent. The pitch of the first connecting elements 4 (e.g., the first pin 4a, the second pin 4b and the third pin 4c) may decrease toward the center of the electronic device 3d. [0095] In some embodiments, the pitch of the first connecting elements 4 (e.g., the first pin 4a, the second pin 4b and the third pin 4c) may be the same as the pitch of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c). For example, the pitch P.sub.6 may be equal to the pitch P.sub.3, and the pitch P.sub.7 may be equal to the pitch P.sub.4. Thus, a distribution density of the first connecting elements 4 (e.g., the first pin 4a, the second pin 4b and the third pin 4c) may be the same as the distribution density of the first bumps 51 (e.g., the first bumps 51a, 51b, 51c).

[0096] As shown in FIG. **11**, the three second bumps **52** may be connected or bonded to three second connecting elements **27** on a same trace **28** of a lead **26**. However, in other embodiments, the three second bumps **52** may be connected or bonded to three second connecting elements **27** on three separated traces **28** of three separated leads **26** respectively.

[0097] FIG. **12** illustrates a cross-sectional view of a package structure **1***e* according to some embodiments of the present disclosure. FIG. **13** illustrates a partially enlarged view of a region "E" in FIG. **12**. The package structure **1***e* of FIG. **12** and FIG. **13** is similar to the package structure **1***d* of FIG. **10** and FIG. **11**, and the differences therebetween are described as follows. [0098] The package structure **1***e* may include a carrier **2***e* and an electronic device **3***e*. The carrier

2e may be similar to the carrier 2d of FIG. 10, and may include a first portion 21e and a second portion 22e electrically insulated from the first portion 21e. The second portion 22e may include a plurality of first connecting elements 4e. The electronic device 3e of FIG. 12 may include an active circuit structure 33d, a redistribution structure 8, a plurality of first bumps 51e and a plurality of second bumps 52e. The active circuit structure 33d may a circuit region 33a and a non-circuit region 33b around the circuit region 33a. Thus, the electronic device 3d may the circuit region 33a and the non-circuit region 33b. The circuit layers 334 of the active circuit structure 33 may only be disposed within the circuit region 33a, and may not extend to the non-circuit region 33b. [0099] In some embodiments, the first bumps 51e may have a consistent maximum width W.sub.51e. The second bumps 52e may have a consistent maximum width W.sub.52e. The width

W.sub.52e of the second bump **52***e* may be less than the width W.sub.51e of the first bump **51***e*. A pitch P.sub.8 may be a distance between the centers of two adjacent first bumps **51***e*. The pitch P.sub.8 of the first bumps **51***e* may be consistent. A pitch P.sub.9 may be a distance between the centers of two adjacent second bumps **52***e*. The pitch P.sub.8 may different form the pitch P.sub.9. For example, the pitch P.sub.8 may be less than the pitch P.sub.9. Therefore, a distribution density of the first bumps **51***e* may be different from a distribution density of the second bumps **52***e*. For example, the distribution density of the first bumps **51***e* may be different from a gap or spacing between the first bumps **51***e* may be different from a gap or spacing between the second bumps **52***e*. For example, the gap or spacing between the first bumps **51***e* may be less than the gap or spacing between the second bumps **52***e*.

[0100] In some embodiments, the first connecting elements **4***e* may correspond to the first bumps **51***e* of the electronic device **3***e*. The structure of each of the first connecting elements **4***e* may be the same as or similar to the structure of each of the first connecting elements **4** of FIG. **4** and FIG. **5**. In some embodiments, the first bumps **51***e* may connect to the first connecting elements **4***e* respectively through the first reflowable materials **55**.

[0101] The first connecting element 4*e* may have a consistent maximum width W.sub.4. A width of one of the first connecting elements 4*e* may be different from a width of one of the third connecting elements 29. The maximum width W.sub.29 of the third connecting element 29 may be greater than the maximum width We of the first connecting element 4*e*. A pitch P.sub.10 may be a distance between the centers of two adjacent first connecting elements 4*e*. The pitch P.sub.10 of the first connecting elements 4 may be consistent. In some embodiments, the pitch P.sub.10 of the first connecting elements 4 may be the same as the pitch P.sub.8 of the first bumps 51*e*. Thus, a distribution density of the first connecting elements 4*e* may be the same as the distribution density of the first bumps 51*e*.

[0102] As shown in FIG. **13**, a width W.sub.55 of the first solder **55** may be different from a width W.sub.56 of the second solder **56** is less than the width W.sub.55 of the first solder **55**, and the second solder **56** is closer to the periphery edge **296** of the carrier **2***e* than the first solder **55** is. In addition, the second solder **56** may extend laterally beyond an inner edge **274** of the carrier **2***e* (e.g., a lead frame). The inner edge **274** may face the first connecting element **4** (e.g., the terminal). That is, an edge **565** or lateral surface of the second solder **56** may extend beyond the inner edge **274**. The inner edge **274** may be spaced apart from the first connecting element **4** (e.g., the terminal).

[0103] The circuit region **33***a* of the electronic device **3***e* may correspond to the first region **11** (i.e., the center region **11**) of FIG. **6**. The non-circuit region **33***b* of the electronic device **3***e* may correspond to the second region 12 (i.e., the intermediate region 12) of FIG. 6. The region of the package structure 1e surrounding the non-circuit region 33b may correspond to the third region 13 (i.e., the periphery region **13**). The electronic device **3***e* may be disposed in the center region **11** and the intermediate region **12**. The redistribution structure **8** may be disposed under the electronic device **3***e*. The carrier **2***e* may be disposed under the redistribution structure **8**. At least one first pad **51***e* (e.g., a plurality of first pads **51***e*) may be disposed at a contact area between the redistribution structure **8** and the carrier **2***e*, and may be located in the center region **11**. At least one second pad **52***e* (e.g., a plurality of second pads **52***e*) may be disposed at the contact area between the redistribution structure **8** and the carrier **2***e*, and may be located in the intermediate region **12**. The width W.sub.51e of the first pad **51***e* may be different from the width W.sub.52e of the second pad **52***e*. For example, the width W.sub.51e of the first pad **51***e* may greater than the width W.sub.52e of the second pad **52***e*. The first pad **51***e* may be configured to transmit noise current. The second pad **52***e* may be configured to transmit signals. The pitch P.sub.5 of two adjacent ones of the first pads **51***e* may be less than the pitch P.sub.9 of two adjacent ones of the second pads **52***e*. [0104] FIG. **14** illustrates a cross-sectional view of a package structure **1** *f* according to some embodiments of the present disclosure. The package structure 1*f* of FIG. 14 is similar to the package structure **1***e* of FIG. **12**, and the differences therebetween are described as follows. [0105] The package structure **1** of FIG. **14** may further include a heat sink **19** (or a heat spreader) configured to dissipate the heat generated by the electronic device **3***e*. The heat sink **19** may be attached to the encapsulant **15** directly. The singulation process of the electronic device **3***e* may include a half-cut stage. Thus, a width of an upper portion **15***a* of the encapsulant **15** may be less than a width of a lower portion **15***b* of the encapsulant **15**. A lateral surface **154** of the upper portion **15***a* of the encapsulant **15** may be mis-aligned with a lateral surface **156** of the lower portion **15***b* of the encapsulant **15**. The lateral surface **154** of the upper portion **15***a* of the encapsulant **15**, the lateral surface **156** of the lower portion **15***b* of the encapsulant **15** and a top surface **155** of the lower portion **15***b* of the encapsulant **15** may collectively define an indentation **17**. A lateral surface

**193** of the heat sink **19** may be aligned with the lateral surface **154** of the upper portion **15***a* of the encapsulant **15**.

[0106] FIG. **15** through FIG. **19** illustrate a method for manufacturing a package structure according to some embodiments of the present disclosure. In some embodiments, the method is for manufacturing the package structure **1***e* shown in FIG. **12**.

[0107] Referring to FIG. **15**, a base material **20** may be provided. The base material **20** has a top surface **201** and a bottom surface **202** opposite to the top surface **201**. Then, a plurality of first pads **53** and a plurality of second pads **54** may be formed on the top surface **201** of the base material **20**. A plurality of conductive layers **61** may be formed on the bottom surface **202** of the base material **20**. A portion of the conductive layers **61** may correspond to the first pads **53**. Then, an etching process may be performed on the top surface **201** of the base material **20** so as to remove a portion of an upper portion **20***a* of the base material **20** and form a plurality of protrusions **204** and a recess portion **203** surrounding the protrusions **204**. The protrusions **204** may protrude from a lower portion **20***b* of the base material **20**. In addition, a remaining portion **205** (e.g., an unetched portion) may surround the protrusions **204** and the recess portion **203**. The protrusions **204** may correspond to the first pads **53**. The second pads **54** may be disposed on the remaining portion **205**. [0108] Referring to FIG. **16**, an electronic device **3***e* may be attached to the base material **20** by, for example, flip-chip bonding. The electronic device 3e of FIG. 16 may be the same as the electronic device **3***e* of FIG. **12**. The first bumps **51***e* of the electronic device **3***e* may be attached to the protrusions **204** through a plurality of first reflowable materials **55**. The first reflowable materials **55** may cover the first pads **53**. The second bumps **52***e* of the electronic device **3***e* may be attached to the remaining portion **205** through a plurality of second reflowable materials **56**. The second reflowable materials **56** may cover the second pads **54**.

[0109] Referring to FIG. **17**, an encapsulant **15** may be formed or disposed on the top surface **201** of the base material **20** to encapsulate the electronic device **3***e*. A portion of the encapsulant **15** may extend into the recess portion **203** to cover and contact the protrusions **204**.

[0110] Referring to FIG. **18**, an etching process may be performed on the bottom surface **202** of the base material **20** so as to remove a portion of the lower portion **20***b* of the base material **20** and form a plurality of first connecting elements 4e and a plurality of leads 26. The first connecting elements 4e may be formed from the protrusions 204. The leads 26 may be formed from the remaining portion **205**. Meanwhile, the base material **20** may be manufactured to become a carrier 2e of FIG. 12. As shown in FIG. 18, the lateral surface 441 of the lower portion 44 of the first connecting element 4e and a bottom surface 262 (including the bottom surface 272 of the second connecting element **27** (FIG. **13**), the bottom surface **282** of the trace **28** (FIG. **13**), the second lateral surface **294** of the third connecting element **29** (FIG. **13**) and the third lateral surface **295** of the third connecting element **29** (FIG. **13**)) of the lead **26** may be exposed by the encapsulant **15**. [0111] Referring to FIG. 19, a protection layer 62 (e.g., a solder resist layer) may be formed or disposed on the lower lateral surface **441** of the lower portion **44** of the first connecting element **4***e* and the bottom surface 262 (including the bottom surface 272 of the second connecting element 27 (FIG. 13), the bottom surface 282 of the trace 28 (FIG. 13), the second lateral surface 294 of the third connecting element **29** (FIG. **13**) and the third lateral surface **295** of the third connecting element **29** (FIG. **13**)) of the lead **26**.

[0112] Then, a singulation process may be conducted so as to obtain a plurality of package structures **1***e* shown in FIG. **12**.

[0113] Spatial descriptions, such as "above," "below," "up," "left," "right," "down," "top," "bottom," "vertical," "horizontal," "side," "higher," "lower," "upper," "over," "under," and so forth, are indicated with respect to the orientation shown in the figures unless otherwise specified. It should be understood that the spatial descriptions used herein are for purposes of illustration only, and that practical implementations of the structures described herein can be spatially arranged in any orientation or manner, provided that the merits of embodiments of this disclosure are not

deviated from by such an arrangement.

[0114] As used herein, the terms "approximately," "substantially," "substantial" and "about" are used to describe and account for small variations. When used in conjunction with an event or circumstance, the terms can refer to instances in which the event or circumstance occurs precisely as well as instances in which the event or circumstance occurs to a close approximation. For example, when used in conjunction with a numerical value, the terms can refer to a range of variation less than or equal to  $\pm 10\%$  of that numerical value, such as less than or equal to  $\pm 5\%$ , less than or equal to  $\pm 4\%$ , less than or equal to  $\pm 3\%$ , less than or equal to  $\pm 2\%$ , less than or equal to  $\pm 1\%$ , less than or equal to  $\pm 0.5\%$ , less than or equal to  $\pm 0.1\%$ , or less than or equal to  $\pm 0.05\%$ . For example, a first numerical value can be deemed to be "substantially" the same or equal to a second numerical value if the first numerical value is within a range of variation of less than or equal to  $\pm 10\%$  of the second numerical value, such as less than or equal to  $\pm 5\%$ , less than or equal to  $\pm 4\%$ , less than or equal to  $\pm 3\%$ , less than or equal to  $\pm 2\%$ , less than or equal to # 1%, less than or equal to  $\pm 0.5\%$ , less than or equal to  $\pm 0.1\%$ , or less than or equal to  $\pm 0.05\%$ . For example, "substantially" perpendicular can refer to a range of angular variation relative to 90° that is less than or equal to  $\pm 10^{\circ}$ , such as less than or equal to  $\pm 5^{\circ}$ , less than or equal to  $\pm 4^{\circ}$ , less than or equal to  $\pm 3^{\circ}$ , less than or equal to  $\pm 2^{\circ}$ , less than or equal to  $\pm 1^{\circ}$ , less than or equal to  $\pm 0.5^{\circ}$ , less than or equal to  $\pm 0.1^{\circ}$ , or less than or equal to  $\pm 0.05^{\circ}$ .

[0115] Two surfaces can be deemed to be coplanar or substantially coplanar if a displacement between the two surfaces is no greater than 5  $\mu$ m, no greater than 2  $\mu$ m, no greater than 1  $\mu$ m, or no greater than 0.5  $\mu$ m. A surface can be deemed to be substantially flat if a displacement between a highest point and a lowest point of the surface is no greater than 5  $\mu$ m, no greater than 2  $\mu$ m, no greater than 1  $\mu$ m, or no greater than 0.5  $\mu$ m.

[0116] As used herein, the singular terms "a," "an," and "the" may include plural referents unless the context clearly dictates otherwise.

[0117] As used herein, the terms "conductive," "electrically conductive" and "electrical conductivity" refer to an ability to transport an electric current. Electrically conductive materials typically indicate those materials that exhibit little or no opposition to the flow of an electric current. One measure of electrical conductivity is Siemens per meter (S/m). Typically, an electrically conductive material is one having a conductivity greater than approximately 104 S/m, such as at least 105 S/m or at least 106 S/m. The electrical conductivity of a material can sometimes vary with temperature. Unless otherwise specified, the electrical conductivity of a material is measured at room temperature.

[0118] Additionally, amounts, ratios, and other numerical values are sometimes presented herein in a range format. It is to be understood that such range format is used for convenience and brevity and should be understood flexibly to include numerical values explicitly specified as limits of a range, but also to include all individual numerical values or sub-ranges encompassed within that range as if each numerical value and sub-range is explicitly specified.

[0119] While the present disclosure has been described and illustrated with reference to specific embodiments thereof, these descriptions and illustrations are not limiting. It should be understood by those skilled in the art that various changes may be made and equivalents may be substituted without departing from the true spirit and scope of the present disclosure as defined by the appended claims. The illustrations may not be necessarily drawn to scale. There may be distinctions between the artistic renditions in the present disclosure and the actual apparatus due to manufacturing processes and tolerances. There may be other embodiments of the present disclosure which are not specifically illustrated. The specification and drawings are to be regarded as illustrative rather than restrictive. Modifications may be made to adapt a particular situation, material, composition of matter, method, or process to the objective, spirit and scope of the present disclosure. All such modifications are intended to be within the scope of the claims appended hereto. While the methods disclosed herein have been described with reference to particular

operations performed in a particular order, it will be understood that these operations may be combined, sub-divided, or re-ordered to form an equivalent method without departing from the teachings of the present disclosure. Accordingly, unless specifically indicated herein, the order and grouping of the operations are not limitations of the present disclosure.

## **Claims**

- **1**. A package structure, comprising: a lead frame; an electronic device disposed adjacent to the lead frame; and a level-maintaining structure disposed between the electronic device and the lead frame, and configured to prevent the electronic device from tilting with respect to the lead frame, wherein the electronic device includes at least one via protruding from a bottom surface of the electronic device.
- **2**. The package structure of claim 1, wherein the at least one via includes a plurality of vias having inconsistent gaps between adjacent vias and configured to transmit noise current.
- **3.** The package structure of claim 2, wherein the plurality of vias includes a first via having a first width, a second via having a second width, and a third via having a third width, wherein the first width, the second width and the third width are different from each other.
- **4.** The package structure of claim 2, wherein the electronic device includes a high-density region and a low-density region, a distribution density of the plurality of vias in the high-density region is greater than a distribution density of the plurality of vias in the low-density region, wherein the level-maintaining structure is disposed under the low-density region.
- **5.** The package structure of claim 1, wherein the at least one via includes a dummy via, and the level-maintaining structure includes a protrusion portion of the dummy via protruding from the bottom surface of the electronic device.
- **6**. The package structure of claim 1, wherein the level-maintaining structure is disposed under the electronic device, and includes a solder material, wherein the package structure further comprises a dummy pad disposed between the solder material and the electronic device, and configured to adjust a thickness of the solder material.
- 7. The package structure of claim 1, wherein the at least one via includes a plurality of vias having a plurality of bottom surfaces substantially level with each other.
- **8.** The package structure of claim 7, further comprising a bonding layer disposed between the electronic device and the lead frame, wherein a portion of the at least one via and a dummy pad are disposed in the bonding layer.
- **9**. A package structure, comprising: a terminal; an upper pad adjacent to a top surface of the terminal; and a first solder disposed over the upper pad, and free from contacting a lateral surface of the upper pad, wherein the upper pad is configured to prevent the first solder from lateral bleeding.
- **10**. The package structure of claim 9, further comprising a second solder contacting a top surface of a lead frame.
- **11.** The package structure of claim 10, wherein the second solder covers a second upper pad, and is asymmetric with respect to a center axis of the second upper pad.
- **12**. The package structure of claim 9, further comprising a second solder extending laterally beyond an inner edge of a lead frame facing the terminal.
- **13**. The package structure of claim 12, wherein a width of the first solder is different from a width of the second solder.
- **14**. The package structure of claim 13, wherein the width of the second solder is greater than the width of the first solder, and the second solder is closer to a periphery edge of the lead frame than the first solder is.
- **15.** The package structure of claim 14, wherein a maximum thickness of the first solder is different from a maximum thickness of the second solder in a cross-sectional view.

- **16**. The package structure of claim 9, further comprising: a lead tapering, and having a contact surface and a lower surface outside the contact surface, wherein the lower surface extends from a thicker end to a thinner end; and a solder mask disposed on the lower surface and exposing a portion of the lower surface.
- **17**. The package structure of claim 16, wherein the solder mask partially covers an encapsulant.
- **18**. The package structure of claim 17, wherein the solder mask tapers toward the contact surface.
- **19**. A package structure including a center region, a periphery region and an intermediate region therebetween from a top view, and comprising: an electronic device disposed in the center region and the intermediate region; a redistribution structure disposed under the electronic device; a carrier disposed under the redistribution structure; at least one first pad disposed at a contact area between the redistribution structure and the carrier and in the center region; and at least one second pad disposed at the contact area between the redistribution structure and the carrier and in the intermediate region, wherein a width of the at least one first pad is different from a width of the at least one second pad, the at least one first pad is configured to transmit noise current, and the at least one second pad is configured to transmit signals.
- **20**. The package structure of claim 19, wherein the at least one first pad includes a plurality of first pads, the at least one second pad includes a plurality of second pads, wherein a pitch of two adjacent ones of the plurality of first pads is less than a pitch of two adjacent ones of the plurality of second pads.