# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250266355 A1 August 21, 2025 Kim; Jintae et al.

# SEMICONDUCTOR DEVICE INCLUDING SWITCH CELL COUPLED TO BACKSIDE GLOBAL POWER RAIL

#### Abstract

Semiconductor devices are provided. A semiconductor device includes a power-gating cell having a p-type metal-oxide-semiconductor (PMOS) region. The semiconductor device also includes a backside (BS) global power rail. Moreover, the semiconductor device includes a contact that is in contact with both the PMOS region and the BS global power rail.

Inventors: Kim; Jintae (Clifton Park, NY), Seo; Kang-Ill (Springfield, VA)

**Applicant:** Samsung Electronics Co., Ltd. (Suwon-si, KR)

Family ID: 1000007935675

Appl. No.: 18/732680

Filed: June 04, 2024

# **Related U.S. Application Data**

us-provisional-application US 63555956 20240221

### **Publication Classification**

**Int. Cl.: H01L23/528** (20060101)

**U.S. Cl.:** 

CPC **H01L23/5286** (20130101);

# **Background/Summary**

RELATED APPLICATIONS [0001] The present application claims the benefit of U.S. Provisional Patent Application Ser. No. 63/555,956, filed on Feb. 21, 2024, entitled POWER GATING CELL DESIGN IN BSPDN, the disclosure of which is hereby incorporated herein in its entirety by reference.

#### TECHNICAL FIELD

[0002] The present disclosure generally relates to the field of semiconductor devices and, more particularly, to semiconductor devices having switch cells.

#### BACKGROUND OF THE INVENTION

[0003] Integrated circuit (IC) devices, chips, and/or blocks may receive power and data signals from one or more external sources (e.g., a power source and a data source) as part of an operation. Some IC devices may receive power and data signals via front-side (FS) conductive structures. For example, an IC device may include an FS power distribution network (FSPDN) having one or more components that are formed during back end of line (BEOL) processes, and conductive structures for data signals may be on the same side of an IC device as the FSPDN. IC devices may include various transistor structures, including, for example, two-dimensional (2D) planar structures, fin field-effect transistors (FinFETs), gate-all-around transistors, multi-bridge channel FETs (MBCFETs™), and stacked transistors (e.g., three-dimensional (3D) stacked transistors). [0004] More recently, backside PDNs (BSPDNs), in which a backside (BS) of a substrate of an IC device is used as a PDN, have also been developed. For example, a power rail may be used in a BSPDN of an IC device, and may be on a side of the substrate opposite from active components (e.g., transistors) of the IC device. Moreover, conductive structures for data signals may be on opposite sides of the IC device.

[0005] An IC device may include multiple cells that may include transistors that are driven using a supply power. External power, however, may not be directly supplied to standard cells of the IC device. Instead, external power may be input to an element referred to as a "power-switch cell" (or "switch cell" or "power-gating cell"), which generates a virtual voltage based on an external power-supply voltage. The virtual voltage output from the switch cell is applied to the standard cells. A sufficient virtual voltage may need to be supplied to the standard cells for stable driving of the IC device. In addition, a ground voltage may need to be supplied to the standard cells. [0006] The IC device may include multiple switch cells, such as metal-oxide-semiconductor (MOS)-based switch cells. The IC device may further include non-power-switch standard cells interposed between the switch cells. A standard cell may be any one of various cells for implementing a logic circuit. For example, the standard cell may provide any one of various logic gates, such as an AND gate, an OR gate, a NOR gate, an XOR gate, and a NOT gate.

#### SUMMARY OF THE INVENTION

[0007] A semiconductor device, according to some embodiments herein, may include a powergating cell having a p-type MOS (PMOS) region. The semiconductor device may include a BS global power rail. Moreover, the semiconductor device may include a contact that is in contact with both the PMOS region and the BS global power rail. The power-gating cell may be free of an n-type MOS (NMOS) region.

[0008] A semiconductor device, according to some embodiments herein, may include a powergating cell having a PMOS region. Moreover, the semiconductor device may include a BSPDN having a first power line, a second power line, and a third power line that extend longitudinally in a first direction in parallel with each other. The second power line may be a global power line that is between the first power line and the third power line in a second direction that is perpendicular to the first direction. The semiconductor device may include a first contact that extends longitudinally in the second direction and is in contact with both the PMOS region and the global power line. The PMOS region may be wider, in the second direction, than the first contact. The semiconductor

device may include a second contact that is in contact with both the PMOS region and the first power line. Moreover, the semiconductor device may include a third contact that is in contact with the third power line.

[0009] A semiconductor device, according to some embodiments herein, may include a switch cell that includes a transistor. The semiconductor device may include a first BS power rail, a second BS power rail, and a third BS power rail that are electrically connected to the transistor. The second BS power rail may be an always-on BS power rail. The semiconductor device may include a first contact that is in contact with both the always-on BS power rail and the transistor. The semiconductor device may include a second contact that is in contact with both the first BS power rail and the transistor. Moreover, the semiconductor device may include a third contact that is in contact with both the third BS power rail and the transistor.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- [0010] FIG. **1**A is a schematic block diagram of a device according to some embodiments herein.
- [0011] FIG. **1**B is a schematic block diagram of a switch cell and standard cells of the IC of FIG. **1**A.
- [0012] FIG. **1**C is a schematic block diagram of a BSPDN of the IC of FIG. **1**A.
- [0013] FIG. **1**D is a schematic block diagram illustrating a contact that is in contact with both a
- PMOS region of the switch cell of FIG. **1**C and a global power rail of the BSPDN of FIG. **1**C.
- [0014] FIGS. 2A, 3A, 4A, and 5A are example block diagrams of the switch cell of FIG. 1C.
- [0015] FIGS. **2**B, **3**B, **4**B, and **5**B are example plan views of the switch cells of FIGS. **2**A, **3**A, **4**A, and **5**A, respectively.
- [0016] FIG. 2C is a cross-sectional view along the line A-A' of FIG. 2B.
- [0017] FIG. **2**D is a cross-sectional view along the line B-B' of FIG. **2**B.
- [0018] FIG. **3**C is a cross-sectional view along the line A-A' of FIG. **3**B.
- [0019] FIG. **3**D is a cross-sectional view along the line B-B' of FIG. **3**B.
- [0020] FIG. **4**C is a cross-sectional view along the line A-A' of FIG. **4**B.
- [0021] FIG. 4D is a cross-sectional view along the line B-B' of FIG. 4B.
- [0022] FIG. 5C is a cross-sectional view along the line A-A' of FIG. 5B.
- [0023] FIG. **5**D is a cross-sectional view along the line B-B' of FIG. **5**B.

#### **DETAILED DESCRIPTION**

[0024] A semiconductor device may include a switch cell that can control power consumption of a block or chip. Performance of the switch cell can thus be important. The switch cell can transfer a voltage of a global, always-on power rail to a local power rail that is connected to a normal (i.e., non-power-switch) standard cell. A gate switch may be controlled when a block needs to turn on. Moreover, switching performance may be enhanced based on a design of the switch cell. For example, a wide contacted poly pitch (cpp) (e.g., 20-80 cpp) and/or a multi-height cell (i.e., at least a double-height cell) can enhance switching performance.

[0025] Pursuant to embodiments herein, semiconductor (e.g., semiconductor IC) devices are provided that include a switch cell having a PMOS region that is coupled to a global power rail of a BSPDN. The switch cell may be free of an NMOS region (which may not be required for power gating), and thus may have reduced leakage. In contrast, a conventional switch cell may be a complementary MOS (CMOS) switch cell comprising both a PMOS region and an NMOS region, where the NMOS region may be closer than the PMOS region to a global power rail, thereby making it difficult to connect to the PMOS region to the global power rail and potentially requiring formation of a relatively long contact between the global power rail and the PMOS region. A relatively wide PMOS region according to embodiments herein, however, may occupy a space that

would conventionally be occupied by an NMOS region, and thus can be coupled to the global power rail by a relatively short contact (which may be in contact with both the PMOS region and the global power rail). Accordingly, whereas a conventional CMOS switch cell has a PMOS region and an NMOS region that share one logical cell, and whereas a VDD switch cell may have only a conventional (e.g., narrow) PMOS region, a switch cell according to embodiments herein may be free of an NMOS region (which would typically be in a CMOS switch cell) and may include a wide PMOS region that occupies a space that would typically be occupied by the NMOS region. [0026] In some embodiments, the switch cell may have a double cell height and a single PMOS region, which may extend continuously from a first single-height region of the switch cell to a second single-height region of the switch cell. In other embodiments, the switch cell may have a double cell height and two PMOS regions, including a first PMOS region that extends along a majority (i.e., more than 50%) of a height of a first single-height region of the switch cell, and a second PMOS region that extends along a majority of a height of a second single-height region of the switch cell.

[0027] Some examples of embodiments of the present disclosure will be described in greater detail with reference to the attached figures.

[0028] FIG. **1**A is a schematic block diagram of a semiconductor device **100** according to some embodiments herein. The device **100** includes an IC **110**, which has normal standard cells **112** (e.g., blocks), one or more switch cells **104**, and a BSPDN **118**. For example, a switch cell **104** may be a PMOS switch cell that includes at least one PMOS transistor and does not include (i.e., is free of) an NMOS transistor.

[0029] The device **100** also includes a BS power source **116** that is coupled to the IC **110**. The BS power source **116** may provide power signals to the IC **110** at one or more voltage levels. As an example, the BS power source **116** may be configured to provide one or more voltages between 0.4-1.1 volts to the BSPDN **118**.

[0030] The device **100** further includes a controller **114** that is coupled to the BS power source **116**. The controller **114** may include one or more microprocessors that are configured to control operations of the BS power source **116**. For example, the controller **114** may include a microprocessor that is configured to turn the BS power source **116** on or off. The controller **114** and the BS power source **116** may be used to perform chip-level power gating (e.g., turning on or off the entire IC **110**) and/or block-level power gating (e.g., turning on or off individual portions of the IC **110**, such as the switch cell(s) **104**). As shown in FIG. **1A**, the controller **114** may be external to (i.e., outside of) the IC **110** that includes the switch cell(s) **104** and the standard cells **112**. [0031] FIG. **1B** is a schematic block diagram of a switch cell **104** and standard cells **112** of the IC **110**. The switch cell **104** includes one or more transistors in (and/or on) a substrate **102**. For example, the switch cell **104** may include at least one PMOS transistor (e.g., a p-type FET (PFET) **132**) in (and/or on) the substrate **102**. The BSPDN **118** (FIG. **1A**) is omitted from view in FIG. **1B**, as the BSPDN **118** and the switch cell **104** may be on opposite sides, in a vertical (Z) direction, of the substrate **102**. The BSPDN **118** is on a BS of the substrate **102**, and the switch cell **104** may be on an FS of the substrate **102**.

[0032] In some embodiments, the switch cell **104** may be between a pair of the standard cells **112** in a first horizontal (X) direction and/or in a second horizontal (Y) direction. The standard cells **112** may be referred to herein as "normal" standard cells to distinguish them from the switch cells **104**. The standard cells **112** thus may not be switch cells, and therefore may not be configured to transfer a voltage of a global power rail to a local power rail.

[0033] FIG. **1**C is a schematic block diagram of the BSPDN **118** of the IC **110**. As shown in FIG. **1**C, the BSPDN **118** includes local power rails **128**, at least one global power rail **148**, and source-supply power rails **138** that are on a BS of the IC **110**. Because they are part of the BSPDN **118**, the local power rails **128**, the global power rail(s) **148**, and the source-supply power rails **138** may also be referred to herein as "backside" power rails, each of which may be provided by a respective

metal line on the BS of the substrate **102** (FIG. **1**B) of the IC **110**. For simplicity of illustration, the substrate **102** is omitted from view in FIG. **1**C.

[0034] A local power rail **128** may provide a virtual voltage (virtual VDD) to a standard cell **112**, where the virtual voltage is output to the local power rail **128** by a switch cell **104**. The virtual voltage may be generated by the switch cell **104** based on a global, always-on voltage (VDDG) that is supplied to a global power rail **148** by an external power source, such as the BS power source **116** (FIG. **1**A). The local power rail **128** may thus also be referred to herein as a "normal" or "virtual" (or "virtual-voltage") power rail, and the global power rail **148** may also be referred to herein as an "always-on" power rail. A source-supply power rail **138** may transmit power, such as a source-supply (e.g., negative or ground power supply) voltage VSS to the switch cell **104**. For example, VSS may be zero volts.

[0035] In some embodiments, the switch cell **104** may overlap, in the direction Z, the global power rail **148**, multiple local power rails **128**, and/or multiple source-supply power rails **138**. As an example, the switch cell **104** may be a multi-height switch cell that vertically overlaps, and is electrically connected to, the global power rail **148**.

[0036] Moreover, some of the local power rails **128** may be electrically connected to multiple standard cells **112**, in addition to being electrically connected to the switch cell **104**. As an example, some of the local power rails **128** may extend longitudinally (i.e., longest) in the direction X and may be electrically connected to two standard cells **112** that are spaced apart from each other in the direction X.

[0037] The local power rails **128**, the source-supply power rails **138**, and the global power rail **148** are examples of conductive (e.g., metal) power lines that are included in the BSPDN **118**. These power lines may be arranged in various ways. In some embodiments, the global power rail **148** may be between, in the direction Y, a pair of the local power rails **128**. In other embodiments, the global power rail **148** may be between, in the direction Y, a pair of the source-supply power rails **138**. Accordingly, the global power rail **148** may be referred to herein as a "second power line" that is between and in parallel with a "first power line" and a "third power line," where the first power line and the third power line may be either a pair of the local power rails **128** or a pair of the source-supply power rails **138**.

[0038] FIG. 1D is a schematic block diagram illustrating a contact 150 that is in contact with both a PMOS region 122 of the switch cell 104 (FIG. 1C) and a global power rail 148 of the BSPDN 118. The PMOS region 122 may be, for example, a source/drain (S/D) region of a PMOS transistor, such as a PFET 132. The contact 150 may be a conductive (e.g., metal) contact having an upper surface that contacts a lower surface of the PMOS region 122 and a lower surface that contacts an upper surface of the global power rail 148. According to some embodiments, the contact 150 may be part of the BSPDN 118.

[0039] FIGS. 2A, 3A, 4A, and 5A are example block diagrams of the switch cell **104** of FIG. **1**C. FIGS. 2A, 3A, 4A, and 5A illustrate a switch cell **204**, a switch cell **304**, a switch cell **404**, and a switch cell **504**, respectively. The switch cells **204**, **404** each include multiple PMOS regions **122**, and the switch cells **304**, **504** each include a single PMOS region **122**.

[0040] As shown in FIG. **2**A, the switch cell **204**, which is an example of the switch cell **104** of FIG. **1**C, includes a first PMOS region **122***a* and a second PMOS region **122***b* that are between, in the direction Y, a first local power rail **128***a* and a second local power rail **128***b*. In some embodiments, the first PMOS region **122***a* may be part of (e.g., an S/D region of) a first PFET **132***a* of the switch cell **204**, and the second PMOS region **122***b* may be part of (e.g., an S/D region of) a second PFET **132***b* of the switch cell **204**. The first local power rail **128***a*, the second local power rail **128***b*, and the global power rail **148** may each extend longitudinally in the direction X in parallel with each other.

[0041] The switch cell **204** is free of an NMOS region. Accordingly, no NMOS region is present between, in the direction Y, the first local power rail **128***a* and the second local power rail **128***b*.

Rather, the only MOS regions between the first local power rail **128***a* and the second local power rail **128***b* are the first PMOS region **122***a* and the second PMOS region **122***b*.

[0042] The global power rail **148** may be between (and electrically connected to), in the direction Y, the first PMOS region **122***a* and the second PMOS region **122***b*. For simplicity of description, the term "between" may be used herein, with respect to one or more power rails and one or more adjacent PMOS regions **122**, to describe the horizontal position(s) of the power rail(s) and the PMOS region(s) **122** as shown in a block diagram (e.g., the block diagram of FIG. **2A**) and as shown in further detail in a plan view (e.g., the plan view of FIG. **2B**). It will be understood, however, that the BSPDN **118**, and thus the power rails therein, is at a different vertical level from that of the PMOS region(s) **122**. Accordingly, the term "between," as used herein with respect to one or more power rails and one or more adjacent PMOS regions **122**, does not require that an axis extends in the direction Y through the power rail(s) and the adjacent PMOS region(s) **122** in a cross-sectional view (e.g., the cross-sectional views of FIGS. **2**C and **2**D). Rather, it is sufficient that an axis extends in the direction Y through the power rail(s) and the adjacent PMOS region(s) **122** in a plan view and/or a block diagram.

[0043] According to some embodiments, the global power rail **148** may be at a center point, in the direction Y, of the switch cell **204**. The center point is a point along a line C-C', which is between, in the direction Y, the first PMOS region **122***a* and the second PMOS region **122***b*. The global power rail **148** may thus be centralized in the switch cell **204** and may, in some embodiments, be the only global power rail **148** in the switch cell **204**. A first source-supply power rail **138***a* and a second source-supply power rail **138***b* can be aligned with the line C-C'. The global power rail **148** can thus be between, the direction X, the first source-supply power rail **138***a* and the second source-supply power rail **138***b*.

[0044] In some embodiments, the switch cell **204** may be a multi-height cell. For example, the switch cell **204** may have a double cell height. The switch cell **204** may thus have a first single-height region **234***a* and a second single-height region **234***b* that are adjacent (e.g., that border) each other in the direction Y. The first PMOS region **122***a* may be in the first single-height region **234***a*, and the second PMOS region **122***b* may be in the second single-height region **234***b*. As an example, the first PMOS region **122***a* may extend, in the direction Y, along a majority of a height of the first single-height region **234***a*, and the second PMOS region **122***b* may extend, in the direction Y, along a majority of a height of the second single-height region **234***b*.

[0045] The switch cell **204** may transfer a voltage of the global power rail **148** to the first local power rail **128***a* and/or to the second local power rail **128***b*. For example, the first PMOS region **122***a* may be configured to transfer a voltage of the global power rail **148** to the first local power rail **128***a*, and the second PMOS region **122***b* may be configured to transfer a voltage of the global power rail **148** to the second local power rail **128***b*.

[0046] FIGS. **2B**, **3B**, **4B**, and **5B** are example plan views of the switch cells **204**, **304**, **404**, **504** of FIGS. **2A**, **3A**, **4A**, and **5A**, respectively. As shown in FIG. **2B**, the switch cell **204** may be coupled to the global power rail **148** by a contact **150***a*. For example, the contact **150***a* may be in contact with both the first PMOS region **122***a* and the global power rail **148**. Moreover, the contact **150***a* may be in contact with both the second PMOS region **122***b* and the global power rail **148**. The same contact **150***a* may thus be in contact with both of the PMOS regions **122***a*, **122***b* and may couple the PMOS regions **122***a*, **122***b* to the global power rail **148**. In some embodiments, the switch cell **204** may also be coupled to the global power rail **148** by another contact **150***d* that is spaced apart from the contact **150***a* in the direction X. The contact **150***d*, like the contact **150***a*, may be in contact with the global power rail **148** and with both of the PMOS regions **122***a*, **122***b*. [0047] A contact **150***b* may be in contact with both the first PMOS region **122***a* and the first local power line **128***a*. A contact **150***c* may be in contact with both the second PMOS region **122***b* and the second local power line **128***b*. The four contacts **150***a*-**150***d*, which may be direct backside contacts (DBC), may be referred to herein as "first," "second," "third," and "fourth" contacts,

respectively. Moreover, multiple (e.g., two, three, or more) contacts **150** may be in contact with both the first PMOS region **122***a* and the first local power line **128***a*, and multiple contacts **150** may be in contact with both the second PMOS region **122***b* and the second local power line **128***b*. [0048] The local power rails **128***a*, **128***b* are at/adjacent opposite ends of the switch cell **204**. For example, a first cell boundary **214***a* of the switch cell **204** may overlap the first local power rail **128***a* in the direction Z. Similarly, a second cell boundary **214***b* of the switch cell **204** may overlap the second local power rail **128***b* in the direction Z. The first PMOS region **122***a* may have a first end that is adjacent the global power rail **148**. The second PMOS region **122***b* may have a first end that is adjacent the global power rail **148**, and a second end that is adjacent the second cell boundary **214***b*.

[0049] Gate structures **260** may extend continuously in the direction Y such that they overlap the PMOS regions **122***a*, **122***b*, the global power rail **148**, and the local power rails **128***a*, **128***b* in the direction Z. In contrast, each contact **150** may be relatively short. As an example, each contact **150** may be overlapped by no more than an edge portion of each of the PMOS regions **122***a*, **122***b* in the direction Z. For example, each contact **150** may be overlapped, in the direction Z, by no more than one-quarter of a width, in the direction Y, of a PMOS region **122**. As an example, the contact **150***a* may be overlapped, in the direction Z, by less than one-quarter of a width, in the direction Y, of the first PMOS region **122***a*, and less than one-quarter of a width, in the direction Y, of the second PMOS region **122***b*. In some embodiments, the gate structures **260** may comprise four gate structures that are spaced apart from each other in the direction X.

[0050] FIG. 2C is a cross-sectional view along the line A-A' of FIG. 2B. As shown in FIG. 2C, the first PMOS region **122***a* may have a first width w**1**, in the direction Y, that is wider than a second width w**2**, in the direction Y, of the contact **150***a*. For example, the second width w**2** may be less than 75%, or even less than 65%, of the first width w**1**. The global power rail **148** may have a smaller width, in the direction Y, than the second width w**2**. The second PMOS region **122***b* may also have the first width w**1**. In some embodiments, the switch cell **204** may include only PMOS regions **122** and no NMOS regions. For example, the first PMOS region **122***a* may be a wide PMOS region that may extend into (and thus occupy) a space in the switch cell **204** that would conventionally be occupied by an NMOS region. Likewise, the second PMOS region **122***b* may be a wide PMOS region that may occupy a space in the switch cell **204** that would conventionally be occupied by an NMOS region. Moreover, FIG. 2C further shows that an upper surface of the contact **150***a* may contact both a lower surface of the first PMOS region **122***a* and a lower surface of the second PMOS region **122***b*, and a lower surface of the contact **150***a* may contact an upper surface of the global power rail **148**.

[0051] A vertical axis **224** extends in the direction Z through a center point, in the direction Y, of the contact **150***a* (and a center point, in the direction Y, of the global power rail **148**). The axis **224** is between (e.g., halfway between) the first cell boundary **214***a* and the second cell boundary **214***b*. Though the cell boundaries **214***a*, **214***b* are shown in FIG. **2**B as extending in the direction X, they may also extend in the direction Z, as shown in FIG. **2**C. The cell boundaries **214***a*, **214***b* may thus simultaneously extend both vertically and horizontally.

[0052] FIG. **2D** is a cross-sectional view along the line B-B' of FIG. **2B**. As shown in FIG. **2D**, an upper surface of the contact **150***b* may be in contact with a lower surface of the first PMOS region **122***a*, and a lower surface of the contact **150***b* may be in contact with an upper surface of the first local power rail **128***a*. Similarly, an upper surface of the contact **150***c* may be in contact with a lower surface of the second PMOS region **122***b*, and a lower surface of the contact **150***c* may be in contact with an upper surface of the second local power rail **128***b*.

[0053] FIG. **3**A illustrates a block diagram of the switch cell **304**, which is another example of the switch cell **104** of FIG. **1**C. The switch cell **304** includes a single PMOS region **122** that is between, in the direction Y, a first local power rail **128***a* and a second local power rail **128***b*. The PMOS region **122** may be an S/D region of a transistor **132** (FIG. **1**D), which may be the only

transistor of the switch cell **304**. In some embodiments, the PMOS region **122** may extend, in the direction Y, at least 75% of a distance between the local power rails **128***a*, **128***b*. Moreover, the switch cell **304** may include only the PMOS region **122** and no NMOS region. For example, the PMOS region **122** may extend into (and thus occupy) spaces (e.g., one space on each side of the line C-C') in the switch cell **304** that would conventionally be occupied by NMOS regions. The first local power rail **128***a*, the second local power rail **128***b*, and the global power rail **148** (FIG. **1**D) may each extend longitudinally in the direction X in parallel with each other. The global power rail **148** is omitted from view in FIG. **3**A, as it is covered (overlapped) by the PMOS region **122** in the direction Z.

[0054] The switch cell **304** is free of an NMOS region. Accordingly, no NMOS region is present between, in the direction Y, the first local power rail **128***a* and the second local power rail **128***b*. Rather, the only MOS region between the first local power rail **128***a* and the second local power rail **128***b* is the PMOS region **122**.

[0055] Though not visible in FIG. **3**A, it will be understood that the global power rail **148** is electrically connected to the PMOS region **122**. According to some embodiments, the global power rail **148** may be at a center point, in the direction Y, of the switch cell **304**. The center point is a point along a line C-C', which is between, in the direction Y, opposite ends of the PMOS region **122**. A first source-supply power rail **138***a* and a second source-supply power rail **138***b* can be aligned with the line C-C'. The global power rail **148** can thus be between, the direction X, the first source-supply power rail **138***a* and the second source-supply power rail **138***b*.

[0056] In some embodiments, the switch cell **304** may be a multi-height cell. For example, the switch cell **304** may have a double cell height. The switch cell **304** may thus have a first single-height region **334***a* and a second single-height region **334***b* that are adjacent (e.g., that border) each other in the direction Y. The PMOS region **122** may be in both the first single-height region **334***a* and the second single-height region **334***b*. As an example, the PMOS region **122** may extend, in the direction Y, along a majority of a height of each of the first single-height region **334***a* and the second single-height region **334***b*.

[0057] FIG. **3**B is an example plan view of the switch cell **304**. FIG. **3**C is a cross-sectional view along the line A-A' of FIG. **3**B. FIG. **3**D is a cross-sectional view along the line B-B' of FIG. **3**B. [0058] For simplicity of illustration, FIG. **3**B shows an outline **348** that represents the global power rail **148** (FIG. **3**C) that is overlapped by the PMOS region **122**, as well as an outline **350** that represents the contact **150***a* (FIG. **3**C) that is overlapped by the PMOS region **122**. Because the PMOS region **122** may overlap an entirety of an upper surface of the global power rail **148** and an entirety of an upper surface of the contact **150***a*, however, it will be understood that the global power rail **148** and the contact **150***a* may not be visible in a plan view.

[0059] The switch cell **304** may be coupled to the global power rail **148** by the contact **150***a*. For example, the contact **150***a* may be in contact with both the PMOS region **122** and the global power rail **148**. In some embodiments, the switch cell **304** may also be coupled to the global power rail **148** by another contact **150** (e.g., the contact **150***d* (FIG. **2**B)) that is spaced apart from the contact **150***a* in the direction X.

[0060] A contact **150***b* may be in contact with both the PMOS region **122** and the first local power line **128***a*. A contact **150***c* may be in contact with both the PMOS region **122** and the second local power line **128***b*. Accordingly, the PMOS region **122** may be in contact with each of the contacts **150***a***-150***c*. The PMOS region **122** may thus extend continuously, in the direction Y, from the contact **150***b* to the contact **150***c*. Moreover, multiple (e.g., two, three, or more) contacts **150** may be in contact with both the PMOS region **122** and the first local power line **128***a*, and multiple contacts **150** may be in contact with both the PMOS region **122** and the second local power line **128***b*.

[0061] The local power rails **128***a*, **128***b* are at/adjacent opposite ends of the switch cell **304**. For example, a first cell boundary **314***a* of the switch cell **304** may overlap the first local power rail

**128***a* in the direction Z. Similarly, a second cell boundary **314***b* of the switch cell **304** may overlap the second local power rail **128***b* in the direction Z. The PMOS region **122** may have a first end that is adjacent the first cell boundary **314***a* and a second end that is adjacent the second cell boundary **314***b*. Accordingly, opposite ends of the PMOS region **122** may be adjacent opposite ends, respectively, of the switch cell **304**.

[0062] As shown in FIG. **3**C, the PMOS region **122** may have a third width w**3**, in the direction Y, that is wider than a fourth width w**4**, in the direction Y, of the contact **150***a*. In some embodiments, the global power rail **148** may also have the fourth width w**4**. The fourth width w**4** may be less than half, or even less than one-third, of the third width w3. Because the PMOS region 122 vertically overlaps the entire upper surface of the contact **150***a*, the fourth width w**4** may be narrower than the second width w2 that is shown in FIG. 2C. Also, the PMOS region 122 is the only PMOS region that is in contact with the contact 150a. In some embodiments, the switch cell 304 may include only the PMOS region **122** and no NMOS regions. For example, the PMOS region **122** may be a wide PMOS region that may extend into (and thus occupy) spaces in the switch cell **304** that would conventionally be occupied by NMOS regions. Moreover, FIG. 3C further shows that the entire upper surface of the contact **150***a* may contact a lower surface of the PMOS region **122**, and a lower surface of the contact **150***a* may contact an upper surface of the global power rail **148**. [0063] A vertical axis **324** extends in the direction Z through a center point, in the direction Y, of the contact **150***a* (and a center point, in the direction Y, of the global power rail **148**). The axis **324** is between (e.g., halfway between) the first cell boundary **314***a* and the second cell boundary **314***b*. Though the cell boundaries **314***a*, **314***b* are shown in FIG. **3**B as extending in the direction X, they may also extend in the direction Z, as shown in FIG. 3C. The cell boundaries 314a, 314b may thus simultaneously extend both vertically and horizontally.

[0064] The switch cell **304** may transfer a voltage of the global power rail **148** to the first local power rail **128***a* and/or to the second local power rail **128***b*. For example, the PMOS region **122** may be configured to transfer a voltage of the global power rail **148** to the first local power rail **128***a* and/or the second local power rail **128***b*.

[0065] As shown in FIG. **3**D, an upper surface of the contact **150***b* may be in contact with a lower surface of the PMOS region **122**, and a lower surface of the contact **150***b* may be in contact with an upper surface of the first local power rail **128***a*. Similarly, an upper surface of the contact **150***c* may be in contact with a lower surface of the PMOS region **122**, and a lower surface of the contact **150***c* may be in contact with an upper surface of the second local power rail **128***b*.

[0066] FIGS. 4A and 4B illustrate a block diagram and a plan view, respectively, of the switch cell 404, which is a further example of the switch cell 104 of FIG. 1C. The switch cell 404 is analogous to the switch cell 204 shown in FIGS. 2A and 2B, except that the source-supply power rails 138a, 138b swap places with the local power rails 128a, 128b. Accordingly, the first PMOS region 122a and the second PMOS region 122b of the switch cell 404 are between, in the direction Y, the first source-supply power rail 138a and the second source-supply power rail 138b. The global power rail 148 extends longitudinally in the direction X in parallel with the source-supply power rails 138a, 138b. Moreover, the global power rail 148 is between, in the direction X, the first local power rail 128a and the second local power rail 128b. A first single-height region 434a of the switch cell 404 is analogous to the first single-height region 234a of the switch cell 204 (in that the first PMOS region 122a is therein), and a second single-height region 434b of the switch cell 404 is analogous to the second single-height region 234b of the switch cell 204 (in that the second PMOS region 122b is therein).

[0067] The switch cell **404** is free of an NMOS region. Accordingly, no NMOS region is present between, in the direction Y, the first source-supply power rail **138***a* and the second source-supply power rail **138***b*. Rather, the only MOS regions between the first source-supply power rail **138***a* and the second source-supply power rail **138***b* are the first PMOS region **122***a* and the second PMOS region **122***b*.

[0068] FIGS. **4**C and **4**D are analogous to FIGS. **2**C and **2**D, respectively, except that the source-supply power rails **138***a*, **138***b* swap places with the local power rails **128***a*, **128***b*. Accordingly, a first cell boundary **414***a* may overlap, in the direction Z, the first source-supply power rail **138***a*, and a second cell boundary **414***b* may overlap, in the direction Z, the second source-supply power rail **138***b*. Moreover, an upper surface of the contact **150***b* may contact a lower surface of the first PMOS region **122***a*, and a lower surface of the contact **150***b* may contact an upper surface of the first source-supply region **138***a*. Similarly, an upper surface of the contact **150***c* may contact a lower surface of the second PMOS region **122***b*, and a lower surface of the contact **150***c* may contact an upper surface of the second source-supply region **138***b*. A vertical axis **424** is analogous to the vertical axis **224** in FIGS. **2**C and **2**D.

[0069] FIGS. 5A and 5B illustrate a block diagram and a plan view, respectively, of the switch cell **504**, which is another example of the switch cell **104** of FIG. **1**C. The switch cell **504** is analogous to the switch cell **304** shown in FIGS. **3**A and **3**B, except that the source-supply power rails **138***a*, **138***b* swap places with the local power rails **128***a*, **128***b*. Accordingly, the PMOS region **122** of the switch cell **504** is between, in the direction Y, the first source-supply power rail **138***a* and the second source-supply power rail **138***b*. Moreover, the global power rail **148** is between, in the direction X, the first local power rail **128***a* and the second local power rail **128***b*. A first single-height region **534***a* of the switch cell **504** is analogous to the first single-height region **334***a* of the switch cell **304**, and a second single-height region **534***b* of the switch cell **504** is analogous to the second single-height region **334***b* of the switch cell **304**. The PMOS region **122** is thus in both of the regions **534***a*, **534***b*. Also, FIG. **5**B shows outlines **548**, **550** that are analogous to the outlines **348**, **350** shown in FIG. **3**B.

[0070] The switch cell **504** is free of an NMOS region. Accordingly, no NMOS region is present between, in the direction Y, the first source-supply power rail **138***a* and the second source-supply power rail **138***b*. Rather, the only MOS region between the first source-supply power rail **138***a* and the second source-supply power rail **138***b* is the PMOS region **122**.

[0071] FIGS. 5C and 5D are analogous to FIGS. 3C and 3D, respectively, except that the source-supply power rails **138***a*, **138***b* swap places with the local power rails **128***a*, **128***b*. Accordingly, a first cell boundary **514***a* may overlap, in the direction Z, the first source-supply power rail **138***a*, and a second cell boundary **514***b* may overlap, in the direction Z, the second source-supply power rail **138***b*. Moreover, an upper surface of the contact **150***b* may contact a lower surface of the PMOS region **122**, and a lower surface of the contact **150***b* may contact an upper surface of the PMOS region **122**, and a lower surface of the contact **150***c* may contact the lower surface of the second source-supply region **138***b*. A vertical axis **524** is analogous to the vertical axis **324** in FIGS. **3**C and **3**D.

[0072] Devices 100 (FIG. 1A) according to some embodiments herein may provide various advantages. These advantages may include electrically connecting a PMOS region 122 (FIG. 1D) of a switch cell 104 (FIG. 1C) to a global power rail 148 (FIG. 1D) of a BSPDN 118 (FIG. 1C) by a contact 150 (FIG. 1D) that is relatively short in length, which can be beneficial when forming the contact 150 and can improve performance of a power-gating cell (e.g., the switch cell 104). The use of the short contact 150 may be facilitated by the PMOS region 122 having a relatively wide width such that the PMOS region 122 extends adjacent the contact 150. For example, the PMOS region 122 may occupy a space that would conventionally be occupied by an NMOS region. Moreover, the length of the contact 150 may be further shortened by using a PMOS region 122 that vertically overlaps an entire upper surface of the contact 150, as shown in FIGS. 3C and 5C. The advantages may also include reducing leakage by using a switch cell 104 that includes one or more PMOS regions 122 and does not include any NMOS regions. As a result, the switch cell 104 may provide efficient power gating.

[0073] Example embodiments are described herein with reference to the accompanying drawings.

Many different forms and embodiments are possible without deviating from the teachings of this disclosure and so the disclosure should not be construed as limited to the example embodiments set forth herein. Rather, these example embodiments are provided so that this disclosure will be thorough and complete, and will convey the scope of the present invention to those skilled in the art. In the drawings, the sizes and relative sizes of layers and regions may be exaggerated for clarity. Like reference numbers refer to like elements throughout.

[0074] Example embodiments are described herein with reference to cross-sectional illustrations that are schematic illustrations of idealized embodiments and intermediate structures of example embodiments. As such, variations from the shapes of the illustrations as a result, for example, of manufacturing techniques and/or tolerances, are to be expected. Thus, embodiments herein should not be construed as limited to the particular shapes illustrated herein but may include deviations in shapes that result, for example, from manufacturing.

[0075] It should also be noted that in some alternate implementations, the functions/acts noted in flowchart blocks herein may occur out of the order noted in the flowcharts. For example, two blocks shown in succession may in fact be executed substantially concurrently or the blocks may sometimes be executed in the reverse order, depending upon the functionality/acts involved. Moreover, the functionality of a given block of the flowcharts and/or block diagrams may be separated into multiple blocks and/or the functionality of two or more blocks of the flowcharts and/or block diagrams may be at least partially integrated. Finally, other blocks may be added/inserted between the blocks that are illustrated, and/or blocks/operations may be omitted without departing from the scope of the present invention.

[0076] Unless otherwise defined, all terms (including technical and scientific terms) used herein have the same meaning as commonly understood by one of ordinary skill in the art to which this disclosure belongs. It will be further understood that terms, such as those defined in commonly used dictionaries, should be interpreted as having a meaning that is consistent with their meaning in the context of the relevant art and will not be interpreted in an idealized or overly formal sense unless expressly so defined herein.

[0077] The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the disclosure. As used herein, the singular forms "a," "an," and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms "comprises," "comprising," "includes," and/or "including," when used in this specification, specify the presence of the stated features, steps, operations, elements, but do not preclude the presence or addition of one or more other features, steps, operations, elements, components, and/or groups thereof. [0078] It will be understood that when an element is referred to as being "coupled," "connected," or "responsive" to, or "on," another element, it can be directly coupled, connected, or responsive to, or on, the other element, or intervening elements may also be present. In contrast, when an element is referred to as being "directly coupled," "directly connected," or "directly responsive" to, or "directly on," another element, there are no intervening elements present. As used herein, the term "and/or" includes any and all combinations of one or more of the associated listed items. Moreover, the symbol "/" (e.g., when used in the term "source/drain") will be understood to be equivalent to the term "and/or."

[0079] It will be understood that although the terms "first," "second," etc. may be used herein to describe various elements, these elements should not be limited by these terms. These terms are only used to distinguish one element from another. Thus, a first element could be termed a second element without departing from the teachings of the present embodiments.

[0080] Spatially relative terms, such as "beneath," "below," "lower," "above," "upper," and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. It will be understood that the spatially relative terms are intended to encompass different orientations of the device in use or operation in

addition to the orientation depicted in the figures. For example, if a device in the figures is turned over, elements described as "below" or "beneath" other elements or features would then be oriented "above" the other elements or features. Thus, the term "below" can encompass both an orientation of above and below. The device may be otherwise oriented (e.g., rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may be interpreted accordingly. [0081] Many different embodiments have been disclosed herein, in connection with the above description and the drawings. It will be understood that it would be unduly repetitious and obfuscating to literally describe and illustrate every combination and subcombination of these embodiments. Accordingly, the present specification, including the drawings, shall be construed to constitute a complete written description of all combinations and subcombinations of the embodiments described herein, and of the manner and process of making and using them, and shall support claims to any such combination or subcombination.

[0082] The above-disclosed subject matter is to be considered illustrative, and not restrictive, and the appended claims are intended to cover all such modifications, enhancements, and other embodiments, which fall within the scope of the present invention. Thus, to the maximum extent allowed by law, the scope is to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing detailed description.

# **Claims**

- **1**. A semiconductor device comprising: a power-gating cell comprising a p-type metal-oxide-semiconductor (PMOS) region; a backside (BS) global power rail; and a contact that is in contact with both the PMOS region and the BS global power rail, wherein the power-gating cell is free of an n-type metal-oxide-semiconductor (NMOS) region.
- **2**. The semiconductor device of claim 1, wherein the BS global power rail extends longitudinally in a first direction, wherein the contact extends longitudinally in a second direction that is perpendicular to the first direction, and wherein the PMOS region is wider, in the second direction, than the contact.
- **3.** The semiconductor device of claim 2, further comprising a first BS local power rail and a second BS local power rail that extend longitudinally in the first direction in parallel with the BS global power rail, wherein the BS global power rail is between, in the second direction, the first BS local power rail and the second BS local power rail.
- **4**. The semiconductor device of claim 3, further comprising a second contact that is in contact with both the PMOS region and the first BS local power rail.
- **5.** The semiconductor device of claim 4, further comprising a third contact that is in contact with both the PMOS region and the second BS local power rail, wherein the BS global power rail is less than half as wide, in the second direction, as the PMOS region.
- **6**. The semiconductor device of claim 4, wherein the power-gating cell further comprises a second PMOS region that is in contact with the contact, wherein the BS global power rail is less than 75% as wide, in the second direction, as the second PMOS region, and wherein the semiconductor device further comprises a third contact that is in contact with both the second PMOS region and the second BS local power rail.
- 7. The semiconductor device of claim 2, further comprising a first BS source-supply power rail and a second BS source-supply power rail that extend longitudinally in the first direction in parallel with the BS global power rail, wherein the BS global power rail is between, in the second direction, the first BS source-supply power rail and the second BS source-supply power rail.
- **8**. The semiconductor device of claim 7, further comprising a second contact that is in contact with both the PMOS region and the first BS source-supply power rail.
- **9**. The semiconductor device of claim 8, further comprising a third contact that is in contact with

both the PMOS region and the second BS source-supply power rail, wherein the BS global power rail is less than half as wide, in the second direction, as the PMOS region.

- **10**. The semiconductor device of claim 8, wherein the power-gating cell further comprises a second PMOS region that is in contact with the contact, wherein the BS global power rail is less than 75% as wide, in the second direction, as the second PMOS region, and wherein the semiconductor device further comprises a third contact that is in contact with both the second PMOS region and the second BS source-supply power rail.
- 11. A semiconductor device comprising: a power-gating cell comprising a p-type metal-oxide-semiconductor (PMOS) region; a backside power delivery network (BSPDN) comprising a first power line, a second power line, and a third power line that extend longitudinally in a first direction in parallel with each other, wherein the second power line comprises a global power line that is between the first power line and the third power line in a second direction that is perpendicular to the first direction; a first contact that extends longitudinally in the second direction and is in contact with both the PMOS region and the global power line, wherein the PMOS region is wider, in the second direction, than the first contact; a second contact that is in contact with both the PMOS region and the first power line; and a third contact that is in contact with the third power line.
- **12**. The semiconductor device of claim 11, wherein the PMOS region extends continuously in the second direction from the second contact to the third contact.
- **13**. The semiconductor device of claim 11, further comprising a second PMOS region that is in contact with the first contact and the third contact.
- **14**. The semiconductor device of claim 11, further comprising a fourth contact that is in contact with both the PMOS region and the global power line, wherein a center point, in the second direction, of the power-gating cell overlaps the global power line in a third direction that is perpendicular to the first direction and the second direction.
- **15**. The semiconductor device of claim 11, wherein the first power line and the third power line comprise respective local power lines of the BSPDN, and wherein the first contact, the second contact, and the third contact are part of the BSPDN.
- **16**. The semiconductor device of claim 11, wherein the first power line and the third power line comprise respective source-supply power lines of the BSPDN, and wherein the first contact, the second contact, and the third contact are part of the BSPDN.
- 17. A semiconductor device comprising: a switch cell comprising a transistor; a first backside (BS) power rail, a second BS power rail, and a third BS power rail that are electrically connected to the transistor, wherein the second BS power rail is an always-on BS power rail; a first contact that is in contact with both the always-on BS power rail and the transistor; a second contact that is in contact with both the first BS power rail and the transistor; and a third contact that is in contact with both the third BS power rail and the transistor.
- **18**. The semiconductor device of claim 17, wherein the first BS power rail and the third BS power rail comprise respective local power rails that are electrically connected to the transistor.
- **19**. The semiconductor device of claim 17, wherein the first BS power rail and the third BS power rail comprise respective source-supply power rails that are electrically connected to the transistor.
- **20**. The semiconductor device of claim 17, wherein the switch cell is a multi-height switch cell having a double cell height, wherein the transistor is a p-type metal-oxide-semiconductor (PMOS) transistor, wherein opposite ends of the PMOS transistor are adjacent opposite ends, respectively, of the multi-height switch cell, and wherein the PMOS transistor is the only transistor of the multi-height switch cell.