# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication

Kind Code

All
Publication Date

Inventor(s)

August 21, 2025

YAN; Hung-Jung et al.

## SEMICONDUCTOR MEMORY STRUCTURE

### **Abstract**

A semiconductor memory structure includes: a first conductive wire structure and a second conductive wire structure disposed over a semiconductor substrate; a first spacer structure immediately adjacent to a first side of the first conductive wire structure; a second spacer structure immediately adjacent to a second side of the second conductive wire structure, wherein each of the first spacer structure and the second spacer structure includes an air gap; a first dielectric strip and a second dielectric strip extending across the first conductive wire structure and the second conductive wire structure; a first contact plug disposed in a space defined by the first conductive wire structure, the second conductive wire structure, the first dielectric strip and the second dielectric strip; and a first conductive pad disposed over the first contact plug, wherein the first conductive pad partially covers both the first spacer structure and the second spacer structure.

Inventors: YAN; Hung-Jung (Tainan City, TW), TSENG; Ling-Chun (Taichung City, TW),

WANG; Chun-Chieh (Taichung City, TW), OU YANG; Tzu-Ming (Taichung

City, TW)

**Applicant: Winbond Electronics Corp.** (Taichung City, TW)

Family ID: 1000008589783

Appl. No.: 19/203712

Filed: May 09, 2025

# **Related U.S. Application Data**

parent US division 17358165 20210625 parent-grant-document US 12322698 child US 19203712

### **Publication Classification**

Int. Cl.: H01L23/528 (20060101); H01L21/768 (20060101); H01L23/522 (20060101); H10B12/00 (20230101)

**U.S. Cl.:** 

CPC **H01L23/528** (20130101); **H01L21/76802** (20130101); **H01L21/76877** (20130101); **H01L23/5226** (20130101); **H10B12/30** (20230201);

# **Background/Summary**

CROSS REFERENCE TO RELATED APPLICATIONS [0001] This application is a divisional application of U.S. application Ser. No. 17/358,165, filed on Jun. 25, 2021, entitled "SEMICONDUCTOR STRUCTURE AND METHOD FOR FORMING THE SAME, the entirety of which is incorporated by reference herein.

### BACKGROUND

Field of the Disclosure

[0002] The present disclosure relates to a method for forming a semiconductor memory structure, and in particular, it relates to Dynamic Random Access Memory.

DESCRIPTION OF THE RELATED ART

[0003] In order to increase DRAM density and improve its performances, existing technologies for fabricating DRAM devices continue focusing on scaling down the DRAM size.

**SUMMARY** 

[0004] The semiconductor memory structure includes a first conductive wire structure and a second conductive wire structure disposed over a semiconductor substrate, a first spacer structure immediately adjacent to a first side of the first conductive wire structure, and a second spacer structure immediately adjacent to a second side of the second conductive wire structure. Each of the first spacer structure and the second spacer structure comprises an air gap. The semiconductor memory structure also includes a first dielectric strip and a second dielectric strip extending across the first conductive wire structure and the second conductive wire structure, a first contact plug disposed in a space defined by the first conductive wire structure, the second conductive wire structure, the first dielectric strip and the second dielectric strip, and a first conductive pad disposed over the first contact plug. The first conductive pad partially covers both the first spacer structure and the second spacer structure.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0005] In accordance with some embodiments of the present disclosure, it can be further understood by reading the subsequent detailed description and examples with references made to the accompanying drawings, wherein:

[0006] FIGS. **1**A through **1**J illustrate plan views of forming a semiconductor memory structure at various stages.

[0007] FIGS. **1**A-**1** through **1**J-**1**, FIGS. **1**A-**2** through **1**J-**2** and FIG. **1**A-**3** through **1**J-**3** illustrate cross-sectional views of forming a semiconductor memory structure at various stages.

[0008] FIGS. **1**C-**4** through **1**J-**4** illustrate cross-sectional views of forming a semiconductor memory structure at various stages.

[0009] FIG. 2 and FIG. 3 illustrate plan views of semiconductor memory structures.

[0010] FIG. **2-1** and FIG. **3-1** illustrate cross-sectional views of semiconductor memory structures. DETAILED DESCRIPTION

[0011] The present disclosure is described in detail with reference to the figures of the embodiments, can be embodied in a wide variety of implements and is not limited to embodiments

described in the disclosure. The thickness of the layers and regions in the figures may be enlarged for clarity, and the same or similar reference numbers in the figures are denoted as the same or similar elements.

[0012] FIGS. **1**A through **1**J-**4** illustrate schematic diagrammatic views of forming a semiconductor memory structure **100** at various stages. For ease of illustration, FIGS. **1**A through **1**J illustrate reference directions, in that a first direction D**1** is a channel extending direction, a second direction D**2** is a gate extending direction (or a word-line extending direction), and a third direction D**3** is a bit-line extending direction. The first direction D**1** is not perpendicular to the second direction D**2**. The second direction D**2** is substantially perpendicular to the third direction D**3**.

[0013] FIGS. **1**A through **1**J further illustrate reference cross-sections, in that cross-section A-A is a plane that is parallel with the gate extending direction (i.e., the second direction D**2**) and passes through between adjacent gate structures, cross-section B-B is a plane that is parallel with and passes through the gate extending direction, cross-section C-C is a plane that is parallel with the channel extending direction (i.e., the first direction D**1**) and passes through conductive strips (shown in FIG. **1**C), cross-section D-D is a plane that is parallel with the channel extending direction and passes through between adjacent conductive strips.

[0014] FIGS. 1A-1 through 1J-1 illustrate cross-sectional views of the semiconductor memory structure 100 taken along cross-section A-A shown in FIGS. 1A through 1J. FIGS. 1A-2 through 1J-2 illustrate cross-sectional views of the semiconductor memory structure 100 taken along cross-section B-B shown in FIGS. 1A through 1J. FIGS. 1A-3 through 1J-3 illustrate cross-sectional views of the semiconductor memory structure 100 taken along cross-section C-C shown in FIGS. 1A through 1J. FIGS. 1C-4 through 1J-4 illustrate cross-sectional views of the semiconductor memory structure 100 taken along cross-section D-D shown in FIGS. 1C through 1J. [0015] As shown in FIGS. 1A, 1A-1, 1A-2 and 1A-3, the semiconductor memory structure 100 includes a semiconductor substrate 102, an isolation structure 106, gate structures 112, conductive wire contact structures 120, conductive wire structures 126, spacer structures 138 and dielectric strips 146. For the sake of clarity, some features are not shown in FIG. 1A, but can be seen in FIGS. 1A-1, 1A-2, and 1A-3.

[0016] The semiconductor substrate **102** includes active regions **104**, isolation regions and chop regions. The active regions **104** are semiconductor blocks that extend in the first direction D**1**. The isolation regions extend in the first direction D**1**, thereby dividing the semiconductor substrate **102** into multiple semiconductor strips (not shown). The chop regions are disposed corresponding to the semiconductor strips and cut the semiconductor strips into multiple active regions **104**. As a result, each of the active regions **104** is defined by two isolation regions and two chop regions. Neighboring chop regions arranged in the second direction D**2** may be staggered, or they do not overlap one another.

[0017] An isolation structure **106** is formed in the isolation regions and the chop regions. The isolation structure **106** extends a distance downward from the upper surface of the semiconductor substrate **102** and surrounds and electrically isolates the active regions **104**. The isolation structure **106** includes a lining layer **108** and an insulating material **110**. The lining layer **108** lines between the insulating material **110** and the active regions **104**. The lining layer **108** may be made of dielectric material such as silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof. The insulating material **110** may be made of dielectric material such as silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof.

[0018] Gate structures are formed in the semiconductor substrate **102**. The gate structures **112** extend in the second direction **D2** and are arranged in parallel in the third direction **D3**. The gate structures **112** are configured as the word lines of the resulting semiconductor memory device and also referred to as buried word lines (BWL). The gate structures **112** extend alternatingly through the active regions **104** and the isolation structure **106**. Two gate structures **112** extend through a

single active region **104**, and two gate structures **112** extend through chop regions which are on the opposite sides of this active region **104**. The gate structure **112** includes a gate dielectric layer **114**, a gate electrode layer **116**, and a capping layer **118**. The gate dielectric layer **114** lines between the gate electrode layer **116** and the active regions **104** (or the isolation structure **106**) and lines between the capping layer **118** and the active regions **104** (or the isolation structure **106**). [0019] In some embodiments, the gate dielectric layer **114** is made of silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), high-k dielectric material, and/or a combination thereof. In some embodiments, the gate electrode layer **116** is made of conductive material such as semiconductor material (such as polysilicon), metal material (such as tungsten (W), aluminum (Al), copper (Cu), cobalt (Co), or ruthenium (Ru)), or metal nitride (such as titanium nitride (TiN) or tantalum nitride (TaN)), and/or a combination thereof. In some embodiments, the capping layer **118** is made of dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), silicon oxide (SiO), and/or a combination thereof.

[0020] Conductive wire contact structures **120** are formed over the active regions **104**. The conductive wire contact structures **120** include contact plugs **121** and spacers **122** surrounding the contact plugs **121**. The contact plugs **121** correspond to and contact center portions of the active regions **104**. The center portions of the active regions **104** are source regions or drain regions between adjacent gate structures **112**. The spacer **122** may be configured to separate subsequently formed contact plugs from the contact plugs **121** and separate the subsequently formed contact plugs from the center portions of the active regions **104**.

[0021] In some embodiments, the contact plugs **121** are made of conductive material such as semiconductor material (such as polysilicon), metal material (such as tungsten (W), aluminum (Al), copper (Cu), cobalt (Co), or ruthenium (Ru)), or metal nitride (such as titanium nitride (TiN) or tantalum nitride (TaN)), and/or a combination thereof. In some embodiments, the spacers **122** are made of dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), silicon oxide (SiO), and/or a combination thereof.

[0022] Conductive wire structures **126** are formed over the semiconductor substrate **102**. The conductive wire structures **126** extend in the third direction D**3** and are arranged in parallel in the second direction D**2**. The conductive wire structures **126** are configured as bit lines of the resulting semiconductor memory device. The conductive wire structures **126** include insulating layers **128**, first conductive layers **130** over the insulating layers **128**, second conductive layers **132** over the first conductive layers **130**, third conductive layers **134** over the second conductive layers **132**, and capping layers **136** over the third conductive layers **136**.

[0023] In some embodiments, the insulating layers **128** are made of dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), silicon oxide (SiO), and/or a combination thereof. In some embodiments, the first conductive layers **130** are made of polysilicon, the second conductive layers **132** are made of barrier material such as metal nitride such as titanium nitride (TiN) or tantalum nitride (TaN). Metal silicide may be formed between the first conductive layer **130** and the second conductive layer **132**. In some embodiments, the third conductive layers **134** are made of metal material such as tungsten (W), aluminum (Al), copper (Cu), cobalt (Co), or ruthenium (Ru). In some embodiments, the capping layers **136** are made of dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), silicon oxide (SiO), and/or a combination thereof.

[0024] The conductive wire structures **126** are electrically connected to the center portions of the active regions **104** through the contact plugs **121** of the conductive wire contact structures **120**. For example, portions of the insulating layers **128** directly above the contact plugs **121** are removed such that the first conductive layers **130** of the conductive wire structures **126** are in contact with the contact plugs **121**. In addition, insulating layers **124** and **125** may be formed between the conductive wire structures **126** and the semiconductor substrate **102** (or the isolation structure **106** or the gate structures **112**) such that the conductive material of the conductive wire structures **126** 

may be far away from some other conductive features of the semiconductor memory structure **100**. In some embodiments, the insulating layers **124** and **125** are made of silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof.

[0025] Spacer structures **138** are formed along the opposite sidewalls of the conductive wire structures **126**. The spacer structures **138** are configured to separate following formed contact plugs and the conductive wire structures **126**. The spacer structures **138** include spacers **140**, spacers **142** along the sidewalls of the spacers **140**, and spacers **144** along the sidewalls of the spacers **142**. In some embodiments, the spacers **140**, **142** and **144** are made of dielectric material such as silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof. In some embodiments, the spacers **140** and the spacers **144** are made of the same material. The spacers **142** are made of a different material than the spacers **140** and the spacers **144**. For example, the spacers **140** and the spacers **144** are made of silicon nitride, and the spacers **142** are made of silicon oxide. [0026] Dielectric strips **146** are formed over the semiconductor substrate **102**. The dielectric strips **146** extend in the second direction D2 and are arranged in parallel in the third direction D3. The dielectric strips **146** correspond to and cover the gate structures **112**. The dielectric strips **146** extend across the conductive wire structures **126** and the spacer structures **138**. The top surfaces of the portions of the conductive wire structures **126** and the spacer structures **138** covered by the dielectric strips **146** are located at a lower level than the top surfaces of the portions of the conductive wire structures **126** and the spacer structures **138** exposed from the dielectric strips **146**. In some embodiments, the dielectric strips **146** are made of dielectric material such as silicon nitride (SiN), silicon oxynitride (SiON), silicon oxide (SiO), and/or a combination thereof. [0027] Openings **148** are defined by adjacent dielectric strips **146** and adjacent conductive wire structures **126**. End portions of the active regions **104** are exposed from the openings **148**. The end portions of the active regions **104** are source regions or drain regions which are located outside the adjacent gate structures 112.

[0028] Multiple conductive materials **150**, **152**, **154** and **156** are sequentially formed over the semiconductor substrate **102**, as shown in FIGS. **1B**, **1B-1**. **1B-2** and **1B-3**. The conductive material **150** fills lower portions of the openings **148**. The conductive material **154** is formed along the upper surface of the conductive material **152**, and the sidewalls of upper portions of the openings **148**. The conductive material **154** is further formed along the top surfaces of the spacer structures **138**, the top surfaces of the conductive wire structures **126** and the top surfaces of the dielectric strips **146**. The conductive material **156** is formed over the conductive material **154** and overfills the upper portions of the openings **148**.

[0029] In some embodiments, the conductive material **150** is a semiconductor layer, for example, made of polysilicon. In some embodiments, the conductive material **152** is made of metal silicide such as cobalt silicide (CoSi), nickel silicide (NiSi), titanium silicide (TiSi) or tungsten silicide (W Si). In some embodiments, the conductive material **154** is a barrier layer, for example, made of metal nitride (such as titanium nitride (TiN), tantalum nitride (TaN) or tungsten nitride (WN)). In some embodiments, the conductive material **156** is a metal layer, for example, made of tungsten (W), aluminum (Al), copper (Cu), titanium (Ti), or tantalum (Ta).

[0030] A first patterning process is performed on the conductive materials **154** and **156** to form multiple conductive strips **162**, as shown in FIGS. **1**C, **1**C-**1**, **1**C-**2**, **1**C-**3** and **1**C-**4**. The first patterning process includes forming patterned mask layers **160** over the conductive material **156**. The patterned mask layers **160** are patterned photoresist layers formed by a photolithography process or patterned hard mask layers formed by depositing a dielectric material followed by photolithography and etching processes.

[0031] The first patterning process also includes recessing portions of the conductive materials **154** and **156** uncovered by the patterned mask layers **160** using an etching process, thereby forming the conductive strips **162** and trenches **158** between the conductive strips **162**. The etching process

further recesses portions of the spacer structures **138**, the conductive wire structures **126** and the dielectric strips **146** uncovered by the patterned mask layers **160**.

[0032] The conductive strips **162** extend in the first direction D**1** and are arranged in parallel in the second direction D2. The conductive strips **162** are located over the top surfaces of the conductive wire structures **126** and the top surfaces of the dielectric strips **146**. The conductive strips **162** and the conductive wire structures **126** may have the same pitch **P1** in the second direction **D2**. [0033] Portions of the conductive materials **150**, **152**, **154** and **156** formed in the openings **148** (FIGS. 1A, 1A-1 and 1A-3) may be used as contact plugs 164 of the semiconductor memory structure **100**. The contact plugs **164** correspond to and contact the end portions of the active regions **104**. Each of the contact plugs **164** is at least partially covered by the conductive strips **162**. [0034] After forming the conductive strips **162**, the patterned mask layers **160** are removed. Next, a fill layer **166** is formed over the semiconductor memory structure **100**, as shown in FIGS. **1**D**-1**, **1**D**-2**, **1**D**-3** and **1**D**-4**. The fill layer **166** is not illustrated in FIG. **1**D for the sake of clarity. The fill layer **166** fills the trenches **158** and covers the conductive strips **162**. The fill layer **166** may provide a planar upper surface for a following photolithography process. In some embodiments, the fill layer **166** is of the dielectric material such as silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof. In some embodiments, the fill layer **166** and the spacers **142** are made of the same material such as silicon oxide. There is an interface between the fill layer **166** and the spacers **142** for the sake of clarity. However, there may be no interface therebetween.

[0035] A second patterning process is performed on the conductive materials **154** and **156**. The second patterning process includes forming patterned mask layers 168 over the fill layer 166, as shown in FIGS. 1E, 1E-1, 1E-2, 1E-3 and 1E-4. The patterned mask layers 168 are patterned photoresist layers formed by a photolithography process or patterned hard mask layers formed by depositing a dielectric material followed by photolithography and etching processes. Alternatively, the patterned mask layers **168** are made of spin-on coating carbon. The patterned mask layers **168** extend in the second direction D2 and are arranged in parallel in the third direction D3. The patterned mask layers 168 are staggered (e.g., they do not overlap) with the dielectric strips 146 and cover the contact plugs **164**. The patterned mask layers **168** may also not cover portions of the barrier layer **154** formed along the sidewalls of the dielectric structures **146**. The patterned mask layers **168** and the dielectric strips **146** may have the same pitch P**2** in the third direction D**3**. [0036] The second patterning process also includes removing portions of the fill layer **166** uncovered by the patterned mask layers **168** using an etching process. The etching process further removes portions of the conductive strips **162** uncovered by the patterned mask layers **168** such that the conductive strips **162**, including the conductive materials **154** and **156**, are cut into multiple conductive pads 172, as shown in FIGS. 1F, 1F-1, 1F-2, 1F-3 and 1F-4. The fill layer 166 and the patterned mask layers **168** are not shown in FIG. **1**F for the sake of clarity. The etching process also recesses portions of the dielectric strips **146** uncovered by the patterned mask layers **168** such that the etched conductive material **156** protrudes from between the dielectric strips **146**. In addition, the etching process also recesses the conductive material **154** such that the etched conductive material **156** protrudes from the conductive material **154**, as shown in FIG. **1F-3**. [0037] Each of the conductive pads **172** corresponds to and partially covers each of the contact plugs **164**. Some of the conductive pads **172** partially cover both the conductive wire structures **126** and the spacer structures **138**. Although FIG. **1**F illustrates that some of the conductive pads **172** cover neither the conductive wire structures **126** nor the spacer structures **138**, in some embodiments those conductive pads 172 may cover the spacer structures 138 but not the conductive wire structures 126. This will be discussed in detail later. In some embodiments, none of the conductive pads **172** cover the dielectric strips **146**. [0038] An etching process is performed on the semiconductor memory structure **100** to remove the

patterned mask layers 168, as shown in FIGS. 1G, 1G-1, 1G-2, 1G-3 and 1G-4. Next, an etching

process is performed on the semiconductor memory structure **100** to remove the fill layer **166** and the spacers **142** of the spacer structures **138**, as shown in FIGS. **1H**, **1H-1**, **1H-2**, **1H-3** and **1H-4**. In some embodiments, because the fill layer **166** and the spacers **142** are made of the same material, the fill layer **166** and the spacers **142** are consecutively removed with the same etching tool. In some embodiments, the etching process is a wet etching process. Gaps **174** are formed between the spacers **140** and the spacers **144** by removing the spacers **142**. The gaps **174** are not shown in FIG. **1H** for the sake of clarity. The bottom surfaces of the gaps **174** may be located at a lower level than the first conductive layer **130** and between the bottom surface and the top surface of the conductive material **150**.

[0039] A protection layer **176** is formed over the semiconductor memory structure **100**, as shown in FIGS. **11-1**, **11-2**, **11-3** and **11-4**. The protection layer **176** is not shown in FIG. **11** for the sake of clarity. The protection layer **176** surrounds and covers the conductive pads **172**. The protection layer **176** further covers the spacer structures **138** and seals the gaps **174**. The sealed gaps **174** are formed into air gaps **178**. The spacer structures including the air gaps **178** are referred to as spacer structures **138**′.

[0040] Because the spacer structures **138**′ include air gaps **178**, the overall capacitance of the spacer structures **138**′ can be reduced, which in turn reduced the parasitic capacitance between the contact plugs **164** and the conductive wire structures **126**. Therefore, the performance of the resulting semiconductor memory device can be enhanced.

[0041] A dielectric structure **180** is formed over the semiconductor memory structure **100** and capacitors **182** are formed in the dielectric structure **180**, as shown in FIGS. **1J**. **1J-1**, **1J-2**, **1J-3** and **1J-4**. The capacitors **182** pass through the dielectric structure **180** and the protection layer **176** to land on the conductive pads **172**. In some embodiments, the dielectric structure **180** includes multiple dielectric materials such as silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), and/or a combination thereof. The capacitors **182** may include bottom electrode layers **184** in contact with the conductive pads **172**, capacitor dielectric layers **186** over the bottom electrode layer **182**, and top electrode layers **188** over the capacitor dielectric layer **186**. The bottom electrode layers **184** of the capacitors **182** are electrically coupled with the end portions of the active regions **104** through the conductive pads **172** and the contact plugs **162**.

[0042] Additional components (such as an interconnect structure, a periphery circuitry, and/or another applicable component) may be formed over the semiconductor memory structure **100**, thereby producing a semiconductor memory device. In some embodiments, the semiconductor memory device is DRAM.

[0043] In accordance with the embodiments of the present disclosure, the fill layer **166** and the spacers **142** are consecutively removed using the same etching tool to form the air gaps **178**, which may omit one etching process and the time period for transferring the semiconductor memory structure. As a result, the manufacturing productivity of the semiconductor memory device can be increased. In addition, the total time of the etching process may be decreased, thereby reducing the negative effect on the conductive pads **172** and/or the contact plugs **164** by the etching process. Furthermore, the transferring of the semiconductor memory structure between different etching tools may be prevented, thereby avoiding the conductive materials from exposing to an oxygencontaining ambient.

[0044] The materials, processes and configurations described above with respect to the embodiments of FIGS. 1A through 1J-4 may be implemented to the embodiments of FIG. 2. FIGS. 2-1 illustrates a cross-sectional view of a semiconductor memory structure 200 taken along cross-section A1-A1 shown in FIG. 2. FIG. 2 illustrates the semiconductor memory structure 200 that is similar to the semiconductor memory structure 100 of FIG. 11. FIG. 2 further shows the spacer 140 and the spacer 144 of the spacer structures 138′ and the air gap 178 interposing the spacer 140 and the spacer 144 to illustrate the configuration of the conductive pads 172 and the spacer structures 138′. FIG. 2 shows a conductive wire structure 126.sub.1 and a conductive wire structure 126.sub.2

and a spacer structure **138**.sub.1' and a spacer structure **138**.sub.2' immediately adjacent to the conductive wire structure **126**.sub.2 respectively. FIG. **2** further shows contact plugs **164**.sub.1, **164**.sub.2 and **164**.sub.3 between the spacer structure **138**.sub.1' and the spacer structure **138**.sub.2' and conductive pads **172**.sub.1, **172**.sub.2 and **172**.sub.3 disposed over the contact plugs **164**.sub.1, **164**.sub.2 and **164**.sub.3 respectively. [0045] The conductive pads **172**.sub.1, **172**.sub.2 and **172**.sub.3 are sequentially arranged in a direction that is opposite to the first direction **D1**. The contact plugs **164**.sub.1, **164**.sub.2 and **164**.sub.3 are sequentially arranged in the third direction **D3**. In the plan view, the overlapping area of the conductive pad **172**.sub.2 and the contact plug **164**.sub.2 is greater than the overlapping area of the conductive pad **172**.sub.1 and the contact plug **164**.sub.1 and the overlapping area of the conductive pad **172**.sub.3 and the contact plug **164**.sub.3.

[0046] The conductive pad 172.sub.1 partially covers the conductive wire structure 126.sub.1 and the spacers 140 and 144 and the air gap 178 of the spacer structure 138.sub.1′. The conductive pad 172.sub.1 cover neither the conductive wire structure 126.sub.2 nor the spacer structure 138.sub.2′. The conductive pad 172.sub.2 partially covers the spacer 144 of the spacer structure 138.sub.1′ and the spacer 144 of the spacer structure 138.sub.2′. The conductive pad 172.sub.2 does not cover the conductive wire structures 126.sub.1 and 126.sub.2. The conductive pad 172.sub.2 does not cover the spacer 140 and the air gap 178 of the spacer structures 138.sub.1′ and 138.sub.2′. The conductive pad 172.sub.3 partially covers the conductive wire structure 126.sub.2 and the spacers 140 and 144 and the air gap 178 of the spacer structure 138.sub.2′. The conductive pad 172.sub.3 covers neither the conductive wire structure 126.sub.1 nor the spacer structure 138.sub.1′. [0047] FIGS. 3-1 illustrates a cross-sectional view of a semiconductor memory structure 300 taken along cross-section A1-A1 shown in FIG. 3. FIG. 3 illustrates the semiconductor memory structure 300 that is similar to the semiconductor memory structure 200 of FIG. 2, except the spacer 144 and the air gap 178 have annular profiles.

[0048] After forming the dielectric strips **146**, the spacers **142** and **144** (FIG. **1**A-**1**) are formed in the openings **148** which are defined by the dielectric strips **146** and the conductive wire structures **126**. As shown in FIG. **3**, the spacers **144** and the air gaps **178** (formed by removing the spacers **142**) continuously extend along the sidewalls of the dielectric strips **146** and the sidewalls of the spacers **140**. The spacers **144** and the air gaps **178** have annular profiles. The conductive pad **172**.sub.2 also partially covers portions of the spacer **144** and the air gap **178** along the dielectric strips **146**.

[0049] As described above, the embodiments of the present disclosure provide the spacer structure including the air gap, which is formed by consecutively removing the fill layer and the spacer. Therefore, the manufacturing productivity of the semiconductor memory device can be increased. In addition, the negative effect on the conductive material by the etching process can be reduced and the conductive materials are avoided from exposing to an oxygen-containing ambient. [0050] While the disclosure has been described by way of example and in terms of the preferred embodiments, it should be understood that the disclosure is not limited to the disclosed embodiments. On the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.

### **Claims**

1. A semiconductor memory structure, comprising: a first conductive wire structure and a second conductive wire structure disposed over a semiconductor substrate; a first spacer structure immediately adjacent to a first side of the first conductive wire structure; a second spacer structure immediately adjacent to a second side of the second conductive wire structure, wherein each of the

first spacer structure and the second spacer structure comprises an air gap; a first dielectric strip and a second dielectric strip extending across the first conductive wire structure and the second conductive wire structure; a first contact plug disposed in a space defined by the first conductive wire structure, the second conductive wire structure, the first dielectric strip and the second dielectric strip; and a first conductive pad disposed over the first contact plug, wherein the first conductive pad partially covers both the first spacer structure and the second spacer structure.

- 2. The semiconductor memory structure as claimed in claim 1, further comprising: a third dielectric strip extending across the first conductive wire structure and the second conductive wire structure; a second contact plug disposed in a space defined by the first conductive wire structure, the second conductive wire structure, the first dielectric strip and the third dielectric strip; and a second conductive pad disposed over the second contact plug, wherein a first overlapping area of the first conductive pad and the first contact plug is greater than a second overlapping area of the second conductive pad and the second contact plug.
- **3**. The semiconductor memory structure as claimed in claim 1, wherein the first conductive pad overlaps neither the first conductive wire structure nor the second conductive wire structure.
- **4**. The semiconductor memory structure as claimed in claim 1, wherein the first conductive pad overlaps neither the first dielectric strip nor the second dielectric strip.
- **5.** The semiconductor memory structure as claimed in claim 1, wherein the first conductive pad partially overlaps the air gap of the first spacer structure and the air gap of the second spacer structure.
- **6**. The semiconductor memory structure as claimed in claim 1, wherein the air gap of the first spacer structure and the air gap of the second spacer structure are a connected to each other.
- 7. The semiconductor memory structure as claimed in claim 1, wherein each of the first spacer structure and the second spacer structure comprises: a first spacer and a second spacer interposed by the air gap.
- **8.** The semiconductor memory structure as claimed in claim 7, wherein the second spacer of the first spacer structure and the second spacer of the second spacer structure are made of a continuous dielectric material.
- **9.** The semiconductor memory structure as claimed in claim 1, wherein the first spacer structure includes a first spacer and a second spacer, and wherein the second spacer covers a topmost surface and a sidewall of an insulating layer under the first conductive wire structure.
- **10**. The semiconductor memory structure as claimed in claim 9, wherein a bottommost surface of the second spacer is level with a bottommost surface of the insulating layer.
- **11**. The semiconductor memory structure as claimed in claim 1, wherein the second spacer structure includes a first spacer and a second spacer, and wherein the second spacer covers a topmost surface and a sidewall of an insulating layer under the second conductive wire structure.
- **12**. The semiconductor memory structure as claimed in claim 11, wherein a bottommost surface of the second spacer is level with a bottommost surface of the insulating layer.
- **13**. The semiconductor memory structure as claimed in claim 1, further comprising isolation structures directly under the first conductive wire structure and the second conductive wire structure.
- **14.** The semiconductor memory structure as claimed in claim 13, wherein each of the isolation structures comprises a lining layer and an insulating material.
- **15**. The semiconductor memory structure as claimed in claim 14, wherein the lining layer and the insulating material are made of silicon oxide (SiO), silicon nitride (SiN), silicon oxynitride (SiON), or a combination thereof.
- **16**. The semiconductor memory structure as claimed in claim 1, wherein the first contact plug is made of semiconductor material, metal material, metal nitride, or a combination thereof.
- **17**. The semiconductor memory structure as claimed in claim 1, wherein the first dielectric strip and the second dielectric strip are made of silicon nitride (SiN), silicon oxynitride (SiON), silicon

oxide (SiO), or a combination thereof. **18**. The semiconductor memory structure as claimed in claim 1, wherein the first spacer structure, the second spacer structure, and the air gap have annular profiles.