# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250265987 A1 August 21, 2025 GU; Chaohui et al.

# PIXEL DRIVING CIRCUIT AND DRIVING METHOD THEREOF, AND DISPLAY APPARATUS

# Abstract

Disclosed are a pixel driving circuit and a driving method thereof, and a display apparatus, the circuit includes a driving transistor; a storage capacitor; an initializing unit configured to transmit an initialization voltage to a second node to charge the storage capacitor; a threshold compensation unit configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at a first frequency and update a potential of the second node; a data writing unit configured to transmit a data signal to a first node; a reset unit configured to reset a potential of the first node in response to a second scanning signal scanned at a second frequency; a light emitting control unit configured to control light emission of an organic light emitting diode; the second frequency being N times the first frequency, N being an integer greater than or equal to 1.

Inventors: GU; Chaohui (Shanghai, CN), TIAN; Zhen (Shanghai, CN), LI;

Haozhe (Shanghai, CN)

**Applicant:** Everdisplay Optronics (Shanghai) Co., Ltd. (Shanghai, CN)

Family ID: 1000008577809

Assignee: Everdisplay Optronics (Shanghai) Co., Ltd. (Shanghai, CN)

Appl. No.: 18/699907

Filed (or PCT

June 28, 2023

Filed):

PCT No.: PCT/CN2023/103028

**Foreign Application Priority Data** 

CN 202211391874.5 Nov. 08, 2022

# **Publication Classification**

Int. Cl.: G09G3/3233 (20160101); G09G3/3266 (20160101)

U.S. Cl.:

CPC

**G09G3/3233** (20130101); **G09G3/3266** (20130101); G09G2300/0408 (20130101); G09G2300/0819 (20130101); G09G2300/0842 (20130101); G09G2300/0847 (20130101); G09G2310/08 (20130101); G09G2320/0247 (20130101); G09G2340/0435 (20130101)

# **Background/Summary**

#### **TECHNICAL FIELD**

[0001] The present disclosure relates to the technical field of display technology, and particularly, to a pixel driving circuit and a driving method thereof, and a display apparatus.

#### **BACKGROUND**

[0002] Organic light emitting display (OLED), with the advantages of all-solid-state, self-emitting, wide viewing angle, wide color gamut, fast response speed, high luminous efficiency, high brightness, high contrast, ultra-thin, ultra-light, low power consumption, wide range of operating temperature, ability to produce large-sized and flexible panels, and simple manufacturing process, etc., is able to achieve flexible display in a true sense and have gained more and more attention form the market in recent years.

[0003] In the related art, in static image scenarios, reducing the refresh rate can significantly reduce power consumption of the panel. However, at a low refresh rate, the hysteresis effect of the driving transistor will bring about a change in intra-frame current; the leakage of switching a transistor will cause the gate potential of the driving transistor to change, which results in a change in intra-frame current; and a cross-voltage delay will be generated during the charging process of the parasitic capacitance of the OLED device, which will all lead to visible flicker of the image appearing on the OLED display.

#### **SUMMARY**

[0004] In view of the problems in the related art, the purpose of the present disclosure is to provide a pixel driving circuit, a driving method thereof, and a display apparatus, which can solve the problem of flicker appearing on a screen at a low refresh rate.

[0005] The embodiments of the present disclosure provide a pixel driving circuit, including: an initializing unit, a data writing unit, a light emitting control unit, a reset unit, a driving transistor and a storage capacitor; where, [0006] the initializing unit is configured to transmit an initialization voltage to a second node in response to an initialization scanning signal to charge the storage capacitor; the second node is a connection node between a second terminal of the storage capacitor, a control terminal of the driving transistor and a threshold compensation unit; [0007] the threshold compensation unit is configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at a first frequency and to update a potential of the second node; [0008] the data writing unit is configured to transmit a data signal to a first node in response to the first scanning signal or a second scanning signal; the first node is a connection node between a second terminal of the driving transistor and the light emitting control unit; [0009] the reset unit is configured to reset a potential of the first node through a reset voltage in response to the second scanning signal scanned at a second frequency, and to change a forward bias state of an organic light emitting diode at the same time through the initialization voltage; and [0010] the light emitting control unit is configured to output a driving current output by the driving transistor to the organic light emitting diode in response to a light emitting control signal to cause the organic light

emitting diode to emit light; [0011] where the second frequency is N times the first frequency, and N is an integer greater than or equal to 1.

[0012] In some embodiments, a first power supply and a second power supply are further included, where the light emitting control unit is connected between the first power supply and the second power supply, and a first terminal of the storage capacitor is connected to the first power supply; where the light emitting control unit comprises a fourth transistor and a fifth transistor; [0013] a first terminal of the fourth transistor is connected to the first power supply, a second terminal of the fourth transistor is connected to an emitting control line; and [0014] a first terminal of the fifth transistor is connected to a third node, a second terminal of the fifth transistor is connected to an anode of the organic light emitting diode, and a control terminal of the fifth transistor is connected to the emitting control line.

[0015] In some embodiments, the threshold compensation unit includes a third transistor, where a first terminal of the third transistor is connected to the second node, a second terminal of the third transistor is connected to a third node, and a control terminal of the third transistor is connected to a first scanning line.

[0016] In some embodiments, the reset unit includes a first transistor and a seventh transistor, and the data writing unit includes the first transistor; [0017] a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to an initialization signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to the second scanning line.

[0019] In some embodiments, the reset unit includes a seventh transistor and an eighth transistor; [0020] a first terminal of the seventh transistor is connected to a first initialization signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to a second scanning line; and [0021] a first terminal of the eighth transistor is connected to a reset signal terminal, a second terminal of the eighth transistor is connected to the first node, and a control terminal of the eighth transistor is connected to the second scanning line.

[0022] In some embodiments, the data writing unit includes a first transistor, a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to a first scanning line.
[0023] In some embodiments, the initializing unit includes a sixth transistor, a first terminal of the sixth transistor is connected to an initialization signal terminal, a second terminal of the sixth transistor is connected to the second node, and a control terminal of the sixth transistor is connected to a third scanning line.

[0024] In some embodiments, the driving transistor is a second transistor, a first terminal of the second transistor is connected to the first node, a second terminal of the second transistor is connected to a third node, and a control terminal of the second transistor is connected to the second node.

[0025] In some embodiments, a scanning circuit is further included, where the scanning circuit includes a cascaded first gate driver on array circuit, a cascaded second gate driver on array circuit, and a light emitting control signal driving circuit; [0026] the first gate driver on array circuit is configured to output the first scanning signal; [0027] the second gate driver on array circuit is configured to output the second scanning signal; [0028] the third gate driver on array circuit is configured to output a third scanning signal; and [0029] the light emitting control signal driving circuit is configured to output the light emitting control signal. [0030] The embodiments of the present disclosure further provide a driving method for a pixel driving circuit, where the method includes driving the above pixel driving circuit in a scanning

cycle, and the scanning cycle includes an initialization phase, a data writing phase, a threshold compensation phase, a light emitting phase and a reset phase; [0031] in the initialization phase: a third scanning signal is an operating level signal, and the initializing unit writes an initialization signal into the second node and charges the storage capacitor; [0032] in the data writing phase and the threshold compensation phase: the first scanning signal, or the first scanning signal and the second scanning signal are the operating level signals, a data signal writing unit writes the data signal into the first node, and the threshold compensation unit writes the threshold compensation voltage at the second node by calling the storage capacitor; and [0033] in the light emitting phase and the reset phase: the light emitting control signal is the operating level signal, the light emitting control unit outputs the driving transistor to the organic light emitting diode to control the organic light emitting diode to emit light; and the reset unit resets the potential of the first node at the second frequency to control a light emitting device to emit light.

[0034] The embodiments of the present disclosure further provide a display apparatus, where the apparatus includes the above pixel driving circuit.

[0035] The pixel driving circuit, the driving method thereof, and the display apparatus provided by the present disclosure have the following advantages.

[0036] The present disclosure, by controlling the reset unit to reset the potential of the first node and the potential of the anode of the OLED device at a high frequency, converts the low-frequency flicker at a low refresh rate caused by the driving transistor and the OLED device into a high-frequency flicker that is unrecognizable to the human eye so as to solve the problem of flicker appearing on a screen when displaying at a low refresh rate.

# **Description**

# BRIEF DESCRIPTION OF THE DRAWINGS

[0037] Other features, purposes and advantages of the present disclosure will become more apparent upon reading the detailed description of the non-limiting embodiments with reference to the following accompanying drawings.

[0038] FIG. **1** is a schematic diagram of a pixel driving circuit provided by a first embodiment of the present disclosure;

[0039] FIG. **2** is a driving timing diagram of the pixel driving circuit provided by the first embodiment of the present disclosure;

[0040] FIG. **3** is a diagram of a pixel driving circuit including a scanning circuit provided by the first embodiment of the present disclosure.

[0041] FIG. **4** is a schematic diagram of a pixel driving circuit provided by a second embodiment of the present disclosure;

[0042] FIG. **5** is a driving timing diagram of the pixel driving circuit provided by the second embodiment of the present disclosure.

#### DETAILED DESCRIPTION

[0043] Exemplary implementation manners will now be described more comprehensively with reference to the accompanying drawings. However, the exemplary implementation manners may be implemented in various forms and should not be construed as being limited to the implementation manners set forth herein. Rather, these implementation manners are provided so that the present disclosure will be thorough and complete, and the concept of the exemplary implementation manners may be comprehensively conveyed to those skilled in the art. The same reference numerals in the drawings denote the same or similar structures, and thus their repeated descriptions will be omitted. The wording "or" and "either" in the description may both mean "and" or "or". [0044] It should be explained that the transistors in this embodiment are all thin film transistors, and each of the thin film transistors has a first terminal, a second terminal and a control terminal.

The first terminal is one of the source and the drain, the second terminal is the other of the source and the drain, and the control terminal is the gate. In this embodiment, the first terminal is the source, and the second terminal is the drain. When the transistor is conducted, current flows from the source to the drain. The thin film transistors in this embodiment are all P-type thin film transistors, and the P-type thin film transistors are conducted when the control terminal is at a low level, and are cut off when the control terminal is at a high level.

First Embodiment

[0045] Referring to FIG. **1**, a pixel driving circuit provided by an embodiment of the present disclosure includes: an initializing unit, a data writing unit, a light emitting control unit, a reset unit, a driving transistor and a storage capacitor Cs.

[0046] The initializing unit is configured to transmit an initialization voltage to a second node N2 in response to an initialization scanning signal to charge the storage capacitor Cs, and the second node N2 is a connection node between a second terminal of the storage capacitor Cs, a control terminal of the driving transistor and a threshold compensation unit.

[0047] The threshold compensation unit is configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at a first frequency and to update a potential of the second node N2.

[0048] The data writing unit is configured to transmit a data signal to a first node N1 in response to the first scanning signal; the first node N1 is a connection node between a first terminal of the driving transistor and the light emitting control unit.

[0049] The reset unit is configured to reset a potential of the first node N1 in response to a second scanning signal scanned at a second frequency, and at the same time to change a forward bias state of an organic light emitting diode (OLED) through the initialization voltage. In this embodiment, by resetting the potential of the first node N1 at a high frequency, the flicker caused by the driving transistor under a low refresh rate display is converted into a high-frequency flicker that is unrecognizable to the human eye; and by resetting the voltage of the anode terminal of the organic light emitting diode (OLED), a low-frequency flicker caused by the cross-voltage delay generated by the OLED parasitic capacitance during the charging process under a low-frequency display is converted into a high-frequency flicker that is unrecognizable to the human eye, so that the flicker problem of the screen under the low refresh rate display is improved by two aspects.

[0050] The light emitting control unit is configured to output a driving current output by the driving transistor to the organic light emitting diode (OLED) in response to a light emitting control signal to cause the organic light emitting diode (OLED) to emit light.

[0051] The second frequency is N times the first frequency, and N is an integer greater than or equal to 1.

[0052] In this embodiment, the value of the first frequency ranges from 1 Hz to 30 Hz, the value of the second frequency ranges from 60 Hz to 120 Hz, and the second frequency is an integer multiple of the first frequency. N takes an integer value in the range of [2, 120].

[0053] By resetting the potential of the first node N1 at a high frequency, the flicker caused by the driving transistor under a low refresh rate display is converted into a high-frequency flicker that is unrecognizable to the human eye; and by resetting the potential of the anode terminal of the organic light emitting diode (OLED) at a high frequency, a low-frequency flicker caused by the cross-voltage delay generated by the parasitic capacitance during the charging process of the OLED under a low-frequency display is converted into a high-frequency flicker that is unrecognizable to the human eye, so that the flicker problem of the screen under low refresh rate display is improved by two aspects.

[0054] A first scanning line Sn-1 corresponding to the (n−1)-th row of pixel driving circuits and a third scanning line Sn-1 corresponding to the n-th row of pixel driving circuits are the same scanning line, and n is an integer greater than or equal to 2.

[0055] Referring again to FIG. **1**, the pixel driving circuit further includes a first power supply

ELVDD and a second power supply ELVSS. The light emitting control unit is connected between the first power supply ELVDD and the second power supply ELVSS. The first terminal of the storage capacitor Cs is connected to the first power supply ELVDD. The first power supply ELVDD is used to provide a first power supply voltage, and the second power supply ELVSS is used to provide a second power supply voltage. The first power supply voltage is a high level, and the second power supply voltage is a low level.

[0056] The first terminal of the storage capacitor Cs is connected to the first power supply ELVDD, the second terminal of the storage capacitor Cs is connected to the second node N2, and the storage capacitor Cs is used to couple the potential between the second node N2 and the first power supply ELVDD, so that the organic light emitting diode (OLED) continuously emits light for a duration of one frame.

[0057] Specifically, the data writing unit in this embodiment includes a first transistor T1. A first terminal of the first transistor T1 is connected to a data line DATA, a second terminal of the first transistor T1 is connected to the first node N1, and a control terminal of the first transistor T1 is connected to the first scanning line Sn. The first scanning line Sn is used to load the first scanning signal, and the data line DATA is used to load a data signal. The first transistor T1 transmits the data signal to the first node N1 according to the first scanning signal.

[0058] In this embodiment, the driving transistor is a second transistor T2. A first terminal of the second transistor T2 is connected to the first node N1, a second terminal of the second transistor T2 is connected to a third node N3, and a control terminal of the second transistor T2 is connected to the second node N2. The second transistor T2 is used to control an operating state of the organic light emitting diode (OLED). The threshold compensation unit includes a third transistor T3. A first terminal of the third transistor T3 is connected to the second node N2, a second terminal of the third transistor T3 is connected to the third node N3, and a control terminal of the third transistor T3 is connected to the first scanning line Sn. The first scanning line Sn is used to load the first scanning signal, and the third transistor T3 electrically connects the second terminal of the second transistor T2 to the control terminal thereof according to the first scanning signal, so that the second node N2 collects the data signal and the threshold voltage of the second transistor T2. [0059] The light emitting control unit includes a fourth transistor T4 and a fifth transistor T5. A first terminal of the fourth transistor T4 is connected to the first power supply ELVDD, a second terminal of the fourth transistor T4 is connected to the first node N1, and a control terminal of the fourth transistor T4 is connected to an emitting control line EM. A first terminal of the fifth transistor T5 is connected to the third node N3, a second terminal of the fifth transistor is connected to the anode of the organic light emitting diode (OLED), and a control terminal of the fifth transistor is connected to the emitting control line EM. The emitting control line EM is used to load a light emitting control signal, and the fourth transistor T**4** is used to transmit the first power supply voltage to the first terminal of the second transistor T2 according to the light emitting control signal. The fifth transistor T5 is used to transmit the driving current output by the second transistor **T2** to the organic light emitting diode (OLED) according to the light emitting control signal. [0060] The initializing unit includes a sixth transistor T**6**. A first terminal of the sixth transistor T**6** is connected to an initialization signal terminal VINT**1**, a second terminal of the sixth transistor **T6** is connected to the second node N2, and a control terminal of the sixth transistor T6 is connected to the third scanning line Sn-1. The initialization signal terminal VINT1 is used to provide an initialization signal. The sixth transistor  $T\mathbf{6}$  is used to transmit the initialization signal provided by the initialization signal terminal VINT**1** to the second node N**2** according to a third scanning signal provided by the third scanning line Sn-1 to charge the storage capacitor Cs in preparation for the next frame display.

[0061] The screen is controlled to display in a low refresh rate state by controlling the conduction frequencies of the third transistor and the sixth transistor. Preferably, the third transistor **T3** and the sixth transistor **T6** are both double-gate transistors, and the double-gate transistors have low

leakage, which can inhibit the change of potential of the second node N2 when the driving transistor T2 drives the organic light emitting diode (OLED) to emit light and avoid the change of potential of the second node N2 caused by the leakage of the sixth transistor T6 and the third transistor T3, i.e., a change of the gate voltage of the second transistor T2, which in turn leads to a flicker caused by a change in driving current when the organic light emitting diode (OLED) emits light.

[0062] In this embodiment, the reset unit includes a seventh transistor T7 and an eighth transistor **T8**. A first terminal of the seventh transistor **T7** is connected to the initialization signal terminal VINT**1**, a second terminal of the seventh transistor **T7** is connected to the anode of the organic light emitting diode OLED, and a control terminal of the seventh transistor T7 is connected to a second scanning line Sn'. A first terminal of the eighth transistor **T8** is connected to a reset signal terminal VINT**2**, a second terminal of the eighth transistor **T8** is connected to the first node **N1**, and a control terminal of the eighth transistor T8 is connected to the second scanning line Sn'. The reset voltage of the reset signal terminal VINT2 may be adjusted according to the driving transistor, and is suitable for use with various types of driving transistors. The seventh transistor T7 is used to transmit the initialization signal provided by the initialization signal terminal VINT1 to the anode of the organic light emitting diode (OLED) according to the second scanning signal provided by the second scanning line Sn', so as to change the forward bias state of the anode and cathode of the organic light emitting diode (OLED) by the initialization signal. The eighth transistor **T8** is used to transmit a reset signal to the first node N1 according to the second scanning signal provided by the second scanning line Sn', thereby resetting the potential of the first node N1 and further the gatesource voltage Vgs of the second transistor T2. By controlling the conducting of the seventh transistor and the eighth transistor with a high frequency, a low-frequency flicker of the screen under the low refresh rate display is converted to a high-frequency flicker which is not recognizable by the human eye, thereby solving the problem of flicker of the screen when displaying at a low refresh rate.

[0063] Referring again to FIG. **1**, the organic light emitting diode (OLED) includes an anode and a cathode. The anode of the organic light emitting diode (OLED) is connected to the second terminal of the fifth transistor T**5** and the second terminal of the seventh transistor T**7**. The cathode of the organic light emitting diode (OLED) is connected to the second power supply ELVSS. The organic light emitting diode (OLED) emits light with a corresponding brightness according to the driving current flowing therethrough.

[0064] Correspondingly, the present disclosure further provides a driving method for a pixel driving circuit, where the driving method for the pixel driving circuit includes driving the above pixel driving circuit in a scanning cycle.

[0065] The scanning cycle of the pixel driving circuit includes an initialization phase, a data writing phase, a threshold compensation phase, a light emitting phase and a reset phase. [0066] In the initialization phase: a third scanning signal is an operating level signal, and the initializing unit writes an initialization signal into the second node N2 and charges the storage capacitor Cs.

[0067] In the data writing phase and the threshold compensation phase: the first scanning signal is the operating level signal, the data writing unit writes the data signal into the first node N1, and the threshold compensation unit writes a data voltage and the threshold compensation voltage (threshold voltage Vth of the driving transistor) at the second node N2 by calling the storage capacitor Cs.

[0068] In the light emitting phase and the reset phase: the light emitting control signal is the operating level signal, the light emitting control unit transmits the driving current output by the driving transistor to the organic light emitting diode (OLED) to control the organic light emitting diode (OLED) to emit light. During one frame of light emitting process, the reset unit resets the potential of the first node N1 at the second frequency (high frequency), i.e., resets the gate-source

voltage Vgs of the driving transistor, thereby controlling the light-emitting device OLED to emit light, so that the OLED is converted to have a high-frequency flicker that is unrecognizable to the human eye during one frame of light emitting process, thus solving the flicker problem of the screen under low refresh display.

[0069] Specifically, reference is made to FIG. **2**, which is a driving timing diagram of the pixel driving circuit according to the first embodiment of the present disclosure. As shown in FIG. **2**, the scanning cycle of the pixel driving circuit includes a first time period t**1**, a second time period t**2**, a third time period t**3**, a fourth time period t**4**, a fifth time period t**5**, a sixth time period t**6** and a seventh time period t**7**. From the first time period t**1** to the seventh time period t**7**, one frame of image is displayed.

[0070] In the first phase t1 (data writing phase and threshold sampling phase), the first scanning signal provided by the first scanning line Sn changes from a high level to a low level, and the first transistor T1 and the third transistor T3 are conducted. The first transistor T1 transmits, by the first scanning signal, the data signal provided by the data line DATA to the first node N1 via the first terminal of the first transistor T1, and the potential of the first node N1 at this time is a voltage Vdata provided by the data signal. The third transistor T3 transmits the potential of the second node N2 to the potential of the third node N3 through the first scanning signal, at which time the control terminal (gate) of the second transistor T2 has the same terminal potential as that of the second terminal (drain), and thus the data voltage Vdata and the threshold voltage Vth of the second transistor T2 are written into the second node N2.

[0071] During the second period t**2**, the first scanning signal provided by the first scanning line Sn changes from a low level to a high level, the first transistor T**1** and the third transistor T**3** are turned off, and the writing of data signal is stopped.

[0072] During the third period t3 (reset phase), the second scanning signal provided by the second scanning line Sn' changes from a high level to a low level, and the seventh transistor T7 and the eighth transistor T8 are conducted. The seventh transistor T7 sends the initialization signal to the anode of the organic light emitting diode through the second scanning signal. The forward bias state of the anode and cathode of the OLED are changed by the initialization voltage, and it can effectively prevent the unidirectional accumulation of space charges within the organic light emitting layer of the OLED caused by the long-term forward bias, so that the OLED can emit light stably during the light emitting process. The eighth transistor T8 sends the reset signal to the first node N1 through the second scanning signal, i.e., resets the potential of the node N1, and thereby the gate-source voltage Vgs of the second transistor T2 is reset.

[0073] During the fourth time period t4 (light emitting phase), the control signal provided by the emitting control line EM changes from a high level to a low level, and the fourth transistor T4 and the fifth transistor T5 are conducted. At this time, the second transistor T2 is conducted and outputs current to drive the organic light emitting diode (OLED) to emit light.

[0074] When displaying within one frame, the third time period t**3** and the fourth time period t**4** are looped several times to convert the low-frequency flicker at a low refresh rate into the high-frequency flicker that is not recognizable to the human eye at a low refresh rate, which can solve the flicker that occurs when displaying at a low refresh rate.

[0075] During the fifth time period t**5**, the control signal provided by the emitting control line EM changes from a low level to a high level, the fourth transistor T**4** and the fifth transistor T**5** are turned off, the second transistor T**2** is turned off, and the OLED stops emitting light.

[0076] During the sixth time period t**6** (initialization phase), the third scanning signal provided by the third scanning line Sn-**1** changes from a high level to a low level, and the sixth transistor T**6** is conducted. The potential of the second node N**2** is initialized through the initialization signal to prepare for writing the data voltage of the next frame of image.

[0077] During the seventh time period t**7**, the third scanning signal provided by the third scanning line Sn-**1** changes from a low level to a high level, the sixth transistor T**6** is turned off, thereby

completing the display of one frame.

[0078] The pixel driving circuit provided by the embodiments of the present disclosure includes a scanning circuit, and the scanning circuit includes a gate driver on array (GOA) circuit and a light emitting control signal driving (Emission driver on Array, EOA) circuit, where the GOA circuit is used to output line scanning signals, and the EOA circuit is used to output light emitting control signals.

[0079] As shown in FIG. 3, the pixel driving circuit in the embodiments of the present disclosure further includes a cascaded first gate driver on array circuit GOAL-1, a cascaded second gate driver on array circuit GOAL-0 and a light emitting control signal driving circuit EOA-1, where the first gate driver on array circuit GOAL-1 is configured to output the first scanning signal, the second gate driver on array circuit GOAL-1 is configured to output the second scanning signal, the third gate driver on array circuit GOAL-0 is configured to output the third scanning signal, and the EOA circuit is used to output a light emitting control signal. Specifically, GOAL-1 for outputting the first scanning signal and GOAR-1 for outputting the second scanning signal are respectively disposed on both sides of the pixel unit. Each of the GOAR-1 circuits and EOA circuits controls two rows of pixel units respectively. In some embodiments, the number of GOA circuits and EOA circuits may also be increased, so that the GOA circuit and the EOA circuit respectively control one row of pixel units.

[0080] Correspondingly, the present disclosure further provides an organic light emitting display apparatus, where the organic light emitting display apparatus includes the pixel driving circuit as described above.

#### Second Embodiment

[0081] Reference is made to FIG. **4**, which is a schematic structural diagram of a pixel driving circuit according to the second embodiment of the present disclosure. As shown in FIG. **4**, the second embodiment differs from the first embodiment in that the reset unit includes the first transistor T**1** and the seventh transistor T**7**, without the eighth transistor T**8** in the first embodiment. The potential of the first node N**1** is reset by a data signal loaded by the data line DATA, and the control terminal of the first transistor T**1** is connected to the second scanning line Sn'.

[0082] Specifically, the first terminal of the first transistor T**1** is connected to the first node N**1**, and the control terminal of the first transistor T**1** is connected to the second scanning line Sn'. The first terminal of the seventh transistor T**7** is connected to the initialization signal terminal VINT**1**, the second terminal of the seventh transistor T**7** is connected to the anode of the organic light emitting diode (OLED), and the control terminal of the seventh transistor T**7** is connected to the second scanning line Sn'.

[0083] The second scanning line Sn' is used to load the second scanning signal, the data line DATA is used to load a data signal, and the first transistor T1 transmits the data signal to the first node N1 through the second scanning signal, thereby changing the potential of the first node N1. In this embodiment, the potential at the first node N1 is refreshed by the first transistor T1 using the data signal loaded by the data line DATA, thereby resetting the voltage at the gate-source Vgs of the second transistor T2. Compared with the first embodiment, the driving circuit in this embodiment has fewer transistors and the circuit is simpler.

[0084] Correspondingly, the present disclosure further provides a driving method for a pixel driving circuit, where the driving method for the pixel driving circuit includes driving the above pixel driving circuit in a scanning cycle. The driving method for the pixel driving circuit may refer to the timing diagram of the driving circuit shown in FIG. 5. The difference from the driving timing in the first embodiment is that when Sn in the second embodiment is at the operating level, Sn' is synchronized to the operating level.

[0085] During a first time period t1 (data writing phase, threshold sampling phase and reset phase), the first scanning signal provided by the first scanning line Sn changes from a high level to a low

level, and the third transistor T3 is conducted. The third transistor T3 transmits the potential of the second node N2 to the potential of the third node N3 through the first scanning signal, at which time the control terminal (gate) of the second transistor T2 has the same potential as that of the second terminal (drain). The second scanning signal provided by the second scanning line Sn' changes from a high level to a low level, and the first transistor T1 and the seventh transistor T7 are conducted. The first transistor T1 transmits the data signal to the first node N1 via the data line DATA, and then writes the threshold voltage of the second transistor T2 and the voltage provided by the data signal into the first node N1 and stores them in the capacitor Cs. At the same time, the seventh transistor T7 sends the initialization signal to the anode of the organic light emitting diode through the second scanning signal. The forward bias state of the anode and cathode of the OLED are changed by the initialization voltage, and it can effectively prevent the unidirectional accumulation of space charge within the organic light emitting layer of the OLED caused by the long-term forward bias, so that the OLED can emit light stably during the light emitting process. [0086] During a second time period t2, the first scanning signal provided by the first scanning line Sn and the second scanning signal provided by the second scanning line Sn' change from a low level to a high level, and the data writing, the threshold sampling, and the resetting of the anode of the OLED are terminated.

[0087] During a third time period t3 (light emitting phase), the control signal provided by the emitting control line EM changes from a high level to a low level, and the fourth transistor T4 and the fifth transistor T5 are conducted. At this time, the driving transistor T2 is conducted and outputs current to drive the organic light emitting diode (OLED) to emit light.

[0088] When displaying within one frame, the second scanning signal and the light emitting control signal change the high level to the low level at the second frequency. That is, the second scanning signal changes from the high level signal to the low level signal when repeating the first time period t1, and the light emitting control signal changes from the high level signal to the low level signal when repeating the third time period t3, so that the flicker caused by the hysteresis of the second transistor T2 (driving transistor) is converted into a high-frequency flicker, and the flicker brought about by the cross-voltage hysteresis caused by the charging of the organic light emitting diode (OLED) is converted into a high-frequency flicker, thereby solving the flicker problem of the screen under low refresh display. The flicker that occurs in a low refresh rate display can be resolved by converting a low-frequency flicker at a low refresh rate into a high-frequency flicker that is not recognizable to the human eye at a low refresh rate.

[0089] During a fourth time period t**4**, the control signal provided by the emitting control line EM changes from a low level to a high level, the fourth transistor T**4** and the fifth transistor T**5** are turned off, the second transistor T**2** is turned off, and the OLED stops emitting light.

[0090] During the fifth time period t5 (initialization phase), the third scanning signal provided by the third scanning line Sn-1 changes from a high level to a low level, and the sixth transistor T6 is conducted. The second node N2 is initialized through the initialization signal to prepare for writing the data voltage of the next frame of image.

[0091] During the sixth time period t**6**, the third scanning signal provided by the third scanning line Sn-**1** changes from a low level to a high level, the sixth transistor T**6** is turned off, thereby completing the display of one frame.

[0092] Correspondingly, the present disclosure further provides a display apparatus. The display apparatus includes any of the pixel driving circuits as described above, so that all the technical effects achieved by the pixel driving circuits described above can be obtained, reference may be made to the above for details, which will not be repeated here.

[0093] The above accompanying drawings only schematically illustrate the pixel driving circuit provided by the present disclosure. For the sake of clarity, the shapes of components and the number of components in the above figures are simplified and some components are omitted. Those skilled in the art may make modifications according to actual needs. These modifications fall

within the protection scope of the present disclosure and will not be repeated herein. [0094] To sum up, the pixel driving circuit, the driving method thereof, and the display apparatus of the present disclosure have at least the following advantages.

[0095] The present disclosure provides a pixel driving circuit, the flicker caused by the hysteresis of the driving transistor and the low-frequency flicker caused by cross-voltage delay when charging the light emitting diode under low refresh rate display are converted into a high-frequency flicker that is not recognizable to the human eye by refreshing the potential of the first node and the potential of the anode of the organic light emitting diode at a high frequency via the reset unit, so as to solve the problem of flicker appearing on a screen when displaying at a low refresh rate. [0096] The above content is a further detailed description of the present disclosure in conjunction with specific preferred embodiments, and it cannot be considered that the specific implementation of the present disclosure is limited to these descriptions. For those of ordinary skill in the art to which the present disclosure belongs, several simple deductions or substitutions may be made without departing from the concept of the present disclosure, all of which should be regarded as falling within the scope of protection of the present disclosure.

## **Claims**

- 1. A pixel driving circuit, comprising: an initializing unit, a data writing unit, a light emitting control unit, a reset unit, a driving transistor and a storage capacitor; wherein, the initializing unit is configured to transmit an initialization voltage to a second node in response to an initialization scanning signal to charge the storage capacitor; the second node is a connection node among a second terminal of the storage capacitor, a control terminal of the driving transistor and a threshold compensation unit; the threshold compensation unit is configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at a first frequency and to update a potential of the second node; the data writing unit is configured to transmit a data signal to a first node in response to the first scanning signal or a second scanning signal; the first node is a connection node between a first terminal of the driving transistor and the light emitting control unit; the reset unit is configured to reset a potential of the first node through a reset voltage in response to the second scanning signal scanned at a second frequency, and to change a forward bias state of an organic light emitting diode at the same time through the initialization voltage; and the light emitting control unit is configured to transmit a driving current output by the driving transistor to the organic light emitting diode in response to a light emitting control signal to cause the organic light emitting diode to emit light; wherein the second frequency is N times the first frequency, and N is an integer greater than or equal to 1.
- 2. The pixel driving circuit according to claim 1, further comprising a first power supply and a second power supply, wherein the light emitting control unit is connected between the first power supply and the second power supply, and a first terminal of the storage capacitor is connected to the first power supply; wherein the light emitting control unit comprises a fourth transistor and a fifth transistor; wherein a first terminal of the fourth transistor is connected to the first power supply, a second terminal of the fourth transistor is connected to the first node, and a control terminal of the fourth transistor is connected to an emitting control line; and a first terminal of the fifth transistor is connected to an anode of the organic light emitting diode, and a control terminal of the fifth transistor is connected to the emitting control line.
- **3.** The pixel driving circuit according to claim 1, wherein the threshold compensation unit comprises a third transistor, wherein a first terminal of the third transistor is connected to the second node, a second terminal of the third transistor is connected to a third node, and a control terminal of the third transistor is connected to a first scanning line.
- **4.** The pixel driving circuit according to claim 1, wherein the reset unit comprises a first transistor

and a seventh transistor, and the data writing unit comprises the first transistor; wherein a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to a second scanning line; and wherein a first terminal of the seventh transistor is connected to an initialization signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to the second scanning line.

- **5.** The pixel driving circuit according to claim 1, wherein the reset unit comprises a seventh transistor and an eighth transistor; wherein a first terminal of the seventh transistor is connected to a first initialization signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to a second scanning line; and wherein a first terminal of the eighth transistor is connected to a reset signal terminal, a second terminal of the eighth transistor is connected to the first node, and a control terminal of the eighth transistor is connected to the second scanning line.
- **6**. The pixel driving circuit according to claim 5, wherein the data writing unit comprises a first transistor, a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to a first scanning line.
- 7. The pixel driving circuit according to claim 1, wherein the initializing unit comprises a sixth transistor, a first terminal of the sixth transistor is connected to an initialization signal terminal, a second terminal of the sixth transistor is connected to the second node, and a control terminal of the sixth transistor is connected to a third scanning line.
- **8.** The pixel driving circuit according to claim 1, wherein the driving transistor is a second transistor, a first terminal of the second transistor is connected to the first node, a second terminal of the second transistor is connected to a third node, and a control terminal of the second transistor is connected to the second node.
- **9.** The pixel driving circuit according to claim 1, further comprising a scanning circuit, wherein the scanning circuit comprises a cascaded first gate driver on array circuit, a cascaded second gate driver on array circuit, a cascaded second gate driver on array circuit; wherein, the first gate driver on array circuit is configured to output the first scanning signal; the second gate driver on array circuit is configured to output the second scanning signal; the third gate driver on array circuit is configured to output a third scanning signal; and the light emitting control signal driving circuit is configured to output the light emitting control signal. **10.** A driving method for a pixel driving circuit, wherein the method comprises driving a pixel driving circuit in a scanning cycle, the pixel driving circuit comprises: an initializing unit, a data writing unit, a light emitting control unit, a reset unit, a driving transistor and a storage capacitor; wherein, the initialization scanning signal to transmit an initialization voltage to a second node in response to an initialization scanning signal to charge the storage capacitor; the second node is a connection node among a second terminal of the storage capacitor, a control terminal of the driving transistor and a threshold compensation unit; the threshold compensation unit is configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at

a first frequency and to update a potential of the second node; the data writing unit is configured to transmit a data signal to a first node in response to the first scanning signal or a second scanning signal; the first node is a connection node between a first terminal of the driving transistor and the light emitting control unit; the reset unit is configured to reset a potential of the first node through a

initialization voltage; and the light emitting control unit is configured to transmit a driving current output by the driving transistor to the organic light emitting diode in response to a light emitting control signal to cause the organic light emitting diode to emit light; wherein the second frequency

reset voltage in response to the second scanning signal scanned at a second frequency, and to change a forward bias state of an organic light emitting diode at the same time through the

is N times the first frequency, and N is an integer greater than or equal to 1, and wherein the scanning cycle comprises an initialization phase, a data writing phase, a threshold compensation phase, a light emitting phase and a reset phase; wherein in the initialization phase: a third scanning signal is an operating level signal, and the initializing unit writes an initialization signal into the second node and charges the storage capacitor; wherein in the data writing phase and the threshold compensation phase: the first scanning signal, or the first scanning signal and the second scanning signal is the operating level signal, the data writing unit writes the data signal into the first node, and the threshold compensation unit writes the threshold compensation voltage at the second node by calling the storage capacitor; and wherein in the light emitting phase and the reset phase: the light emitting control signal is the operating level signal, the light emitting control unit transmits a driving current output by the driving transistor to the organic light emitting diode to control the organic light emitting diode to emit light; and the reset unit resets the potential of the first node at the second frequency to control a light emitting device to emit light.

- **11**. A display apparatus, comprising a pixel driving circuit, wherein the pixel driving circuit comprises: an initializing unit, a data writing unit, a light emitting control unit, a reset unit, a driving transistor and a storage capacitor; wherein, the initializing unit is configured to transmit an initialization voltage to a second node in response to an initialization scanning signal to charge the storage capacitor; the second node is a connection node among a second terminal of the storage capacitor, a control terminal of the driving transistor and a threshold compensation unit; the threshold compensation unit is configured to obtain a threshold voltage of the driving transistor in response to a first scanning signal scanned at a first frequency and to update a potential of the second node; the data writing unit is configured to transmit a data signal to a first node in response to the first scanning signal or a second scanning signal; the first node is a connection node between a first terminal of the driving transistor and the light emitting control unit; the reset unit is configured to reset a potential of the first node through a reset voltage in response to the second scanning signal scanned at a second frequency, and to change a forward bias state of an organic light emitting diode at the same time through the initialization voltage; and the light emitting control unit is configured to transmit a driving current output by the driving transistor to the organic light emitting diode in response to a light emitting control signal to cause the organic light emitting diode to emit light; wherein the second frequency is N times the first frequency, and N is an integer greater than or equal to 1.
- **12.** The display apparatus according to claim 11, further comprising a first power supply and a second power supply, wherein the light emitting control unit is connected between the first power supply and the second power supply, and a first terminal of the storage capacitor is connected to the first power supply; wherein the light emitting control unit comprises a fourth transistor and a fifth transistor; wherein a first terminal of the fourth transistor is connected to the first power supply, a second terminal of the fourth transistor is connected to the first node, and a control terminal of the fourth transistor is connected to an emitting control line; and a first terminal of the fifth transistor is connected to an anode of the organic light emitting diode, and a control terminal of the fifth transistor is connected to the emitting control line.
- **13**. The display apparatus according to claim 11, wherein the threshold compensation unit comprises a third transistor, wherein a first terminal of the third transistor is connected to the second node, a second terminal of the third transistor is connected to a third node, and a control terminal of the third transistor is connected to a first scanning line.
- **14.** The display apparatus according to claim 11, wherein the reset unit comprises a first transistor and a seventh transistor, and the data writing unit comprises the first transistor; wherein a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to a second scanning line; and wherein a first terminal of the seventh transistor is connected to an initialization

signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to the second scanning line.

- **15**. The display apparatus according to claim 11, wherein the reset unit comprises a seventh transistor and an eighth transistor; wherein a first terminal of the seventh transistor is connected to a first initialization signal terminal, a second terminal of the seventh transistor is connected to an anode of the organic light emitting diode, and a control terminal of the seventh transistor is connected to a second scanning line; and wherein a first terminal of the eighth transistor is connected to a reset signal terminal, a second terminal of the eighth transistor is connected to the first node, and a control terminal of the eighth transistor is connected to the second scanning line. **16**. The display apparatus according to claim 15, wherein the data writing unit comprises a first
- **16.** The display apparatus according to claim 15, wherein the data writing unit comprises a first transistor, a first terminal of the first transistor is connected to a data line, a second terminal of the first transistor is connected to the first node, and a control terminal of the first transistor is connected to a first scanning line.
- **17**. The display apparatus according to claim 11, wherein the initializing unit comprises a sixth transistor, a first terminal of the sixth transistor is connected to an initialization signal terminal, a second terminal of the sixth transistor is connected to the second node, and a control terminal of the sixth transistor is connected to a third scanning line.
- **18**. The display apparatus according to claim 11, wherein the driving transistor is a second transistor, a first terminal of the second transistor is connected to the first node, a second terminal of the second transistor is connected to a third node, and a control terminal of the second transistor is connected to the second node.
- **19**. The display apparatus according to claim 11, further comprising a scanning circuit, wherein the scanning circuit comprises a cascaded first gate driver on array circuit, a cascaded second gate driver on array circuit, a cascaded third gate driver on array circuit, and a light emitting control signal driving circuit; wherein, the first gate driver on array circuit is configured to output the first scanning signal; the second gate driver on array circuit is configured to output the second scanning signal; the third gate driver on array circuit is configured to output a third scanning signal; and the light emitting control signal driving circuit is configured to output the light emitting control signal.