# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250266361 A1 August 21, 2025 CHANG; Shih-Ming

# SEMICONDUCTOR DEVICE AND MANUFACTURING METHOD THEREOF

### Abstract

In a method of manufacturing a semiconductor device, a first conductive pattern and a second conductive pattern are formed over the first conductive pattern, in a first interlayer dielectric (ILD) layer disposed over a substrate. The second conductive pattern contacts the first conductive pattern. A space is formed in the first IL D layer by removing a part of the second conductive pattern to expose a part of the first conductive pattern. The space is filled with a dielectric material. A third conductive pattern is formed over a remaining portion of the second conductive pattern. A via contact connecting the first conductive pattern and the third conductive pattern is formed by patterning the remaining portion of the second conductive pattern as an etching mask.

Inventors: CHANG; Shih-Ming (Hsinchu, TW)

**Applicant:** Taiwan Semiconductor Manufacturing Company, Ltd. (Hsinchu, TW)

Family ID: 1000008586641

Assignee: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsinchu, TW)

Appl. No.: 19/186943

Filed: April 23, 2025

# **Related U.S. Application Data**

parent US division 17726223 20220421 parent-grant-document US 12315815 child US 19186943 us-provisional-application US 63286918 20211207

#### **Publication Classification**

Int. Cl.: H01L23/535 (20060101); H01L21/768 (20060101); H01L23/522 (20060101);

H01L23/528 (20060101); H01L23/532 (20060101)

U.S. Cl.:

CPC

**H01L23/535** (20130101); **H01L21/76805** (20130101); **H01L21/76895** (20130101); **H01L23/5226** (20130101); **H01L23/5283** (20130101); **H01L23/53228** (20130101); **H01L23/53242** (20130101);

# **Background/Summary**

RELATED APPLICATIONS [0001] This application is a divisional of U.S. application Ser. No. 17/726,223 filed Apr. 21, 2022, which claims the priority of U.S. Provisional Application No. 63/286,918 filed on Dec. 7, 2021, the entire contents of each application are incorporated herein by reference.

#### BACKGROUND

[0002] Semiconductor devices (integrated circuits) include multiple wiring layers having wiring patterns and via contacts connecting vertically adjacent wiring patterns to achieve complex circuitry functions. In forming a via contact and a metal wiring during semiconductor device fabrication, improved overlay control is desired. A damascene process, in particular, a dual damascene process, is widely used to form a via contact and a metal wiring. However, further improvement in the wiring layer formation process is still required to fabricate advanced semiconductor devices.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

[0004] FIG. 1 is a cross sectional view of a semiconductor device in accordance with embodiments of the present disclosure.

[0005] FIGS. 2A, 2B, 2C and 2D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0006] FIGS. 3A, 3B and 3C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0007] FIGS. 3D, 3E, 3F, 3H, 31 and 3J show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.

[0008] FIGS. **4**A, **4**B, **4**C and **4**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0009] FIGS. **5**A, **5**B, **5**C and **5**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0010] FIGS. **6**A, **6**B, **6**C and **6**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0011] FIGS. **7**A, **7**B, **7**C and **7**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0012] FIGS. **8**A, **8**B, **8**C and **8**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0013] FIGS. **9**A, **9**B, **9**C and **9**D show views of the various stages of a sequential manufacturing

- operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0014] FIGS. **10**A, **10**B, **10**C and **10**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0015] FIGS. **11**A, **11**B, **11**C and **11**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0016] FIGS. **12**A, **12**B, **12**C and **12**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0017] FIGS. **13**A, **13**B, **13**C and **13**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0018] FIGS. **14**A, **14**B, **14**C and **14**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0019] FIGS. **15**A, **15**B, **15**C and **15**D show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0020] FIGS. **16**A, **16**B, **16**C, **16**D and **16**E show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure.
- [0021] FIGS. **17**A, **17**B and **17**C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0022] FIGS. **18**A, **18**B, **18**C and **18**D show views of the wiring structure of a semiconductor device in accordance with embodiments of the present disclosure.
- [0023] FIGS. **19**A, **19**B and **19**C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0024] FIGS. **20**A, **20**B and **20**C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0025] FIGS. **21**A, **21**B and **21**C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. [0026] FIGS. **22**A, **22**B and **22**C show views of the various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. DETAILED DESCRIPTION
- [0027] It is to be understood that the following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific embodiments or examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, dimensions of elements are not limited to the disclosed range or values, but may depend upon process conditions and/or desired properties of the device. Moreover, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed interposing the first and second features, such that the first and second features may not be in direct contact. Various features may be arbitrarily drawn in different scales for simplicity and clarity. In the accompanying drawings, some layers/features may be omitted for simplification.
- [0028] Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are

intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The device may be otherwise oriented (rotated **90** degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. In addition, the term "made of" may mean either "comprising" or "consisting of." Further, in the following fabrication process, there may be one or more additional operations in/between the described operations, and the order of operations may be changed. The numerical values, ranges, dimensions, material, processes, configurations and/or arrangements described below are mere examples and not limited to those disclosed, and other values, ranges, dimensions, material, processes, configurations and/or arrangements may be within the scope of the present disclosure, unless otherwise explained.

[0029] In the back-end-of-line (BEOL) process for forming metal wiring layers, a dual damascene process is used, in which trenches for metal lines (conductive wiring patterns) and holes for via contacts are fabricated, and then the trenches and the holes are filled with conductive material at the same time. In the dual damascene process, a via contact and a metal wiring pattern disposed over the via contact (i.e., the metal wiring layer is above the via contact) are formed at the same time. As the critical dimensions (CDs) of the trenches and/or the holes become smaller, it is more difficult to fill the very narrow trenches and holes with conductive material. Further, an overlay error between the via contact and the metal layer (formed over the via contact) in the dual damascene process may cause either a high electrical resistance or an electrical short circuit. The via contact overlay error may also induce a smaller space between the metal wiring patterns on the same level, which may increase the risk of an electrical short circuit. In addition, the via contact overlay error combined with over-etching during formation of the hole for the via contact may induce a cross layer tunnel and cause an electrical short circuit.

[0030] In the present disclosure, a novel process to form metal wiring patterns and via contacts by using a metal etching process, which can reduce various effects caused by an overlay error is provided. In particular, the present embodiments provide a self-aligned process between a via contact and a metal wiring pattern disposed above the via contact. More specifically, the via contacts are formed by an etching process for forming the metal wiring patterns thereabove. [0031] FIG. 1 is a cross sectional view of a semiconductor device including multiple wiring layers in accordance with embodiments of the present disclosure.

[0032] In some embodiments, transistors **15**, such as field effect transistors (FETs), are disposed over a substrate **10**. In some embodiments, the FET **15** includes a gate electrode **15**G, a source **15**S and a drain **15**D. In the present disclosure, a source and a drain are interchangeably used and may have the same structure. In some embodiments, the FET is a planar FET, a fin FET (Fin FET) or a gate-all-around (GAA) FET. In some embodiments, one or more interlayer dielectric (ILD) layers **30** are formed over the FETs.

[0033] In some embodiments, the substrate **10** may be made of a suitable elemental semiconductor, such as silicon, diamond or germanium; a suitable alloy or compound semiconductor, such as Group-IV compound semiconductors (e.g., silicon germanium (SiGe), silicon carbide (SiC), silicon germanium carbide (SiGeC), GeSn, SiSn, SiGeSn), Group III-V compound semiconductors (e.g., gallium arsenide, indium gallium arsenide (InGaAs), indium arsenide, indium phosphide, indium antimonide, gallium arsenic phosphide, or gallium indium phosphide), or the like. The substrate **10** includes isolation regions in some embodiments, such as a shallow trench isolation (STI), located between active regions and separating one or more electronic elements from other electronic elements.

[0034] In some embodiments, multiple wiring layers L.sub.x (x-th wiring layer) are formed over the FETs, where x is 1, 2, 3, . . . , as shown in FIG. 1. Each of the wiring layers L.sub.x includes conductive wiring pattern M.sub.x and via contacts V.sub.x connected above the wiring patterns M.sub.x, and each of the wiring layers L.sub.x+1((x+1)-th wiring layer) includes conductive wiring pattern M.sub.x+1 and via contacts V.sub.x+1 connected above the wiring patterns M.sub.x+1.

Similarly, the wiring layers L.sub.x-1 include conductive wiring pattern M.sub.x-1 and via contacts V.sub.x-1 connected above the wiring patterns M.sub.x-1.

[0035] In some embodiments, when the wiring layers L.sub.x include wiring patterns M.sub.x extending in the X direction, the wiring layers L.sub.x+1 include wiring patterns M.sub.x+1 extending in the Y direction. In other words, X-direction metal wiring patterns and Y-direction metal wiring patterns are alternately stacked in the vertical direction. In some embodiments, x is up to 20. In some embodiments, the wiring layer L.sub.1 includes the closest wiring patterns M.sub.1 to the FETs **15** except for local interconnects. Each of the wiring layers L.sub.x also includes one or more ILD layers or inter-metal dielectric (IMD) layers. In other embodiments, the wiring layer includes via contacts formed above the metal wiring patterns.

[0036] FIGS. **2**A-**2**D to FIGS. **16**A-**16**D show various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. It is understood that additional operations can be provided before, during, and after processes shown by FIGS. **2**A-**16**D, and some of the operations described below can be replaced or eliminated, for additional embodiments of the method. The order of the operations/processes may be interchangeable. In FIGS. **2**A-**2**D and **4**A-**4**D to **16**A-**16**D, the "A" figures are perspective views, the "B" figures are plan views (views from the top), the "C" figures are cross sectional views along line Y**1**-Y**1** (along the Y direction) of the "A" figures, and the "D" figures are cross sectional views along line X**1**-X**1** (along the X direction) of the "A" figures.

[0037] As shown in FIGS. **2**A-**2**D, one or more first wiring patterns (first conductive patterns) **60** extending in the Y direction are formed in a first interlayer dielectric (ILD) layer **50** disposed over an underlying structure **20** (see, FIG. **1**) disposed over the substrate **10**. Further, a first conductive pattern **70**L for via contacts is formed over the first wiring pattern **60** and embedded in the first ILD layer **50** includes one or more dielectric layers disposed over the FETs as shown in FIG. **1**. In some embodiments, the first wiring pattern **60** is formed over the underlying structure **20** and embedded in the first ILD layer **50**. The first wiring pattern **60** corresponds to, for example, the wiring layer M.sub.x shown in FIG. **1** in some embodiments, or local interconnects directly disposed on the source and/or drain of the FETs.

[0038] In some embodiments, the first wiring pattern **60** includes one or more layers of conductive material, such as Cu, Al, Ru, W, Co, Ti or Ta or an alloy thereof. In some embodiments, the thickness of the first wiring pattern **60** is in a range from about 20 nm to about 200 nm. When the first wiring pattern is made of a single metal element, the purity of the metal element is more than 99% in some embodiments. In some embodiments, the purity is less than 100% and the first wiring pattern **60** may include an impurity, such as carbon. In some embodiments, Ru, Co or Cu is used. In some embodiments, the first wiring pattern **60** is formed by chemical vapor deposition (CVD), physical vapor deposition (PVD) including sputtering, plating or atomic layer deposition (ALD). [0039] In some embodiments, the first conductive pattern **70**L includes one or more layers of a conductive material, such as Cu, Al, Ru, W, Co, Ti or Ta or an alloy thereof. In some embodiments, the first conductive pattern **70**L includes one or more barrier or adhesion layers (e.g., Ti, TiN, Ta and/or TaN) and one or more body layers (e.g., Cu, Ru, Co, etc.). In some embodiments, the first conductive pattern **70**L, in particular, the body layer, is made of the same material as or different material from the first wiring pattern **60**. In some embodiments, the first wiring pattern **60** is made of Cu or a Cu alloy and the first conductive pattern **70**L is made of Ru or a Ru alloy. In some embodiments, the thickness of the first conductive pattern **70**L is in a range from about 20 nm to about 200 nm. In some embodiments, the first conductive pattern **70**L include a body layer and a cap layer disposed on the body layer. When the first conductive pattern **70**L, in particular, the body layer, is made of a single metal element, the purity of the metal element is more than 99% in some embodiments. In some embodiments, the purity is less than 100% and the material may include an impurity, such as carbon. As shown in FIGS. 2A-2D, the conductive pattern **70**L has a line shape same as the first wiring pattern **60**.

[0040] In some embodiments, the first IL D layer **50** includes one or more layers of silicon oxide, SiON, SiOCN, SiCN, SiOC, silicon nitride, an organic material, a low-k dielectric material, or an extreme low-k dielectric material.

[0041] FIGS. 3A-3C show a sequential operation for manufacturing the structure shown in FIGS. **2**A-**2**D. In some embodiments, the first wiring pattern **60** and the first conductive pattern **70**L are formed by an etching operation. As shown in FIG. 3A, a blanket layer 60B for the first wiring pattern **60** is formed over the underlying layer **20** and a blanket layer **70**B for the first conductive patten **70**L is formed over the blanket layer **60**B. Then, as shown in FIG. **3**B, the blanket layer **70**B and the blanket layer **60**B are patterned by one or more lithography and etching operations, to form line patterns. In some embodiments, a hard mask pattern (not shown) is formed over the blanket layer **70**B, and the blanket layer **70**B is patterned into the first conductive pattern **70**L. Then, the blanket layer **60**B is patterned by using the hard mask pattern and the patterned first conductive pattern **70**L as an etching mask to form the first wiring pattern **60**. Then, the hard mask pattern is removed. In some embodiments, the hard mask pattern includes one or more dielectric materials (e.g., silicon nitride, aluminum oxide, hafnium oxide, zirconium oxide, etc) or one or more metal or metal nitride layers, such as Ta, Ti, TaN or TiN. In some embodiments, after the hard mask pattern is removed, the blanket layer **60**B is patterned by using the patterned first conductive pattern **70**L as an etching mask. Next, as shown in FIG. 3C, the first ILD layer 50 is formed by one or more deposition and planarization (e.g., a chemical mechanical polishing (CMP) operation) operations. [0042] In some embodiments, the first wiring pattern **60** and/or the first conductive pattern **70**L are formed by a damascene process, as shown by FIGS. 3D-3J. In some embodiments, a lower layer **50**A of the first ILD layer **50** is formed over the underlying layer **20** as shown in FIG. **3**D, and then a trench **48** is formed in the lower layer **50**A as shown in FIG. **3**E. The trench **48** is filled by a conductive material and the first wiring pattern **60** is formed using a CM P operation as shown in FIG. **3**F. Then, an upper layer **50**B of the first ILD layer **50** is formed over the lower layer **50**A as shown in FIG. 3H, and then a trench 49 is formed in the upper layer 50B above the first wiring pattern **60** as shown in FIG. **31**.

[0043] In some embodiments, a plasma dry etching process is used to remove the lower and/or upper layers. The etching gas in the plasma etching includes one or more selected from the group consisting of carbon tetrafluoride (CF.sub.4), difluoromethane (CH.sub.2F.sub.2), trifluoromethane (CHF.sub.3), and octafluorocyclobutane (C.sub.4F.sub.8) or any proper reactants. In some embodiments, carbon dioxide (CO.sub.2) is further added to the plasma source gas. Other suitable etching gases may be used.

[0044] The trench **49** is filled by a conductive material and the first conductive pattern **70**L is formed using a CMP operation as shown in FIG. **3**J. In other embodiments, the first ILD layer **50** is formed over the underlying layer **20**, and a trench is formed in the first ILD layer **50**. Then, the trench is filled by a conductive material for the first wiring pattern **60** to fill the trench at the middle of the trench depth and another conductive material for the first conductive pattern **70**L is filled in the rest of the trench.

[0045] After the structure shown in FIGS. 2A-2D is formed, a hard mask layer 72L is formed over the first ILD layer 50 and a photoresist layer 75L is formed over the hard mask layer 72L, as shown in FIGS. 4A-4D. In some embodiments, the hard mask layer 72L is made of a material different from the first conductive pattern 70L. In some embodiments, the hard mask layer 72L includes one or more dielectric materials (e.g., silicon nitride, aluminum oxide, hafnium oxide, zirconium oxide, etc) or one or more metal or metal nitride layers, such as Ta, Ti, TaN or TiN. In some embodiments, TiN is used. In some embodiments, the hard mask layer 72L is formed by CVD, PVD or ALD. In some embodiments, a thickness of the hard mask layer 72L is in a range from about 5 nm to about 100 nm, depending on the process requirements.

[0046] Then, by using a lithography operation, the photoresist layer **75**L is formed into a photoresist pattern **75** as shown in FIGS. **5**A-**5**D. In some embodiments, the photoresist pattern **75** 

covers areas under which via contacts are to be formed.

[0047] Next, as shown in FIGS. **6**A-**6**D, the hard mask layer **72**L is patterned into a hard mask pattern **72** by using the photoresist pattern **75** as an etching mask. As shown in FIGS. **6**A-**6**D, some parts of the first conductive pattern **70**L are exposed. Further, the photoresist pattern **75** is removed as shown in FIGS. **7**A-**7**D.

[0048] Then, as shown in FIGS. **8**A-**8**D, the exposed first conductive pattern **70**L is removed by etching using the hard mask pattern **72** as an etching mask to expose a part of the first wiring pattern **60**. In some embodiments, the etching gas in plasma etching includes Cl.sub.2 and/or O.sub.2, or any other suitable etching gas. When the conductive layer **70**L is made of a different material than the first wiring pattern **60**, the etching substantially stops at the first wiring pattern **60**. The remaining first conductive pattern **70**L is an intermediate pattern for a via contact. A trench in the first ILD layer **50** is formed over the exposed part of the first wiring pattern **60**. Subsequently, the hard mask pattern **72** is removed as shown in FIGS. **9**A-**9**D.

[0049] Next, as shown in FIGS. **10**A-**10**D, a second ILD layer **52** is formed to fill the trench above the part of the first wiring pattern **60**. In some embodiments, the second ILD layer **52** is made of the same material as or different material from the first ILD layer **50**, and includes one or more layers of silicon oxide, SiON, SiOCN, SiOC, silicon nitride, an organic material, a low-k dielectric material, or an extreme low-k dielectric material. In some embodiments, a CMP operation is performed on the second ILD layer **52** to expose the upper surface of the intermediate first conductive pattern **70**L.

[0050] After the structure shown in FIGS. **10**A-**10**D is formed, a conductive layer **80**L for second wiring patterns is formed over the first ILD layer **50**, a hard mask layer **82**L is formed over the conductive layer **80**L, and a photoresist layer **84**L is formed over the hard mask layer **82**L, as shown in FIGS. **11**A-**11**D.

[0051] In some embodiments, the conductive layer **80**L for the second wiring patterns includes one or more layers of a conductive material, such as Cu, Al, Ru, W, Co, Ti or Ta or an alloy thereof. In some embodiments, the thickness of the conductive layer **80**L is in a range from about 20 nm to about 200 nm. When the conductive layer **80**L is made of a single metal element, the purity of the metal element is more than 99% in some embodiments. In some embodiments, the purity is less than 100% and the conductive layer **80**L may include an impurity, such as carbon. In some embodiments, Ru, Co or Cu is used. In some embodiments, the conductive layer **80**L is formed by CVD, PVD or ALD. In some embodiments, the material of the conductive layer **80**L (when the conductive layer **80**L includes multiple layers, the material of the upper most layer) is the same as the first conductive pattern **70**L and different from the material of the first wiring pattern **60**. In some embodiments, the conductive layer **80**L is made of Ru or a Ru alloy.

[0052] In some embodiments, the hard mask layer **82**L is made of a material different from the conductive layer **80**L. In some embodiments, the hard mask layer **82**L includes one or more dielectric materials (e.g., silicon nitride, aluminum oxide, hafnium oxide, zirconium oxide, etc) or one or more metal or metal nitride layers, such as Ta, Ti, TaN or TiN. In some embodiments, TiN is used. In some embodiments, the hard mask layer **82**L is formed by CVD, PVD or ALD. In some embodiments, the hard mask layer **82**L is in a range from about 5 nm to about 100 nm, depending on the process requirements.

[0053] Next, by using a lithography operation, the photoresist layer **84**L is formed into a photoresist pattern for the second wiring patterns. Then, the hard mask layer **82**L is patterned into a hard mask pattern **82** by using the photoresist pattern as an etching mask, and the photoresist pattern is removed, as shown in FIGS. **12**A-**12**D

[0054] Then, as shown in FIGS. **13**A-**13**D, one or more second wiring patterns **80** extending in the X direction and/or in the direction different from the X and Y directions (about 30-60° off) are formed by one or more etching operations. In some embodiments, the etching operation substantially stops at the intermediate first conductive pattern **70**L. In some embodiments, the

second wiring patterns **80** correspond to the wiring patterns\_M.sub.x+1 of FIG. **1**. [0055] Then, one or more first via contacts (vias) **70** are formed by patterning the intermediate first conductive pattern **70**L using the hard mask pattern **82** and the second wiring pattern **80** as an etching mask, as shown in FIGS. **14**A-**14**D. In some embodiments, the etching gas in the plasma etching includes Cl.sub.2 and/or O.sub.2, or any other suitable etching gas. When the conductive layer **70**L is made of a different material than the first wiring pattern **60**, the etching substantially stops at the first wiring pattern **60**. In some embodiments, the first via contacts **70** correspond to the via layer V.sub.x in FIG. 1. Subsequently, the hard mask pattern 82 is removed. [0056] Next, as shown in FIGS. **15**A-**15**D, a third ILD layer **54** is formed over the first ILD layer **50**, the second ILD layer **52**, the first wiring pattern **60** and the second wiring pattern **80**, and a planarization operation, such as an etch back operation or a CM P operation, is performed to expose the upper surface of the second wiring pattern **80**. FIGS. **16**A-**16**D are skeleton views without ILD layers, corresponding to FIGS. **15**A-**15**D, respectively, and FIG. **16**E shows a projected view of the first and second wiring patterns and the first via contact. In some embodiments, the third ILD layer 54 is made of the same material as or different material from the first ILD layer 50 and/or the second ILD layer 52, and includes one or more layers of silicon oxide, SiON, SiOCN, SiCN, SiOC, silicon nitride, an organic material, a low-k dielectric material, or an extreme low-k dielectric material.

[0057] In some embodiments, the second wiring patterns **80** are formed by using a damascene process. In the damascene process, an additional ILD layer is formed over the structures shown in FIGS. **10**A-**10**D, and trenches corresponding to the second wiring patterns **80** are formed in the additional ILD layer. One or more conductive materials are formed to fill the trenches and over the additional ILD layer, and a CMP operation is performed to expose the upper surface of the additional ILD layer. Then, the additional ILD layer is removed in some embodiments. In some embodiments, no hard mask pattern is formed over the second wiring patterns 80, and in such a case, the material of the second wiring patterns **80** is different from the first conductive pattern **70**L and the first wiring pattern **60**, so that the second wiring patterns **80** appropriately function as an etching mask when the first conductive pattern **70**L is etched as shown in FIGS. **14**A-**14**D. [0058] As shown in FIGS. **16**A-**16**D, the first via contacts **70** are formed at some (designed) cross points (intersections) of the first wiring patterns **60** and the second wiring patterns **80** in plan (or projected) view, but not at all cross points. At the cross point where no first via contact is formed (an empty cross point), a space under the second wiring pattern **80** and above the first wiring pattern **60** is filled by the second ILD layer **52** (see, FIGS. **10**A-**10**D and **15**D). [0059] As shown in FIG. **16**E, the shape of the first via contact **70** at the top of the first via contact **70** (at the interface between the first via contact **70** and the second wiring pattern **80**) is an overlapped shape of the first conductive pattern **70**L (which has substantially the same shape as the first wiring pattern **60**) and the second wiring pattern **80**. When the first conductive pattern extends in the Y direction and the second wiring pattern **80** extends in the X direction (perpendicular to each other), the top shape of the first via contact **70** is a rectangle. When the width of the first conductive pattern and the width of the second wiring pattern **80** are the same, the top shape is square, and when the width of the first conductive pattern and the width of the second wiring pattern **80** are different from each other, the top shape is rectangle having long sides and short sides shorter than the long sides.

[0060] When the extending direction of the first conductive pattern and the extending direction of the second wiring pattern **80** is different from 90 degrees (e.g., about 30-60 degrees), the top shape of the first via contact **70** is a parallelogram. When the width of the first conductive pattern and the width of the second wiring pattern **80** are the same, the top shape is rhombus.

[0061] As shown in FIG. **16**E, one or more cross points of the first wiring pattern **60** and the second wiring pattern **80** does not have a first via contact connecting therebetween. As explained with respect to FIGS. **7**A-**8**D, portions of the intermediate first conductive pattern other than the

portions of the intermediate first conductive pattern including the first via contact to be formed and the surrounding area are removed, so that the first wiring pattern **60** and the second wiring pattern **80** are not directly connected by a first via contact at the cross point, where no via contact is necessary. On the other hand, at the cross point where the first via contact **70** is necessary, the intermediate first conductive pattern remains by the etching process shown in FIGS. **7A-8D**, and the first via contact **70** is formed in a self-align manner as the second wiring pattern **80** functions as an etching mask.

[0062] FIGS. 17A-17C shows some variations of the photoresist pattern 75 used in the patterning operations shown in FIGS. 5A-6D. In some embodiments, as shown in FIG. 17A, the photoresist pattern 75 includes island patterns each corresponding to the first via contact to be formed. As shown in FIG. 17A, the size (area) of each of the island patterns is greater (e.g., 25% or more of the via contact) than the size of the first via contact to be formed in plan view, in some embodiments. In some embodiments, one island photoresist pattern includes two or more areas for the first via contacts, as shown in FIG. 17B. In other embodiments, as shown in FIG. 17C, the photoresist pattern 75 includes holes or openings each corresponding to the cross points with no first via contact to be formed. In some embodiments, one opening corresponds to two or more cross points with no first via contact to be formed. In the resist pattern formation process of FIGS. 17A-17C, relatively large patterns larger than the first via contact are formed, and thus a process margin in the lithography operation to form the island patterns can be increased compared with the lithography process for directly forming patterns (e.g., hole patterns) for the first via contacts.

[0063] FIGS. 18A, 18B, 18C and 18D show views of the wiring structure of a semiconductor

device in accordance with embodiments of the present disclosure. [0064] In some embodiments, the side walls (e.g., four side walls) of the first via contact **70** are substantially perpendicular (e.g., 90 degrees±5 degrees) to the upper surface of the first wiring pattern **60** (or the bottom surface of the second wiring pattern **80**), as shown in FIG. **18**A. In some embodiments, an angle of one or more of the side walls of the first via contact **70** is in a range from about 60 degrees to about 85 degrees with respect to the upper surface of the first wiring pattern **60** 

or the bottom surface of the second wiring pattern **80**, as shown in FIGS. **18**B-**18**D.

[0065] In some embodiments, as shown in FIG. **18**B, two side walls (Y Z planes) of the first via contact **70** are inclined with respect to the upper surface of the first wiring pattern **60**, and thus the cross section of the first via contact **70** in the Y direction has a trapezoid having a top smaller than a bottom. The two side walls (XZ planes) of the first via contact **70** are substantially perpendicular to the bottom surface of the second wiring pattern **80** in some embodiments. The shape shown in FIG. **18**B can be achieved by applying a taper etching process when etching the intermediate first conductive pattern.

[0066] In some embodiments, as shown in FIG. **18**C, two side walls (X Z planes) of the first via contact **70** are inclined with respect to the bottom surface of the second wiring pattern **80**, and thus the cross section of the first via contact **70** in the X direction has a reverse trapezoid having a top greater than a bottom. The two side walls (Y Z planes) of the first via contact **70** are substantially perpendicular to the upper surface of the first wiring pattern **60** in some embodiments. The shape shown in FIG. **18**C can be achieved by applying a taper etching process when etching the trench **49** in the upper layer **50**B of the first ILD layer **50** as shown in FIG. **31**.

[0067] FIG. **18**D shows the combination of the structures shown in FIGS. **18**B and **18**C, when viewed from above. In some embodiments, the first via contact **70** has a twisted cuboid shape. In some embodiments, the contact shape between the first via contact **70** and the first wiring pattern **60** is a rectangle having longer sides extending in the Y direction and shorter sides having substantially the same width ( $\pm 5\%$ ) of the width of first wiring pattern **60** in the X direction. In some embodiments, the contact shape between the first via contact **70** and the second wiring pattern **80** is a rectangle having longer sides extending in the X direction and shorter sides having substantially the same width ( $\pm 5\%$ ) of the width of second wiring pattern **80** in the Y direction. The

projected view of the first via contact **70** has an octagonal shape. The contacting area between the first wiring pattern **60** and the first via contact **70** is equal to, smaller than or larger than a contacting area between the second wiring pattern **80** and the first via contact **70**. [0068] In the embodiments of FIGS. **18**B-**18**D, the contact areas between the first via contact **70** and the first and/or second wiring patterns are increased, which decreases contact resistance between the first via contact **70** and the first and/or second wiring patterns. [0069] FIGS. **19**A-**19**C to FIGS. **22**A-**22**C show various stages of a sequential manufacturing operation of a semiconductor device in accordance with embodiments of the present disclosure. It is understood that additional operations can be provided before, during, and after processes shown by FIGS. **19**A**-22**C, and some of the operations described below can be replaced or eliminated, for additional embodiments of the method. The order of the operations/processes may be interchangeable. In FIGS. 19A-22C, the "A" figures are plan views, the "B" figures are cross sectional view along line Y2-Y2 (along the Y direction) of the "A" figures, and the "C" figures are cross sectional views along line X2-X2 (along the X direction) of the "A" figures. Materials, processes, configurations and/or dimensions as explained with respect to the above embodiments are applicable to the following embodiments, and detailed explanation thereof may be omitted. [0070] FIGS. **19**A**-19**C correspond to FIG. **31**, where spaces **49** are formed in the first ILD layer **50** above the first wiring patterns **60**. Then, the trenches are filled by a second ILD layer **52** as shown in FIGS. **20**A-**20**C in some embodiments. One or more deposition and planarization operations (e.g., CMP) are employed to fill the space **49** with one or more dielectric materials. In some embodiments, the material of the second ILD layer 52 is different from the material of the first ILD layer **50**.

[0071] Then, parts of the second ILD layer **52**, which correspond to the intermediate first conductive pattern **70**L, are removed by etching as shown in FIGS. **21**A-**21**C. The patterning operations are similar to the operations of FIGS. **4**A-**9**A except for the use of the hard mask pattern. In some embodiments, a photoresist layer similar to the photoresist layer 75L is formed over the first and second ILD layers, and then a photoresist pattern similar to the photoresist pattern 75 is formed. Then, the parts of the second ILD layer **52**, which correspond to the intermediate first conductive pattern **70**L, are removed by etching using the photoresist pattern as an etching mask. [0072] Then, the intermediate conductive patterns **70**L are formed by filling the space **47** with one or more conductive materials. In some embodiments, a single damascene process is employed to form the intermediate conductive patterns **70**L. One or more conductive layers are formed in the spaces 47 and over the upper surface of the first and second ILD layers, and one or more planarization operation, such as a chemical mechanical polishing (CMP) process, is performed to remove excess portions of the conductive layers. The structures shown in FIGS. 22A-22C correspond to the structures shown in FIGS. **10**A-**10**D. Then, the operations as explained with respect to FIGS. 11A-15D are performed to obtain the structures shown in FIGS. 15A-16D. [0073] In some embodiments, after the structure shown in FIGS. **15**A-**16**D is obtained, second via contacts and third wiring patterns are formed over the second wiring patterns **80** by repeating the same or similar processes as explained above. In some embodiments, the second wiring pattern **80** and the third ILD layer **54** of FIGS. **15**A-**16**D correspond to the first wiring pattern **60** and the lower layer **50**A of the first ILD layer **50** as shown in FIG. **3**F. By using the same or similar processes as FIGS. 3H-3J, second conductive patterns for the second via contacts are formed over the second wiring pattern **80**, and then the operations as explained with respect to FIGS. **4**A-**15**D (or **19**A**-22**C and FIGS. **11**A**-15**D) are performed to obtain the second via contacts and third wiring patterns.

[0074] In some embodiments, the first via contact **70** is merely a conductive layer (made only of conductive materials) and does not have a memory function, such as a phase change memory, a resistance change memory or a magnetic memory.

[0075] In the foregoing embodiments, the first wiring pattern 60 is formed by etching using the

first conductive pattern **70**L as an etching mask, the first wiring pattern **60** and the first conductive pattern are formed in a self-aligned manner in at least one direction (X). Then, the first via contact **70** is formed by etching using the second wiring pattern **80** as an etching mask, and thus the first via contact **70** and the second wiring pattern **80** are formed in a self-aligned manner in the other direction (Y). Thus, the first wiring pattern **60**, the first via contact **70** and the second wiring pattern **80** are all aligned regardless of an overlay error caused in one or more lithography operations. [0076] It will be understood that not all advantages have been necessarily discussed herein, no particular advantage is required for all embodiments or examples, and other embodiments or examples may offer different advantages.

[0077] In accordance with an aspect of the present disclosure, in a method of manufacturing a semiconductor device, a first conductive pattern is formed and a second conductive pattern is formed over the first conductive pattern, in a first interlayer dielectric (ILD) layer disposed over a substrate. The second conductive pattern contacts the first conductive pattern. A space is formed in the first ILD layer by removing a part of the second conductive pattern to expose a part of the first conductive pattern. The space is filled with a dielectric material. A third conductive pattern is formed over a remaining portion of the second conductive pattern. A via contact connecting the first conductive pattern and the third conductive pattern is formed by patterning the remaining portion of the second conductive pattern as an etching mask. In one or more of the foregoing or following embodiments, the first conductive pattern and the second conductive pattern extend in a first direction, and the third conductive pattern extends in a second direction crossing the first direction. In one or more of the foregoing or following embodiments, the first direction is perpendicular to the second direction. In one or more of the foregoing or following embodiments, the first direction and the second direction form an angle in a range from 30 degrees to 60 degrees. In one or more of the foregoing or following embodiments, a second ILD layer is formed and third ILD layer is further formed on the first ILD layer, the second ILD layer and a part of the first conductive pattern on which no via contact is formed. In one or more of the foregoing or following embodiments, the second conductive pattern is made of a different material than the first conductive pattern. In one or more of the foregoing or following embodiments, the second conductive pattern is made of a same material as the third conductive pattern. In one or more of the foregoing or following embodiments, the second conductive pattern and the third conductive pattern are made of Ru.

[0078] In accordance with another aspect of the present disclosure, in a method of manufacturing a semiconductor device, a first lower conductive pattern and a second lower conductive pattern, both extending in a first direction, are formed. A first intermediate conductive pattern is formed on the first lower conductive pattern and a second intermediate conductive pattern is formed on the second lower conductive pattern. The first and second lower conductive pattern and the first and second intermediate conductive pattern are embedded in a first interlayer dielectric (ILD) layer disposed over a substrate. A space is formed in the first ILD layer by removing a part of the first intermediate conductive pattern to expose a part of the first lower conductive pattern. The space is filled with a dielectric material. A first upper conductive pattern extending in a second direction crossing the first direction is formed on the second intermediate conductive pattern and over the part of the first lower conductive pattern. A first via contact connecting the first upper conductive pattern and the second lower conductive pattern is formed by patterning the second intermediate conductive pattern. The first via contact is formed at a cross point of the first upper conductive pattern and the second lower conductive pattern in plan view. In one or more of the foregoing or following embodiments, no via contact is formed at a cross point between the first upper conductive pattern and the first lower conductive pattern. In one or more of the foregoing or following embodiments, a hard mask layer is formed over the first ILD layer and the first and second intermediate conductive patterns, a hard mask pattern is formed by patterning the hard mask layer, and the first intermediate conductive pattern is patterned by using the hard mask pattern as an etching mask. In one or more

of the foregoing or following embodiments, the hard mask layer includes TiN. In one or more of the foregoing or following embodiments, when the first upper conductive pattern is formed, a blanket conductive layer is formed over the first ILD layer, the dielectric material, and the first and second intermediate conductive patterns, a hard mask layer is formed over the blanket conductive layer, a hard mask pattern is formed by patterning the hard mask layer, and the blanket conductive layer is patterned by using the hard mask pattern as an etching mask. In one or more of the foregoing or following embodiments, the hard mask layer includes TiN. In one or more of the foregoing or following embodiments, the first and second lower conductive patterns are made of Cu or a Cu alloy, and the first and second intermediate conductive patterns are made of Ru or a Ru alloy. In one or more of the foregoing or following embodiments, when the first and second lower conductive patterns and the first and second intermediate conductive patterns are formed, a first blanket conductive layer for the first and second lower conductive patterns is formed, a second blanket conductive layer for the first and second intermediate conductive patterns is formed on the first blanket conductive layer, the first and second intermediate conductive patterns are formed by patterning the second blanket conductive layer, and the first and second lower conductive patterns are formed by patterning the first blanket conductive layer.

[0079] In accordance with another aspect of the present disclosure, in a method of manufacturing a semiconductor device, a first lower conductive pattern and a second lower conductive pattern, both extending in a first direction, are formed. A first intermediate conductive pattern is formed on the first lower conductive pattern and a second intermediate conductive pattern is formed on the second lower conductive pattern. The first and second lower conductive pattern and the first and second intermediate conductive pattern are embedded in a first interlayer dielectric (ILD) layer disposed over a substrate. A first space is formed in the first ILD layer by removing a part of the first intermediate conductive pattern to expose a part of the first lower conductive pattern and a second space is formed in the first ILD layer by removing a part of the second intermediate conductive pattern to expose a part of the second lower conductive pattern. The first and second spaces are filled with a dielectric material. A first upper conductive pattern extending in a second direction crossing the first direction is formed on the second intermediate conductive pattern and over the part of the first lower conductive pattern and a second upper conductive pattern extending a third direction crossing the first direction is formed on the first intermediate conductive pattern and over the part of the second lower conductive pattern. A first via contact connecting the first upper conductive pattern and the second lower conductive pattern is formed by patterning the second intermediate conductive pattern and a second via contact connecting the second upper conductive pattern and the first lower conductive pattern is formed by patterning the first intermediate conductive pattern. The first via contact is formed at a cross point of the first upper conductive pattern and the second lower conductive pattern in plan view, and the second via contact is formed at a cross point of the second upper conductive pattern and the first lower conductive pattern in plan view. In one or more of the foregoing or following embodiments, no via contact is formed at a cross point between the first upper conductive pattern and the first lower conductive pattern. In one or more of the foregoing or following embodiments, the third direction crosses the second direction. In one or more of the foregoing or following embodiments, the first and second lower conductive patterns are made of a different material than the first and second intermediate conductive patterns and the first and second upper conductive patterns.

[0080] In accordance with another aspect of the present disclosure, a semiconductor device includes transistors disposed over a substrate, a first wiring pattern disposed over the transistors and extending in a first direction, a second wiring pattern disposed above the first wiring pattern and extending in a second direction crossing the first direction, and a via contact connecting the first wiring pattern and the second wiring pattern. A contacting area between the first wiring pattern and the via contact has a rectangular shape having longer sides extending in the first direction, and a contacting area between the second wiring pattern and the via contact has a rectangular shape

having longer sides extending in the second direction. In one or more of the foregoing or following embodiments, the contacting area between the first wiring pattern and the via contact has a different size from the contacting area between the second wiring pattern and the via contact. In one or more of the foregoing or following embodiments, the first direction is perpendicular to the second direction. In one or more of the foregoing or following embodiments, the first wiring pattern is made of a different material than the via contact. In one or more of the foregoing or following embodiments, the second wiring pattern is made of a different material than the first wiring pattern. In one or more of the foregoing or following embodiments, the second wiring pattern is made of a same material as the via contact. In one or more of the foregoing or following embodiments, a width of shorter sides of the contacting area between the first wiring pattern and the via contact is equal to a width of the first wiring pattern. In one or more of the foregoing or following embodiments, a width of shorter sides of the contacting area between the second wiring pattern and the via contact is equal to a width of the second wiring pattern. [0081] In accordance with another aspect of the present disclosure, a semiconductor device includes transistors disposed over a substrate, a first wiring pattern disposed over the transistors and extending in a first direction, a second wiring pattern disposed above the first wiring pattern and extending in a second direction crossing the first direction, a via contact connecting the first wiring pattern and the second wiring pattern, a first interlayer dielectric (ILD) layer covering side surfaces of the first wiring pattern, a second ILD layer disposed on a part of the first wiring pattern, and a third ILD layer disposed on the first ILD layer, the second ILD layer, and a part of the first wiring pattern. The first ILD layer covers two side faces of the via contact and the third ILD layer covers other two side faces of the via contact. In one or more of the foregoing or following embodiments, an upper surface of the second ILD layer is located at a same level as a top of the via contact. In one or more of the foregoing or following embodiments, the third ILD layer contacts side faces of the second wiring pattern. In one or more of the foregoing or following embodiments, the third ILD layer contacts a side face of the second ILD layer. In one or more of the foregoing or following embodiments, the first wiring pattern is made of Cu or a Cu alloy. In one or more of the foregoing or following embodiments, the via contact is made of Ru or a Ru alloy. In one or more of the foregoing or following embodiments, the second wiring pattern is made of Ru or a Ru alloy. [0082] In accordance with another aspect of the present disclosure, a semiconductor device includes a transistor disposed over a substrate and a plurality of wiring layers disposed over the transistor. The plurality of wiring layers includes an n-th wiring layer and an (n+1)-th wiring layer, the n-th wiring layer includes a first wiring pattern and a second wiring pattern, both extending in a first direction and a first via contact, and the (n+1)-th wiring layer includes a third wiring pattern extending in a second direction crossing the first direction. The third wiring pattern crosses the first and second wiring patterns in plan view, the first via contact is provided at a cross point between the third wiring pattern and the first wiring pattern to connect the third wiring pattern and the first wiring pattern, and no via contact is provided at a cross point between the third wiring pattern and the second wiring pattern. In one or more of the foregoing or following embodiments, the n-th wiring layer includes an interlayer dielectric (ILD) layer, and the ILD layer includes a first ILD layer and a second ILD layer disposed in trenches over a part of the first wiring pattern and a part of the second wiring pattern. In one or more of the foregoing or following embodiments, the second ILD layer is disposed between the third wiring pattern and the second wiring pattern at the cross point between the third wiring pattern and the second wiring pattern. In one or more of the foregoing or following embodiments, the (n+1)-th wiring layer includes a fourth wiring pattern extending in a third direction crossing the first direction and the second direction. In one or more of the foregoing or following embodiments, the first via contact has a trapezoidal cross section along the first direction and a reverse trapezoidal cross section along the second direction. [0083] The foregoing outlines features of several embodiments or examples so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should

appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments or examples introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

- 1. A semiconductor device comprising: transistors disposed over a substrate; a first wiring pattern disposed over the transistors and extending in a first direction; a second wiring pattern disposed above the first wiring pattern and extending in a second direction crossing the first direction; and a via contact connecting the first wiring pattern and the second wiring pattern, wherein: a contacting area between the first wiring pattern and the via contact has a rectangular shape having longer sides extending in the first direction, and a contacting area between the second wiring pattern and the via contact has a rectangular shape having longer sides extending in the second direction.
- **2.** The semiconductor device of claim 1, wherein the contacting area between the first wiring pattern and the via contact has a different size than the contacting area between the second wiring pattern and the via contact.
- **3.** The semiconductor device of claim 1, wherein the first direction is perpendicular to the second direction.
- **4.** The semiconductor device of claim 1, wherein the first wiring pattern is made of a different material than the via contact.
- **5.** The semiconductor device of claim 1, wherein the second wiring pattern is made of a different material than the first wiring pattern.
- **6.** The semiconductor device of claim 5, wherein the second wiring pattern is made of a same material as the via contact.
- 7. The semiconductor device of claim 1, wherein a width of shorter sides of the contacting area between the first wiring pattern and the via contact is equal to a width of the first wiring pattern.
- **8**. The semiconductor device of claim 1, wherein a width of shorter sides of the contacting area between the second wiring pattern and the via contact is equal to a width of the second wiring pattern.
- **9**. A semiconductor device comprising: transistors disposed over a substrate; a first wiring pattern disposed over the transistors and extending in a first direction; a second wiring pattern disposed above the first wiring pattern and extending in a second direction crossing the first direction; a via contact connecting the first wiring pattern and the second wiring pattern; a first interlayer dielectric (ILD) layer covering side surfaces of the first wiring pattern; a second ILD layer disposed on a part of the first wiring pattern; and a third ILD layer disposed on the first ILD layer, the second ILD layer, and a part of the first wiring pattern, wherein the first IL D layer covers two side faces of the via contact and the third ILD layer covers two other side faces of the via contact.
- **10.** The semiconductor device of claim 9, wherein an upper surface of the second ILD layer is located at a same level as a top of the via contact.
- **11.** The semiconductor device of claim 9, wherein the third IL D layer contacts side faces of the second wiring pattern.
- **12**. The semiconductor device of claim 11, wherein the third IL D layer contacts a side face of the second ILD layer.
- **13**. The semiconductor device of claim 9, wherein the first wiring pattern is made of Cu or a Cu alloy.
- **14**. The semiconductor device of claim 9, wherein the via contact is made of Ru or a Ru alloy.
- **15**. The semiconductor device of claim 9, wherein the second wiring pattern is made of Ru or a Ru

alloy.

- **16.** A semiconductor device comprising: a transistor disposed over a substrate; and a plurality of wiring layers disposed over the transistor, wherein: the plurality of wiring layers includes an n-th wiring layer and an (n+1)-th wiring layer, the n-th wiring layer includes a first wiring pattern and a second wiring pattern, both extending in a first direction and a first via contact, the (n+1)-th wiring layer includes a third wiring pattern extending in a second direction crossing the first direction, the third wiring pattern crosses the first and second wiring patterns in plan view, the first via contact is provided at a cross point between the third wiring pattern and the first wiring pattern to connect the third wiring pattern and the first wiring pattern, and no via contact is provided at a cross point between the third wiring pattern and the second wiring pattern.
- **17**. The semiconductor device of claim 16, wherein: the n-th wiring layer includes an interlayer dielectric (ILD) layer, and the ILD layer includes a first ILD layer and a second IL D layer disposed in trenches over a part of the first wiring pattern and a part of the second wiring pattern.
- **18**. The semiconductor device of claim 17, wherein the second IL D layer is disposed between the third wiring pattern and the second wiring pattern at the cross point between the third wiring pattern and the second wiring pattern.
- 19. The semiconductor device of claim 16, wherein the (n+1)-th wiring layer includes a fourth wiring pattern extending in a third direction crossing the first direction and the second direction.

  20. The semiconductor device of claim 16, wherein the first via contact has a trapezoidal cross section along the first direction and a reverse trapezoidal cross section along the second direction.