# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

Date of Patent

Inventor(s)

12396264

B2

August 19, 2025

Tanaka; Bungo

### **Isolation transformer**

#### Abstract

This isolation transformer includes: an isolation layer; a transformer having a first coil and a second coil; and a capacitor having a first capacitor electrode and a second capacitor electrode disposed between the first coil and the second coil. The isolation layer includes a first isolation film in which the first coil is embedded, a second isolation film on the upper surface of the first isolation film, a protective film on the upper surface of the second isolation film, a third isolation film on the upper surface of the protective film, a fourth isolation film on the upper surface of the third isolation film, and a fifth isolation film on the upper surface of the fourth isolation film. The second capacitor electrode is formed between the third isolation film and the fourth isolation film. The second coil is formed between the fourth isolation film and the fifth isolation film.

Inventors: Tanaka; Bungo (Kyoto, JP)

**Applicant: ROHM CO., LTD.** (Kyoto, JP)

Family ID: 1000008763167

Assignee: ROHM CO., LTD. (Kyoto, JP)

Appl. No.: 18/474235

Filed: September 26, 2023

### **Prior Publication Data**

**Document Identifier**US 20240021598 A1

Publication Date
Jan. 18, 2024

### **Foreign Application Priority Data**

JP 2021-055723 Mar. 29, 2021

# **Related U.S. Application Data**

#### **Publication Classification**

**Int. Cl.:** H10D86/85 (20250101); H01L23/00 (20060101); H01L23/495 (20060101); H01L25/18 (20230101)

#### **U.S. Cl.:**

CPC

H10D86/85 (20250101); H01L23/49575 (20130101); H01L24/05 (20130101); H01L24/06 (20130101); H01L24/45 (20130101); H01L24/48 (20130101); H01L24/49 (20130101); H01L25/18 (20130101); H01L2224/05553 (20130101); H01L2224/05567 (20130101); H01L2224/06152 (20130101); H01L2224/45124 (20130101); H01L2224/45144 (20130101); H01L2224/45147 (20130101); H01L2224/48137 (20130101); H01L2224/48245 (20130101); H01L2224/49113 (20130101); H01L2224/49175 (20130101)

### **Field of Classification Search**

**CPC:** H10D (86/85); H01L (23/49575); H01L (24/05); H01L (24/06); H01L (24/45)

### **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC          |
|--------------|--------------------|----------------------|----------|--------------|
| 2010/0079232 | 12/2009            | Okawa                | 336/200  | H01F 27/2804 |
| 2013/0321116 | 12/2012            | Tiemeijer            | 336/200  | H01F 27/29   |
| 2014/0240072 | 12/2013            | Lan                  | 336/200  | H01F 19/00   |
| 2015/0137314 | 12/2014            | Osada                | 257/531  | H01L 23/5225 |
| 2015/0296621 | 12/2014            | Yosui                | 174/258  | H01G 4/40    |
| 2018/0130587 | 12/2017            | Tanaka et al.        | N/A      | N/A          |
| 2021/0020564 | 12/2020            | West                 | N/A      | H01L 23/645  |

#### FOREIGN PATENT DOCUMENTS

| Patent No.  | Application Date | Country | CPC |
|-------------|------------------|---------|-----|
| 2018-078169 | 12/2017          | JP      | N/A |

#### OTHER PUBLICATIONS

International Search Report and Written Opinion mailed on Jun. 7, 2022, received for PCT Application PCT/JP2022/015036, filed on Mar. 28, 2022, 12 pages including English Translation. cited by applicant

Primary Examiner: Bauer; Scott

Attorney, Agent or Firm: XSENSUS LLP

# **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) This application is a continuation of International Application No. PCT/JP2022/015036, filed Mar. 28, 2022, which claims priority to JP 2021-055723, filed Mar. 29, 2021, the entire contents of each are incorporated herein by reference.

#### **BACKGROUND**

- (1) The present disclosure relates to an isolation transformer.
- (2) A known example of a gate driver that applies a gate voltage to the gate of a switching element such as a transistor is an insulated gate driver. Japanese Laid-Open Patent Publication No. 2018-78169 describes an example of a semiconductor integrated circuit used as an insulated gate driver that includes a transformer. The transformer includes a first coil at the primary side and a second coil at the secondary side.

# **Description**

#### BRIEF DESCRIPTION OF DRAWINGS

- (1) FIG. **1** is a schematic circuit diagram showing a first embodiment of a gate driver.
- (2) FIG. **2** is a plan view showing an internal structure of the gate driver of the first embodiment.
- (3) FIG. **3** is a perspective view showing a transformer chip included in the gate driver of the first embodiment.
- (4) FIG. **4** is a plan view of the transformer chip shown in FIG. **3**.
- (5) FIG. **5** is a schematic cross-sectional view showing a first coil of the transformer chip shown in FIG. **3**.
- (6) FIG. **6** is a schematic cross-sectional view showing a second coil of the transformer chip shown in FIG. **3**.
- (7) FIG. **7** is a schematic cross-sectional view showing a first capacitor electrode of the transformer chip shown in FIG. **3**.
- (8) FIG. **8** is a schematic cross-sectional view showing a second capacitor electrode of the transformer chip shown in FIG. **3**.
- (9) FIG. **9** is a cross-sectional view of the transformer chip mounted on a low-voltage die pad taken along line **9-9** in FIG. **4**.
- (10) FIG. **10** is a circuit diagram showing an operation of a comparative example of a gate driver.
- (11) FIG. **11** is a circuit diagram showing an operation of the gate driver in the embodiment.
- (12) FIG. **12** is a schematic cross-sectional view showing a modified example of a transformer chip.
- (13) FIG. **13** is a schematic cross-sectional view showing a modified example of a transformer chip.
- (14) FIG. **14** is a schematic cross-sectional view showing a modified example of a transformer chip.
- (15) FIG. **15** is a schematic cross-sectional view showing a first capacitor electrode of a transformer chip in a modified example.
- (16) FIG. **16** is a schematic cross-sectional view showing a first capacitor electrode of a transformer chip in a modified example.
- (17) FIG. **17** is a schematic cross-sectional view showing a first capacitor electrode of a transformer chip in a modified example.
- (18) FIG. **18** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (19) FIG. **19** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor

electrode.

- (20) FIG. **20** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (21) FIG. **21** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (22) FIG. **22** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (23) FIG. **23** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (24) FIG. **24** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (25) FIG. **25** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.
- (26) FIG. **26** is a schematic cross-sectional view of a modified example of a transformer chip showing a first coil, a second coil, a dummy coil, a first capacitor electrode, and a second capacitor electrode.

#### **DETAILED DESCRIPTION**

#### First Embodiment

- (27) Embodiments of a gate driver will be described below with reference to the drawings.
- (28) The embodiments described below exemplify configurations and methods for embodying a technical concept and are not intended to limit the material, shape, structure, layout, dimensions, and the like of each component to those described below. Components in the drawings may be enlarged for simplicity and clarity. The dimensional proportion of a component may not be drawn to scale or may differ between drawings. In the cross-sectional views, hatching of components may be partially omitted to facilitate understanding.
- (29) Gate Driver
- (30) An embodiment of a gate driver **10** will be described with reference to FIGS. **1** to **9**.
- (31) FIG. 1 schematically shows an example of a circuit configuration of the gate driver 10. The gate driver 10 is configured to apply a drive voltage signal to the gate of a switching element. In an example, the gate driver 10 is used in an inverter device 500 mounted on an electric vehicle or a hybrid vehicle. The inverter device 500 includes two switching elements 501 and 502 connected in series to each other, the gate driver 10, and an electronic control unit 503 (ECU) that controls the gate driver 10. In an example, the switching element 501 is a high-side switching element connected to a drive power supply. The switching element 502 is a low-side switching element. Examples of the switching elements 501 and 502 include transistors such as a Si metal-oxide-semiconductor field-effect transistor (Si MOSFET), a SiC MOSFET, and an insulated gate bipolar transistor (IGBT). The gate driver 10 of the present embodiment applies a drive voltage signal to the gate of the switching element 501. In the description hereafter, SiC MOSFETs are used in the switching elements 501 and 502.
- (32) The gate driver **10** is provided for each of the switching elements **501** and **502** and separately drives the switching elements **501** and **502**. In the present embodiment, the gate driver **10** that drives the switching element **501** will be described for the sake of convenience.
- (33) The gate driver **10** includes a low-voltage circuit **20** to which a first voltage V**1** is applied, a high-voltage circuit **30** to which a second voltage V**2** is applied, and transformers **40** arranged

between the low-voltage circuit **20** and the high-voltage circuit **30**. The second voltage V**2** is higher than the first voltage V**1**. More specifically, the low-voltage circuit **20** and the high-voltage circuit **30** are connected by the transformers **40**. The first voltage V**1** and the second voltage V**2** are direct current voltages.

- (34) The gate driver **10** of the present embodiment is configured, based on a control signal from the ECU **503**, to transmit a signal from the low-voltage circuit **20** to the high-voltage circuit **30** through the transformers **40** and to output a drive voltage signal from the high-voltage circuit **30**.
- (35) The signal transmitted from the low-voltage circuit **20** toward the high-voltage circuit **30**, that is, a signal output from the low-voltage circuit **20**, is, for example, for driving the switching element **501**. Examples of the signal include a set signal and a reset signal. The set signal transmits a rising edge of the control signal from the ECU **503**. The reset signal transmits a falling edge of the control signal from the ECU **503**. In other words, the set signal and the reset signal are signals for generating a drive voltage signal of the switching element **501**. The set signal and the reset signal correspond to a "first signal."
- (36) More specifically, the low-voltage circuit **20** is configured to be actuated by application of the first voltage V1. The low-voltage circuit **20** is electrically connected to the ECU **503** and generates a set signal and a reset signal based on a control signal received from the ECU **503**. In an example, the low-voltage circuit **20** generates the set signal in response to a rising edge of the control signal and generates the reset signal in response to a falling edge of the control signal. The low-voltage circuit **20** transmits the generated set signal and reset signal toward the high-voltage circuit **30**. (37) The high-voltage circuit **30** is configured to be actuated by application of the second voltage V2. The high-voltage circuit **30** is electrically connected to the gate of the switching element **501**. Based on the set signal and the reset signal received from the low-voltage circuit 20, the highvoltage circuit **30** generates a drive voltage signal for driving the switching element **501** and applies the drive voltage signal to the gate of the switching element **501**. In other words, the highvoltage circuit **30** generates a drive voltage signal that is applied to the gate of the switching element **501** based on the first signal output from the low-voltage circuit **20**. More specifically, the high-voltage circuit 30 generates a drive voltage signal for activating the switching element 501 based on the set signal and applies the drive voltage signal to the gate of the switching element **501**. The high-voltage circuit **30** generates a drive voltage signal for deactivating the switching element **501** based on the reset signal and applies the drive voltage signal to the gate of the switching element **501**. Thus, the gate driver **10** controls the activation and deactivation of the switching element 501.
- (38) The high-voltage circuit **30** includes, for example, an R-S flip-flop circuit, into which a set signal and a reset signal are input, and a driver unit. The driver unit generates a drive voltage signal based on an output signal of the R-S flip-flop circuit. However, the high-voltage circuit **30** may be changed to any specific circuit configuration.
- (39) In the gate driver **10** of the present embodiment, the low-voltage circuit **20** and the high-voltage circuit **30** are insulated from each other by the transformers **40**. More specifically, the transformers **40** restrict transmission of a direct current voltage between the low-voltage circuit **20** and the high-voltage circuit **30** while allowing transmission of various signals such as the set signal and the reset signal.
- (40) Thus, a state in which the low-voltage circuit **20** and the high-voltage circuit **30** are insulated from each other refers to a state in which transmission of a direct current voltage between the low-voltage circuit **20** and the high-voltage circuit **30** is interrupted, while transmission of a signal between the low-voltage circuit **20** and the high-voltage circuit **30** is allowed.
- (41) The insulation voltage of the gate driver **10** is, for example, in a range of 2500 Vrms to 7500 Vrms. In the present embodiment, the insulation voltage of the gate driver **10** is approximately 5000 Vrms. However, the insulation voltage of the gate driver **10** is not limited to these values and may be any specific numerical value.

- (42) In the present embodiment, ground GND1 of the low-voltage circuit 20 and ground GND2 of the high-voltage circuit 30 are arranged independently. In the description hereafter, the potential of the ground GND1 of the low-voltage circuit 20 is referred to as a first reference potential, and the potential of the ground GND2 of the high-voltage circuit 30 is referred to as a second reference potential. In this case, the first voltage V1 is a voltage from the first reference potential, and the second voltage V2 is a voltage from the second reference potential. The first voltage V1 is, for example, in a range of 4.5 V to 5.5 V. The second voltage V2 is, for example, in a range of 9 V to 24 V.
- (43) The transformers **40** will now be described in detail.
- (44) The gate driver **10** of the present embodiment includes two transformers **40** and two capacitors **50** corresponding to two signals transmitted from the low-voltage circuit **20** toward the high-voltage circuit **30**. More specifically, the gate driver **10** includes a transformer **40** and a capacitor **50** that are used to transmit a set signal (SET) and a transformer **40** and a capacitor **50** that are used to transmit a reset signal (RESET). Hereinafter, for the sake of brevity, the transformer **40** and the capacitor **50** used to transmit a set signal are referred to as a "transformer **40**A" and a "capacitor **50**A." The transformer **40** and the capacitor **50** used to transmit a reset signal are referred to as a "transformer **40**B" and a "capacitor **50**B."
- (45) The gate driver **10** includes a low-voltage signal line **21**A, which connects the low-voltage circuit **20** and the transformer **40**A, and a low-voltage signal line **21**B, which connects the low-voltage circuit **20** and the transformer **40**B. Thus, the low-voltage signal line **21**A transmits the set signal from the low-voltage circuit **20** to the transformer **40**A. The low-voltage signal line **21**B transmits the reset signal from the low-voltage circuit **20** to the transformer **40**B.
- (46) The gate driver **10** includes a high-voltage signal line **31**A, which connects the transformer **40**A and the high-voltage circuit **30**, and a high-voltage signal line **31**B, which connects the transformer **40**B and the high-voltage circuit **30**. Thus, the high-voltage signal line **31**A transmits the set signal from the transformer **40**A to the high-voltage circuit **30**. The high-voltage signal line **31**B transmits the reset signal from the transformer **40**B to the high-voltage circuit **30**.
- (47) The transformer **40**A electrically insulates the low-voltage circuit **20** from the high-voltage circuit **30** while transmitting the set signal from the low-voltage circuit **20** to the high-voltage circuit **30**.
- (48) The transformer **40**A includes a first coil **41**A and a second coil **42**A. The first coil **41**A and the second coil **42**A are electrically insulated from each other and configured to be magnetically coupled to each other.
- (49) The first coil **41**A is connected to the low-voltage circuit **20** by the low-voltage signal line **21**A and is also connected to the ground GND**1** of the low-voltage circuit **20**. More specifically, the first coil **41**A includes a first end electrically connected to the low-voltage circuit **20**. The first coil **41**A is configured to receive a low voltage through the first end of the first coil **41**A. The first coil **41**A includes a second end electrically connected to the ground GND**1** of the low-voltage circuit **20**. Thus, the potential of the second end of the first coil **41**A equals the first reference potential. The first reference potential is, for example, 0V.
- (50) The second coil **42**A is connected to the high-voltage circuit **30** by the high-voltage signal line **31**A and is also connected to the ground GND2 of the high-voltage circuit **30**. More specifically, the second coil **42**A includes a first end electrically connected to the high-voltage circuit **30**. The second coil **42**A is configured to receive a high voltage through the first end of the second coil **42**A. The second coil **42**A includes a second end electrically connected to the ground GND2 of the high-voltage circuit **30**. Thus, the potential of the second end of the second coil **42**A equals the second reference potential. The ground GND2 of the high-voltage circuit **30** is connected to the source of the switching element **501**. Hence, the second reference potential varies as the inverter device **500** is driven and may become, for example, greater than or equal to 600 V.
- (51) The transformer 40B electrically insulates the low-voltage circuit 20 from the high-voltage

- circuit **30** while transmitting the reset signal from the low-voltage circuit **20** to the high-voltage circuit **30**. The transformer **40**B includes a first coil **41**B and a second coil **42**B. The first coil **41**B and the second coil **42**B are electrically insulated from each other and configured to be magnetically coupled to each other. The connection configuration of the transformer **40**B is the same as the connection configuration of the transformer **40**A and thus will not be described in detail.
- (52) The capacitor **50**A is connected to the transformer **40**A. More specifically, the capacitor **50**A is connected between the first coil **41**A and the second coil **42**A of the transformer **40**A.
- (53) The capacitor **50**A includes a first capacitor electrode **51**A and a second capacitor electrode **52**A. The first capacitor electrode **51**A and the second capacitor electrode **52**A are arranged between the first coil **41**A and the second coil **42**A of the transformer **40**A. The first capacitor electrode **51**A is connected to the second end of the first coil **41**A. The second capacitor electrode **52**A is connected to the second end of the second coil **42**A. The second end of the first coil **41**A is connected to the ground GND**1** of the low-voltage circuit **20**. Thus, the second end of the first coil **41**A is a ground terminal. The first capacitor electrode **51**A is connected to the ground terminal of the first coil **41**A. The second end of the second coil **42**A is connected to the ground GND**2** of the high-voltage circuit **30**. Thus, the second end of the second coil **42**A is a ground terminal. Accordingly, the second capacitor electrode **52**A is connected to the ground terminal of the second coil **42**A.
- (54) The capacitor **50**B is connected to the transformer **40**B. More specifically, the capacitor **50**B is connected between the first coil **41**B and the second coil **42**B of the transformer **40**B.
- (55) The capacitor **50**B includes a first capacitor electrode **51**B and a second capacitor electrode **52**B. The first capacitor electrode **51**B and the second capacitor electrode **52**B are arranged between the first coil **41**B and the second coil **42**B of the transformer **40**B. The first capacitor electrode **51**B is connected to a ground terminal of the first coil **41**B. The second capacitor electrode **52**B is connected to a ground terminal of the second coil **42**B.
- (56) FIG. **2** shows an example of a plan view showing the internal structure of the gate driver **10**. FIG. **1** shows a simplified circuit configuration of the gate driver **10**. Hence, the number of external terminals of the gate driver **10** shown in FIG. **2** is greater than the number of external terminals of the gate driver **10** shown in FIG. **1**. The number of external terminals of the gate driver **10** is the number of external electrodes configured to connect the gate driver **10** to electronic components arranged outside the gate driver **10**, such as the ECU **503** and the switching element **501** (refer to FIG. **1**). The number of signal lines (the number of wires W**1** to W**4** described later) that transmit a signal from the low-voltage circuit **20** to the high-voltage circuit **30** in the gate driver **10** shown in FIG. **2** is greater than the number of signal lines in the gate driver **10** shown in FIG. **1**.
- (57) As shown in FIG. **2**, the gate driver **10** is a semiconductor device including multiple semiconductor chips arranged in a single package and is, for example, mounted on a circuit substrate arranged in the inverter device **500**. Each of the switching elements **501** and **502** is mounted on a mount substrate that differs from the circuit substrate. A cooling unit is attached to the mount substrate.
- (58) The package type of the gate driver **10** is small outline (SO) and, in the present embodiment, is a small outline package (SOP). The gate driver **10** includes a low-voltage circuit chip **60**, a high-voltage circuit chip **70**, and a transformer chip **80**, which are semiconductor chips. The low-voltage circuit chip **60** is mounted on a low-voltage lead frame **90**. The high-voltage circuit chip **70** is mounted on a high-voltage lead frame **100**. The chips **60**, **70**, and **80** and a portion of the lead frames **90** and **100** are encapsulated by a mold resin **110**. In the present embodiment, the transformer chip **80** corresponds to an "isolation transformer." The transformer chip **80** and the mold resin **110** correspond to an "isolation module" that insulates the low-voltage circuit **20** from the high-voltage circuit **30**. In FIG. **2**, the mold resin **110** is indicated by double-dashed lines to illustrate the internal structure of the gate driver **10**. The package type of the gate driver **10** may be

changed in any manner.

- (59) The mold resin **110** is formed from an electrical insulating material. An example of the resin is a black epoxy resin. The mold resin **110** has the form of a rectangular plate having a thickness-wise direction conforming to the z-direction. The mold resin **110** includes four resin side surfaces **111** to **114**. More specifically, the mold resin **110** includes two end surfaces in the x-direction, namely, the resin side surfaces **111** and **112**, and two end surfaces in the y-direction, namely, the resin side surfaces **113** and **114**. The x-direction and the y-direction are orthogonal to the z-direction. The x-direction and the y-direction are orthogonal to each other. In the description hereafter, a plan view means a view in the z-direction.
- (60) Each of the low-voltage lead frame **90** and the high-voltage lead frame **100** is formed from an electrically conductive material. The low-voltage lead frame **90** and the high-voltage lead frame **100** are formed from copper (Cu), iron (Fe), or the like. The lead frames **90** and **100** extend from the inside to the outside of the mold resin **110**.
- (61) The low-voltage lead frame **90** includes a low-voltage die pad **91** arranged in the mold resin **110** and low-voltage leads **92** extending from the inside to the outside of the mold resin **110**. Each low-voltage lead **92** includes an external terminal configured to be electrically connected to an external electronic device such as the ECU **503** (refer to FIG. **1**).
- (62) In the present embodiment, the low-voltage circuit chip **60** and the transformer chip **80** are mounted on the low-voltage die pad **91**. In plan view, the low-voltage die pad **91** is arranged so that the center of the low-voltage die pad **91** in the y-direction is located closer in the y-direction to the resin side surface **113** than the center of the mold resin **110** is. In the present embodiment, the low-voltage die pad **91** is not exposed from the mold resin **110**. In plan view, the low-voltage die pad **91** is rectangular so that the long sides extend in the x-direction and the short sides extend in the y-direction.
- (63) The low-voltage leads **92** are separated from each other in the x-direction. Among the low-voltage leads **92**, the low-voltage leads **92** located at opposite ends in the x-direction are integrated with the low-voltage die pad **91**. Each low-voltage lead **92** partially projects from the resin side surface **113** toward the outside of the mold resin **110**.
- (64) The high-voltage lead frame **100** includes a high-voltage die pad **101** arranged in the mold resin **110** and high-voltage leads **102** extending from the inside to the outside of the mold resin **110**. Each high-voltage lead **102** includes an external terminal configured to be electrically connected to an external electronic device such as the gate of the switching element **501** (refer to FIG. **1**).
- (65) The high-voltage circuit chip **70** is mounted on the high-voltage die pad **101**. In plan view, the high-voltage die pad **101** is located closer in the y-direction to the resin side surface **114** than the low-voltage die pad **91** is. In the present embodiment, the high-voltage die pad **101** is not exposed from the mold resin **110**. In plan view, the high-voltage die pad **101** is rectangular so that the long sides extend in the x-direction and the short sides extend in the y-direction.
- (66) The low-voltage die pad **91** and the high-voltage die pad **101** are separated from each other in the y-direction. The y-direction may also be referred to as the arrangement direction of the two die pads **91** and **101**.
- (67) The dimension of the low-voltage die pad **91** and the high-voltage die pad **101** in the y-direction is set in accordance with the size and the number of semiconductor chips that are mounted. In the present embodiment, the low-voltage circuit chip **60** and the transformer chip **80** are mounted on the low-voltage die pad **91**, and the high-voltage circuit chip **70** is mounted on the high-voltage die pad **91** in the y-direction is greater than the dimension of the high-voltage die pad **101** in the y-direction.
- (68) The high-voltage leads **102** are separated from each other in the x-direction. Among the high-voltage leads **102**, two of the high-voltage leads **102** are integrated with the high-voltage die pad **101**. Each high-voltage lead **102** partially projects from the resin side surface **114** toward the outside of the mold resin **110**.

- (69) In the present embodiment, the number of the high-voltage leads **102** is the same as the number of the low-voltage leads **92**. As shown in FIG. **2**, the low-voltage leads **92** and the high-voltage leads **102** are arranged in a direction (x-direction) orthogonal to the arrangement direction (y-direction) of the low-voltage die pad **91** and the high-voltage die pad **101**. The number of the high-voltage leads **102** and the number of the low-voltage leads **92** may be changed in any manner. (70) In the present embodiment, the low-voltage die pad **91** is supported by two low-voltage leads **92** that are integrated with the low-voltage die pad **91**. The high-voltage die pad **101** is supported by two high-voltage leads **102** that are integrated with the high-voltage die pad **101**. Hence, the die pads **91** and **101** are not provided with a suspension lead exposed from the resin side surfaces **111** and **112**. This allows for an increase in the insulation distance between the low-voltage lead frame **90** and the high-voltage lead frame **100**.
- (71) The low-voltage circuit chip **60**, the high-voltage circuit chip **70**, and the transformer chip **80** are spaced apart from each other in the y-direction. The low-voltage circuit chip **60**, the transformer chip **80**, and the high-voltage circuit chip **70** are arranged in this order in the y-direction from the low-voltage leads **92** toward the high-voltage leads **102**.
- (72) The low-voltage circuit chip **60** includes the low-voltage circuit **20** shown in FIG. **1**. In plan view, the low-voltage circuit chip **60** is rectangular and has short sides and long sides. In plan view, the low-voltage circuit chip **60** is mounted on the low-voltage die pad **91** such that the long sides extend in the x-direction and the short sides extend in the y-direction. The low-voltage circuit chip **60** includes a chip main surface **60**s and a chip back surface (not shown) facing opposite directions in the z-direction. The chip back surface of the low-voltage circuit chip **60** is bonded to the low-voltage die pad **91** by a conductive bonding material such as solder or silver (Ag) paste.
- (73) First electrode pads **61**, second electrode pads **62**, and third electrode pads **63** are formed on the chip main surface **60**s of the low-voltage circuit chip **60**. The electrode pads **61** to **63** are electrically connected to the low-voltage circuit **20**.
- (74) The first electrode pads **61** are located on the chip main surface **60**s between the center of the chip main surface **60**s in the y-direction and the low-voltage leads **92**. The first electrode pads **61** are arranged in the x-direction. The second electrode pads **62** are arranged on one of the opposite ends of the chip main surface **60**s in the y-direction located closer to the transformer chip **80**. The second electrode pads **62** are arranged in the x-direction. The third electrode pads **63** are arranged on opposite ends of the chip main surface **60**s in the x-direction.
- (75) The high-voltage circuit chip **70** includes the high-voltage circuit **30** shown in FIG. **1**. In plan view, the high-voltage circuit chip **70** is rectangular and has short sides and long sides. In plan view, the high-voltage circuit chip **70** is mounted on the high-voltage die pad **101** such that the long sides extend in the x-direction and the short sides extend in the y-direction. The high-voltage circuit chip **70** includes a chip main surface **70**s and a chip back surface (not shown) facing opposite directions in the z-direction. The chip back surface of the high-voltage circuit chip **70** is bonded to the high-voltage die pad **101** by a conductive bonding material.
- (76) First electrode pads **71**, second electrode pads **72**, and third electrode pads **73** are formed on the chip main surface **70**s of the high-voltage circuit chip **70**. The electrode pads **71** to **73** are electrically connected to the high-voltage circuit **30**.
- (77) The first electrode pads **71** are arranged on one of the opposite ends of the chip main surface **70**s in the y-direction located closer to the transformer chip **80**. The first electrode pads **71** are arranged in the x-direction. The second electrode pads **72** are arranged on one of the opposite ends of the chip main surface **70**s in the y-direction located farther away from the transformer chip **80**. In other words, the second electrode pads **72** are arranged on one of the opposite ends of the chip main surface **70**s in the y-direction located closer to the high-voltage leads **102**. The second electrode pads **72** are arranged in the x-direction. The third electrode pads **73** are arranged on opposite ends of the chip main surface **70**s in the x-direction.
- (78) The transformer chip **80** includes the transformers **40** (**40**A, **40**B) and the capacitors **50** (**50**A,

- **50**B), which are shown in FIG. **1**. In plan view, the transformer chip **80** is rectangular and has short sides and long sides. In the present embodiment, in plan view, the transformer chip **80** is mounted on the low-voltage die pad **91** such that the long sides extend in the x-direction and the short sides extend in the y-direction.
- (79) The transformer chip **80** is arranged adjacent to the low-voltage circuit chip **60** in the y-direction. The transformer chip **80** is arranged closer to the high-voltage circuit chip **70** than the low-voltage circuit chip **60** is. That is, the transformer chip **80** is arranged between the low-voltage circuit chip **60** and the high-voltage circuit chip **70** in the y-direction.
- (80) The transformer chip **80** includes a chip main surface **80**s and a chip back surface **80**r (refer to FIG. **9**) facing in opposite directions in the z-direction. The chip back surface **80**r of the transformer chip **80** is bonded to the low-voltage die pad **91** by the conductive bonding material SD (refer to FIG. **9**).
- (81) As shown in FIG. **2**, first electrode pads **81** and second electrode pads **82** are formed on the chip main surface **80**s of the transformer chip **80**. In the present embodiment, each first electrode pad **81** corresponds to a "first electrode." Each second electrode pad **82** corresponds to a "second electrode."
- (82) The first electrode pads **81** are arranged, for example, on one of the opposite ends of the chip main surface **80**s in the y-direction located closer to the low-voltage circuit chip **60**. The first electrode pads **81** are arranged in the x-direction. The second electrode pads **82** are arranged, for example, near the center of the chip main surface **80**s in the y-direction. The second electrode pads **82** are arranged in the x-direction.
- (83) As shown in FIG. **4**, in plan view, the transformers **40**A and **40**B and the capacitors **50**A and **50**B are arranged near the center of the chip main surface **80**s in the y-direction. In plan view, the second electrode pads **82** are arranged so as not to overlap with the transformers **40**A and **40**B and the capacitors **50**A and **50**B. The electrode pads **81** and **82** are electrically connected to the transformers **40**A and **40**B and the capacitors **50**A and **50**B.
- (84) As shown in FIG. **2**, the lead frames **90** and **100** are located closest to each other at the low-voltage die pad **91** and the high-voltage die pad **101**. Therefore, the low-voltage die pad **91** and the high-voltage die pad **101** need to be separated from each other to allow the gate driver **10** to have a predetermined insulation voltage. Hence, in plan view, the distance between the high-voltage circuit chip **70** and the transformer chip **80** is greater than the distance between the low-voltage circuit chip **60** and the transformer chip **80**.
- (85) The wires W1 to W4 are connected to each of the low-voltage circuit chip 60, the transformer chip 80, and the high-voltage circuit chip 70. Each of the wires W1 to W4 is a bonding wire formed by a wire bonder and is, for example, formed from a material including gold (Au), aluminum (Al), Cu, or the like.
- (86) The low-voltage circuit chip **60** is electrically connected to the low-voltage lead frame **90** by the wires W**1**. More specifically, the first electrode pads **61** and the third electrode pads **63** of the low-voltage circuit chip **60** are connected to the low-voltage leads **92** by the wires W**1**. The third electrode pads **63** of the low-voltage circuit chip **60** are connected by the wires W**1** to the two low-voltage leads **92** integrated with the low-voltage die pad **91**. Thus, the low-voltage circuit **20** is electrically connected to the low-voltage leads **92** (external electrodes of the gate driver **10** that are electrically connected to the ECU **503**). In the present embodiment, the two low-voltage leads **92** integrated with the low-voltage die pad **91** include a ground terminal, and the low-voltage die pad **91** is electrically connected to the low-voltage circuit **20** by the wires W**1**. Thus, the low-voltage die pad **91** has the same potential as the ground GND**1** of the low-voltage circuit **20**.
- (87) The high-voltage circuit chip **70** is electrically connected to the high-voltage leads **102** of the high-voltage lead frame **100** by the wires W**4**. More specifically, the second electrode pads **72** and the third electrode pads **73** of the high-voltage circuit chip **70** are connected to the high-voltage leads **102** by the wires W**4**. Thus, the high-voltage circuit **30** is electrically connected to the high-voltage

- voltage leads **102** (external electrodes of the gate driver **10** that are electrically connected to the switching element **501** or the like). In the present embodiment, the two high-voltage leads **102** integrated with the high-voltage die pad **101** include a ground terminal, and the high-voltage die pad **101** is electrically connected to the high-voltage circuit **30** by the wires W**4**. Thus, the high-voltage die pad **101** has the same potential as the ground GND**2** of the high-voltage circuit **30**. (88) The transformer chip **80** is connected to the low-voltage circuit chip **60** by the wires W**2** and is also connected to the high-voltage circuit chip **70** by the wires W**3**. More specifically, the first electrode pads **81** of the transformer chip **80** and the second electrode pads **62** of the low-voltage circuit chip **60** are connected by the wires W**2**. The second electrode pads **82** of the transformer chip **80** and the first electrode pads **71** of the high-voltage circuit chip **70** are connected by the wires W**3**.
- (89) The first coil **41**A of the transformer **40**A and the first coil **41**B of the transformer **40**B (refer to FIG. **1**) are electrically connected to the ground GND**1** of the low-voltage circuit **20** through the wires W**2**, the low-voltage circuit chip **60**, and the like. The second coil **42**A of the transformer **40**A and the second coil **42**B of the transformer **40**B (refer to FIG. **1**) are electrically connected to the ground GND**2** of the high-voltage circuit **30** through the wires W**3**, the high-voltage circuit chip **70**, and the like.
- (90) Structure of Transformer Chip
- (91) An example of the structure of the transformer chip **80** will now be described with reference to FIGS. **3** to **9**.
- (92) In the following description, a direction from the chip back surface **80***r* of the transformer chip **80** toward the chip main surface **80***s* is referred to as an upward direction, and a direction from the chip main surface **80***s* toward the chip back surface **80***r* is referred to as a downward direction.
- (93) FIG. **3** is a perspective view showing the outer appearance of the transformer chip **80**.
- (94) FIG. **4** is a plan view of the transformer chip **80**. The transformers **40**A and **40**B, the capacitors **50**A and **50**B, a shield electrode **86**, and dummy patterns **120** and **125**, which will be described later, are indicated by broken lines for the sake of illustration.
- (95) FIG. **5** is a cross-sectional view of the transformer chip **80** that is cut along an xy-plane through a position of the first coils **41**A and **41**B in the z-direction showing the connection relationship of the first coils **41**A and **41**B. FIG. **6** is a cross-sectional view of the transformer chip **80** that is cut along an xy-plane through a position of the second coils **42**A and **42**B in the z-direction showing the connection relationship of the second coils **42**A and **42**B. FIGS. **5** and **6** do not show hatching for clarity.
- (96) FIG. **7** is a cross-sectional view of the transformer chip **80** that is cut along an xy-plane through a position of the first capacitor electrodes **51**A and **51**B in the z-direction. FIG. **8** is a cross-sectional view of the transformer chip **80** that is cut along an xy-plane through a position of the second capacitor electrodes **52**A and **52**B in the z-direction. FIGS. **7** and **8** do not show hatching for clarity.
- (97) FIG. **9** is a cross-sectional view of the transformer chip **80** taken along line **9-9** in FIG. **4** showing a cross-sectional structure of the transformer **40**A and the capacitor. FIG. **9** partially does not show hatching for simplicity and clarity.
- (98) As shown in FIG. **4**, the transformer chip **80** of the present embodiment includes two sets of the transformers **40**A and **40**B and the capacitors **50**A and **50**B. More specifically, the transformer chip **80** is a semiconductor chip that includes the transformers **40**A and **40**B and the capacitors **50**A and **50**B in the single chip. Thus, the transformer chip **80** is arranged separately from the low-voltage circuit chip **60** and the high-voltage circuit chip **70** (refer to FIG. **2**).
- (99) The two sets of the transformers **40**A and **40**B and the capacitors **50**A and **50**B have the same structure. The transformer **40**B and the transformer **40**A have the same structure. The capacitor **50**B and the capacitor **50**A have the same structure. Hence, the structures of the transformer **40**A and the capacitor **50**A will be described in detail. The structures of the transformer **40**B and the capacitor

**50**B will not be described in detail.

- (100) As shown in FIG. **4**, the transformer chip **80** includes four chip side surfaces **80***a*, **80***b*, **80***c*, and **80***d* that are orthogonal to the chip main surface **80***s* and the chip back surface **80***r*. The chip side surfaces **80***a* to **80***d* are arranged between the chip main surface **80***s* and the chip back surface **80***r* in the z-direction. The chip side surfaces **80***a* and **80***b* define opposite surfaces of the transformer chip **80** in the y-direction. The chip side surfaces **80***c* and **80***d* define opposite surfaces of the transformer chip **80** in the x-direction. In plan view, the chip side surfaces **80***a* and **80***b* define long sides of the transformer chip **80**. The chip side surfaces **80***c* and **80***d* define short sides of the transformer chip **80**. In the present embodiment, the chip side surface **80***a* is located closer to the high-voltage circuit chip **70** (refer to FIG. **2**) than the chip side surface **80***b* is. The chip side surface **80***b* is located closer to the low-voltage circuit chip **60** (refer to FIG. **2**) than the chip side surface **80***a* is.
- (101) As shown in FIGS. **4** and **9**, the transformer chip **80** includes a substrate **83** and an insulation layer **84** formed on the substrate **83**.
- (102) The substrate **83** is composed of, for example, a semiconductor substrate. In the present embodiment, the substrate **83** is formed from a material including silicon (Si). As the semiconductor substrate, a wide-bandgap semiconductor or a compound semiconductor may be used for the substrate **83**. Alternatively, instead of the semiconductor substrate, an insulating substrate formed from a glass-containing material may be used for the substrate **83**.
- (103) The wide-bandgap semiconductor is a semiconductor substrate having a band gap that is greater than or equal to 2.0 eV. The wide-bandgap semiconductor may be silicon carbide (SiC). The compound semiconductor may be a group III-V compound semiconductor. The compound semiconductor may include at least one of aluminum nitride (AlN), indium nitride (InN), gallium nitride (GaN), and gallium arsenide (GaAs).
- (104) The substrate **83** includes a substrate main surface **83**s and a substrate back surface **83**r facing opposite directions in the z-direction. The substrate back surface **83**r defines the chip back surface **80**r of the transformer chip **80**.
- (105) As shown in FIG. **9**, the insulation layer **84** of the present embodiment includes insulation films stacked on the substrate main surface **83**s of the substrate **83** in the z-direction. The insulation films include a lowermost insulation film **85**L and insulation films **851** to **858** stacked on the lowermost insulation film **85**L. Thus, the z-direction may be referred to as a thickness-wise direction of the insulation layer **84**. The z-direction may also be referred to as a stacking direction of the insulation films **85**L and **851** to **858**. The insulation layer **84** is formed on the substrate main surface **83**s of the substrate **83**.
- (106) The insulation films **851** to **854** are formed from a material including, for example, silicon oxide (SiO.sub.2). The insulation films **851** to **854** may be formed by stacking multiple films. The insulation films **851** to **854** may be composed of a thin film formed from a material including silicon nitride (SiN), SiC, nitrogen-added silicon carbide (SiCN), or the like, and an interlayer insulation film formed from a material including SiO.sub.2. The insulation films **851** to **853** correspond to a first insulation film. The insulation film **854** corresponds to a second insulation film. The insulation film **855** is formed from a material including, for example, SiN, SiC, SiN, or the like. The insulation film **855** corresponds to a protection film. The insulation films **856** to **858** are formed from, for example, a resin material such as a polyimide resin, a phenol resin, a polyamide resin, or an epoxy resin. The insulation film **856** corresponds to a third insulation film. The insulation film **857** corresponds to a fourth insulation film. The insulation film **858** corresponds to a fifth insulation film. The insulation films **856** to **858** may be formed from different resin materials.
- (107) The lowermost insulation film **85**L is formed on the substrate **83** and is in contact with the substrate **83**.
- (108) The transformer chip **80** includes the shield electrode **86** formed in the insulation layer **84**.

The shield electrode **86** limits entrance of moisture into the insulation layer **84** and formation of cracks in the insulation layer **84**. In plan view, the shield electrode **86** is arranged in a peripheral portion of the insulation layer **84** (peripheral portion of the transformer chip **80**). More specifically, as shown in FIGS. **4** to **8**, the shield electrode **86** is spaced apart from the chip side surfaces **80***a* to **80***d*. In plan view, the shield electrode **86** is strip-shaped and extends along the chip side surfaces **80***a* to **80***d*. In the present embodiment, the shield electrode **86** has the form of a rectangular loop in plan view. The shield electrode **86** divides the insulation layer **84** into an inner region **87** and an outer region **88**. In the present embodiment, as shown in FIG. **9**, an uppermost insulation film **858** extends over the shield electrode **86** in plan view. That is, the uppermost insulation film **858** includes the outer region **88**.

- (109) As shown in FIG. **4**, the inner region **87** is a region of the insulation layer **84** protected by the shield electrode **86**. In plan view, the inner region **87** is rectangular so that the long sides extend in the x-direction and the short sides extend in the y-direction. The outer region **88** is a rectangular loop region surrounding the inner region **87** in plan view. The outer region **88** is located between the shield electrode **86** and each of the chip side surfaces **80***a* to **80***d* in plan view. Thus, the outer region **88** is a rectangular loop region including the chip side surfaces **80***a* to **80***d*. (110) As shown in FIG. **9**, the shield electrode **86** extends through the insulation layer **84** in the z-direction. More specifically, as viewed in a direction orthogonal to the z-direction, the shield electrode **86** is arranged to overlap the coils **41**A, **41**B, **42**A, and **42**B of the transformers **40**A and **40**B and the capacitor electrodes **51**A, **51**B, **52**A, and **52**B of the capacitors **50**A and **50**B. In the present embodiment, the shield electrode **86** extends from the insulation film **851** to the insulation film **858** in the z-direction. The shield electrode **86** is formed from a material including one or more selected from titanium (Ti), titanium nitride (TiN), Au, Ag, Cu, Al, and tungsten (W).
- (111) The lowermost insulation film **85**L includes vias **89** extending through the lowermost insulation film **85**L in the z-direction. The vias **89** are arranged to overlap the shield electrode **86** in plan view and connect the shield electrode **86** to the substrate **83**. Thus, the shield electrode **86** is electrically connected to the substrate **83**. In an example, the vias **89** and the shield electrode **86** may be formed from the same material.
- (112) As shown in FIG. **4**, the transformers **40**A and **40**B and the capacitors **50**A and **50**B are embedded in the insulation layer **84**. The transformers **40**A and **40**B and the capacitors **50**A and **50**B are arranged in the inner region **87**. As viewed in the z-direction, the capacitor **50**A overlaps the transformer **40**A, and the capacitor **50**B overlaps the transformer **40**B. The transformers **40**A and **40**B and the capacitors **50**A and **50**B are aligned with each other in the y-direction and spaced apart from each other in the x-direction. In plan view, the transformers **40**A and **40**B and the capacitors **50**A and **50**B are arranged in a direction orthogonal to a direction in which the chips **60**, **70**, and **80** are arranged.
- (113) As shown in FIG. **4**, the transformer **40**A and the capacitor **50**A alternate with the transformer **40**B and the capacitor **50**B in the x-direction from the chip side surface **80***c* toward the chip side surface **80***d*.
- (114) As shown in FIG. 5, the first coil **41**A of the transformer **40**A includes a first coil wiring **43**A, a first ground terminal **45** connected to one end of the first coil wiring **43**A. The first coil **41**B of the transformer **40**B includes a first coil wiring **43**B, a first ground terminal **45** connected to one end of the first coil wiring **43**B, and a first signal terminal **44**B connected to the other end of the first coil wiring **43**B. The first ground terminal **45** is configured to be a common terminal to the first coil **41**A and the first coil **41**B. Alternatively, the first coil **41**A and the first coil **41**B may be provided with separate first ground terminals.
- (115) The first coil wirings **43**A and **43**B are elliptical and spiral in plan view. The first signal terminals **44**A and **44**B are arranged at an inner side of the first coil wirings **43**A and **43**B. The first ground terminal **45** is arranged between the first coil **41**A of the transformer **40**A and the first coil

- **41**B of the transformer **40**B. The first coils **41**A and **41**B are formed from a material including one or more selected from Ti, TiN, Au, Ag, Cu, Al, and W.
- (116) The first signal terminal **44**A is connected by an interconnect **131**A to a first electrode pad **81**A, shown in FIG. **4**. The first signal terminal **44**B is connected by an interconnect **131**B to a first electrode pad **81**B, shown in FIG. **4**. The first ground terminal **45** is connected by an interconnect **131**C to a first electrode pad **81**C, shown in FIG. **4**.
- (117) As shown in FIG. **6**, the second coil **42**A of the transformer **40**A includes a second coil wiring **46**A, a second ground terminal **48** connected to one end of the second coil wiring **46**A, and a second signal terminal **47**A connected to the other of the second coil wiring **46**A. The second coil **42**B of the transformer **40**B includes a second coil wiring **46**B, a second ground terminal **48** connected to one end of the second coil wiring **46**B, and a second signal terminal **47**B connected to the other end of the second coil wiring **46**B. The second ground terminal **48** is configured to be a common terminal to the second coil **42**A and the second coil **42**B. Alternatively, the second coil **42**A and the second coil wirings **46**A and **46**B are elliptical and spiral in plan view. The second signal
- terminals **47**A and **47**B are arranged at an inner side of the second coil wirings **46**A and **46**B. The second ground terminal **48** is arranged between the second coil **42**A of the transformer **40**A and the second coil **42**B of the transformer **40**B. The second coils **42**A and **42**B are formed from a material including one or more selected from Ti, TiN, Au, Ag, Cu, Al, nickel (Ni), palladium (Pd), and W. (119) The second signal terminal **47**A is connected to a second electrode pad **82**A, shown in FIG. **4**. The
- The second signal terminal **47**B is connected to a second electrode pad **82**B, shown in FIG. **4**. The second ground terminal **48** is connected to a second electrode pad **82**C, shown in FIG. **4**. (120) In the present embodiment, the second coil wiring **46**A is formed in the same winding
- direction as the first coil wiring **43**A, shown in FIG. **5**. The second coil wiring **46**A and the first coil wiring **43**A are wound the same number of times. In the present embodiment, the second coil wiring **46**B is formed in the same winding direction as the first coil wiring **43**B, shown in FIG. **5**. The second coil wiring **46**B and the first coil wiring **43**B are wound the same number of times.
- (121) In plan view, the first capacitor electrode **51**A of the capacitor **50**A, shown in FIG. **7**, overlaps the first coil **41**A, shown in FIG. **5**. The first capacitor electrode **51**A is formed from a conductive material. More preferably, the first capacitor electrode **51**A is formed from a nonmagnetic material. As the nonmagnetic material, one or more is selected from Ti, TiN, tungsten titanium (TiW), tantalum (Ta), tantalum nitride (TaN), chromium (Cr), chromium silicide (CrSi), Au, Ag, Cu, Al, and W. Alternatively, the first capacitor electrode **51**A may be formed from a conductive material other than the materials described above. In the present embodiment, the first
- conductive material other than the materials described above. In the present embodiment, the first capacitor electrode **51**A is formed from a material including TiN. (122) The first capacitor electrode **51**A includes a first electrode wiring **53**A, a first capacitor end
- 54A, and a first capacitor ground terminal 55. The first electrode wiring 53A is elliptical and spiral in the same manner as the first coil wiring 43A, shown in FIG. 5. The first electrode wiring 53A is identical in shape to the first coil wiring 43A of the first coil 41A, shown in FIG. 5. That is, the first electrode wiring 53A is set to be equal to the first coil wiring 43A in line-and-space ratio.
- (123) The first electrode wiring **53**A includes a first slit **51**As extending from the center of the first electrode wiring **53**A toward an outer side of the first electrode wiring **53**A. The first electrode wiring **53**A is annular and is open by the first slit **51**As. The first slit **51**As limits formation of a current loop in the first electrode wiring **53**A.
- (124) The first capacitor end **54**A overlaps the first signal terminal **44**A of the first coil **41**A, shown in FIG. **5**. In plan view, the first capacitor end **54**A is identical in shape to the first signal terminal **44**A. The first capacitor end **54**A is arranged at an inner side of the first electrode wiring **53**A and is connected to the first electrode wiring **53**A. The shape of the first capacitor end **54**A may be changed in any manner. Moreover, the first capacitor end **54**A may be omitted.
- (125) The first capacitor ground terminal **55** overlaps the first ground terminal **45** of the first coil

- **41**A, shown in FIG. **5**. In plan view, the first capacitor ground terminal **55** is identical in shape to the first ground terminal **45**. The first capacitor ground terminal **55** is arranged between the first capacitor electrode **51**A of the capacitor **50**A and the first capacitor electrode **51**B of the capacitor **50**B. The first capacitor ground terminal **55** is electrically connected to each interconnect part of the first electrode wiring **53**A by an interconnect **55**A extending toward the center of the first electrode wiring **53**A.
- (126) In plan view, the first capacitor electrode **51**B of the capacitor **50**B, shown in FIG. **7**, overlaps the first coil **41**B, shown in FIG. **5**. The first capacitor electrode **51**B is formed from a conductive material. More preferably, the first capacitor electrode **51**B is formed from a nonmagnetic material. As the nonmagnetic material, one or more is selected from Ti, TiN, TiW, Ta, TaN, Cr, CrSi, Au, Ag, Cu, Al, and W. Alternatively, the first capacitor electrode **51**B may be formed of a conductive material other than the materials described above. In the present embodiment, the first capacitor electrode **51**B is formed from a material including TiN. (127) The first capacitor electrode **51**B includes a first electrode wiring **53**B, a first capacitor end **54**B, and a first capacitor ground terminal **55**. Thus, the first capacitor electrodes **51**A and **51**B include the first capacitor ground terminal **55** as a common terminal in the same manner as the first coils **41**A and **41**B, shown in FIG. **5**.
- (128) The first electrode wiring **53**B is elliptical and spiral in the same manner as the first coil wiring **43**B, shown in FIG. **5**. The first electrode wiring **53**B is identical in shape to the first coil wiring **43**B of the first coil **41**B, shown in FIG. **5**. That is, the first electrode wiring **53**B is set to be equal to the first coil wiring **43**B in line-and-space ratio. The first electrode wiring **53**B includes a first slit **51**Bs extending from the center of the first electrode wiring **53**B toward an outer side of the first electrode wiring **53**B. The first electrode wiring **53**B is annular and is open by the first slit **51**Bs. The first slit **51**Bs limits formation of a current loop in the first electrode wiring **53**B. (129) The first capacitor end **54**B overlaps the first signal terminal **44**B of the first coil **41**B, shown in FIG. **5**. In plan view, the first capacitor end **54**B is identical in shape to the first signal terminal **44**B. The first capacitor end **54**B is arranged at an inner side of the first electrode wiring **53**B and is connected to the first electrode wiring **53**B. The shape of the first capacitor end **54**B may be changed in any manner. Moreover, the first capacitor end **54**B may be omitted. (130) The first capacitor ground terminal **55** is electrically connected to each interconnect part of
- (130) The first capacitor ground terminal **55** is electrically connected to each interconnect part of the first electrode wiring **53**B by an interconnect **55**B extending toward the center of the first electrode wiring **53**B.
- (131) In plan view, the second capacitor electrode **52**A of the capacitor **50**A, shown in FIG. **8**, overlaps the second coil **42**A, shown in FIG. **6**. The second capacitor electrode **52**A is formed from a conductive material. More preferably, the second capacitor electrode **52**A is formed from a nonmagnetic material. As the nonmagnetic material, one or more is selected from Ti, TiN, TiW, Ta, TaN, Cr, CrSi, Au, Ag, Cu, Al, and W. Alternatively, the second capacitor electrode **52**A may be formed of a conductive material other than the materials described above. In the present embodiment, the second capacitor electrode **52**A is formed from a material including TiN. (132) The second capacitor electrode **52**A includes a second electrode wiring **56**A, a second capacitor end **57**A, and a second capacitor ground terminal **58**. The second electrode wiring **56**A is elliptical and spiral in the same manner as the second coil wiring **46**A, shown in FIG. **6**. The second electrode wiring **56**A is identical in shape to the second coil wiring **46**A of the second coil **42**A, shown in FIG. **6**. That is, the second electrode wiring **56**A is set to be equal to the second coil wiring **46**A in line-and-space ratio.
- (133) The second electrode wiring **56**A includes a second slit **52**As extending from the center of the second electrode wiring **56**A toward an outer side of the second electrode wiring **56**A. The second electrode wiring **56**A is annular and is open by the second slit **52**As. The second slit **52**As limits formation of a current loop in the second electrode wiring **56**A.
- (134) The second capacitor end **57**A overlaps the second signal terminal **47**A of the second coil

- **42**A, which is shown in FIG. **6**. In plan view, the second capacitor end **57**A is identical in shape to the second signal terminal **47**A. The second capacitor end **57**A is arranged at an inner side of the second electrode wiring **56**A and is connected to the second electrode wiring **56**A. The shape of the second capacitor end **57**A may be changed in any manner. Moreover, the second capacitor end **57**A may be omitted.
- (135) The second capacitor ground terminal **58** overlaps the second ground terminal **48** of the second coil **42**A, which is shown in FIG. **6**. In plan view, the second capacitor ground terminal **58** is identical in shape to the second ground terminal **48**. The second capacitor ground terminal **58** is arranged between the second capacitor electrode **52**A of the capacitor **50**A and the second capacitor electrode **52**B of the capacitor **50**B. The second capacitor ground terminal **58** is electrically connected to each interconnect part of the second electrode wiring **56**A by an interconnect **58**A extending toward the center of the second electrode wiring **56**A.
- (136) In plan view, the second capacitor electrode **52**B of the capacitor **50**B, shown in FIG. **8**, overlaps the second coil **42**B, shown in FIG. **6**. The second capacitor electrode **52**B is formed from a conductive material. More preferably, the second capacitor electrode **52**B is formed from a nonmagnetic material. As the nonmagnetic material, one or more is selected from Ti, TiN, TiW, Ta, TaN, Cr, CrSi, Au, Ag, Cu, Al, and W. Alternatively, the second capacitor electrode **52**B may be formed of a conductive material other than the materials described above. In the present embodiment, the second capacitor electrode **52**B is formed from a material including TiN. (137) The second capacitor electrode **52**B includes a second electrode wiring **56**B, a second capacitor end **57**B, and a second capacitor ground terminal **58**. Thus, the second capacitor electrodes **52**A and **52**B include the second capacitor ground terminal **58** as a common terminal in the same manner as the second coils **42**A and **42**B, shown in FIG. **6**.
- (138) The second electrode wiring **56**B is elliptical and spiral in the same manner as the second coil wiring **46**B, shown in FIG. **6**. The second electrode wiring **56**B is identical in shape to the second coil wiring **46**B of the second coil **42**B, shown in FIG. **6**. That is, the second electrode wiring **56**B is set to be equal to the second coil wiring **46**B in line-and-space ratio. The second electrode wiring **56**B includes a second slit **52**Bs extending from the center of the second electrode wiring **56**B toward an outer side of the second electrode wiring **56**B. The second electrode wiring **56**B is annular and is open by the second slit **52**Bs. The second slit **52**Bs limits formation of a current loop in the second electrode wiring **56**B.
- (139) The second capacitor end **57**B overlaps the second signal terminal **47**B of the second coil **42**B, shown in FIG. **6**. In plan view, the second capacitor end **57**B is identical in shape to the second signal terminal **47**B. The second capacitor end **57**B is arranged at an inner side of the second electrode wiring **56**B and is connected to the second electrode wiring **56**B. The shape of the second capacitor end **57**B may be changed in any manner. Moreover, the second capacitor end **57**B may be omitted.
- (140) The second capacitor ground terminal **58** is electrically connected to each interconnect part of the second electrode wiring **56**B by an interconnect **58**B extending toward the center of the second electrode wiring **56**B.
- (141) In the z-direction, the second coil **42**A is located farther away from the substrate **83** than the first coil **41**A is. In other words, the second coil **42**A is located above the first coil **41**A. Also, the first coil **41**A is located closer to the substrate **83** than the second coil **42**A is. In the present embodiment, the distance between the first coil **41**A and the second coil **42**A in the z-direction is greater than the distance between the first coil **41**A and the substrate main surface **83**s of the substrate **83**.
- (142) As shown in FIG. **9**, the first capacitor electrode **51**A and the second capacitor electrode **52**A of the capacitor **50**A are arranged between the first coil **41**A and the second coil **42**A of the transformer **40**A. The first capacitor electrode **51**A and the second capacitor electrode **52**A are opposed to each other in the z-direction.

(143) As shown in FIG. **9**, the first coil **41**A of the transformer **40**A is embedded in the insulation film **853**. The insulation film **853** includes a coil groove **141** extending through the insulation film **853** in the z-direction. The conductive layer forming the first coil **41**A is embedded in the coil groove **141** of the insulation film **853**. Thus, the first coil **41**A is embedded in the insulation film **853**.

(144) The second coil **42**A of the transformer **40** is formed on the upper surface of the insulation film **857** and is covered by the insulation film **858**. Thus, the second coil **42**A is formed between the insulation film **857** and the insulation film **858**. In other words, the second coil **42**A is embedded in the insulation film **857**. The first coil **41**A and the second coil **42**A of the transformer **40**A are opposed to each other in the z-direction with the insulation films **854** to **857** interposed. (145) As shown in FIG. **9**, the upper surface of the first coil **41**A is covered by the insulation film **854**. The insulation film **854** is formed from a material including, for example, SiN. (146) The first capacitor electrode **51**A of the capacitor **50**A is formed on the upper surface of the insulation film **855**. The first capacitor electrode **51**A is covered by the insulation film **856**. Thus, the first capacitor electrode **51**A is formed between the insulation film **855** and the insulation film **856**. In other words, the first coil **41**A and the first capacitor electrode **51**A are embedded in the insulation film **855**.

(147) The insulation films **854** and **855** are arranged between the first coil **41**A and the first capacitor electrode **51**A. The thickness of the insulation film **855** is, for example, 1 m. The thickness of the insulation film **854** is set to be less than the thickness of the insulation film **855**. (148) As shown in FIG. **9**, the second capacitor electrode **52**A of the capacitor **50**A is formed on the upper surface of the insulation film **856**. The second capacitor electrode **52**A is covered by the insulation film **857**. Thus, the second capacitor electrode **52**A is formed between the insulation film **856** and the insulation film **857**. The thickness of the insulation film **857** is, for example, in a range of 1 m to 4 m. As described above, the second coil **42**A is formed on the upper surface of the insulation film **857**. The second coil **42**A is covered by the insulation film **858**. Thus, the second coil **42**A and the second capacitor electrode **52**A are embedded in the insulation film **858**. (149) The distance between the first capacitor electrode **51**A and the second capacitor electrode **52**A is determined by the thickness of the insulation film **856** arranged between the first capacitor electrode **51**A and the second capacitor electrode **52**A. The distance is set in accordance with the insulation voltage or electric field strength of the transformer chip 80. When the insulation film 856 includes multiple insulation films, the distance between the first capacitor electrode **51**A and the second capacitor electrode **52**A may be determined by the number of insulation films stacked. (150) As shown in FIG. **9**, the first capacitor electrode **51**A is electrically connected to the first coil **41**A.

(151) The first coil **41**A includes the first coil wiring **43**A, the first signal terminal **44**A, and the first ground terminal **45**. The first capacitor electrode **51**A includes the first electrode wiring **53**A, the first capacitor end **54**A, and the first capacitor ground terminal **55**. The first electrode wiring **53**A overlaps the first coil wiring **43**A in the z-direction. The first capacitor end **54**A overlaps the first signal terminal **44**A in the z-direction. The first capacitor ground terminal **55** overlaps the first ground terminal **45** in the z-direction.

- (152) The first capacitor ground terminal **55** of the first capacitor electrode **51**A is connected to the first ground terminal **45** of the first coil **41**A. The first coil **41**A and the first capacitor electrode **51**A are electrically connected by multiple vias **137** extending through the insulation films **854** and **855**.
- (153) As shown in FIG. **9**, the second capacitor electrode **52**A is electrically connected to the second coil **42**A.
- (154) The second coil **42**A includes the second coil wiring **46**A, the second signal terminal **47**A, and the second ground terminal **48**. The second capacitor electrode **52**A includes the second electrode wiring **56**A, the second capacitor end **57**A, and the second capacitor ground terminal **58**.

The second electrode wiring **56**A overlaps the second coil wiring **46**A in the z-direction. The second capacitor end **57**A overlaps the second signal terminal **47**A in the z-direction. The second capacitor ground terminal **58** overlaps the second ground terminal **48** in the z-direction. (155) The second capacitor ground terminal **58** of the second capacitor electrode **52**A is connected to the second ground terminal **48** of the second coil **42**A. The insulation film **857**, which is arranged between the second capacitor electrode **52**A and the second coil **42**A, includes a second opening **857**X partially exposing the second capacitor ground terminal **58** of the second capacitor electrode **52**A. The second ground terminal **48** of the second capacitor electrode **52**A in the second opening **857**X. Thus, the second ground terminal **48** of the second capacitor electrode **52**A in the second opening **857**X. Thus, the second ground terminal **48** of the second capacitor electrode **52**A through the second opening **857**X.

- (156) As shown in FIG. **4**, in plan view, the first electrode pads **81** and the second electrode pads **82** are arranged in the inner region **87**.
- (157) As shown in FIG. **9**, the electrode pads **81** and **82** are formed on the uppermost insulation film **858**. In the present embodiment, the electrode pad **81** and the electrode pad **82** are located farther away from the substrate **83** than the second coils **42**A and **42**B of the transformers **40**A and **40**B are. In other words, the electrode pad **81** and the electrode pad **82** are located above the second coils **42**A and **42**B of the transformers **40**A and **40**B. In the present embodiment, the distance between the first coil **41**A and the second coil **42**A is greater than the distance between the second coil **42**A and each of the electrode pads **81** and **82** in the z-direction.
- (158) As shown in FIG. **4**, in plan view, each first electrode pad **81** is aligned with one of the two transformers **40**A or one of the two transformers **40**B in the x-direction or arranged between the transformer **40**A and the transformer **40**B in the x-direction. The first electrode pads **81** are arranged closer to the chip side surface **80***b* than the transformers **40**A and **40**B are in the y-direction. In other words, the first electrode pads **81** are arranged between the chip side surface **80***b* and the transformers **40**A and **40**B in the y-direction. In other words, in plan view, the first electrode pads **81** are arranged closer to the low-voltage leads **92** (refer to FIG. **2**) than the transformers **40**A and **40**B are.
- (159) In the description hereafter, the first electrode pad **81** that is aligned with the transformer **40**A in the x-direction is referred to as a first electrode pad **81**A for the sake of brevity. The first electrode pad **81** that is aligned with the transformer **40**B in the x-direction is referred to as a first electrode pad **81**B. The first electrode pad **81** that is arranged between the transformer **40**A and the transformer **40**B in the x-direction is referred to as a first electrode pad **81**C. The first electrode pads **81**A to **81**C will be referred to as the first electrode pads **81** when the description is common to the first electrode pads **81**A to **81**C.
- (160) The first electrode pads **81**A are arranged to overlap the transformer **40**A as viewed in the y-direction. The first electrode pads **81**B are arranged to overlap the transformer **40**B as viewed in the y-direction. The first electrode pads **81**C are arranged to overlap a portion located between the transformer **40**A and the transformer **40**B in the x-direction as viewed in the y-direction. The first electrode pads **81**A to **81**C are aligned with each other in the y-direction and spaced apart from each other in the x-direction.
- (161) As shown in FIG. **4**, in plan view, the first electrode pads **82** are arranged in the transformers **40**A and **40**B and between the transformer **40**A and the transformer **40**B in the x-direction. As viewed in the x-direction, the second electrode pads **82** are arranged to overlap the transformers **40**A and **40**B. In the description hereafter, the second electrode pad **82** arranged in the transformer **40**A is referred to as the second electrode pad **82**A, the second electrode pad **82** arranged in the transformer **40**B is referred to as the second electrode pad **82**B, and the second electrode pad arranged between the transformer **40**A and the transformer **40**B is referred to as the second electrode pad **82**C. The second electrode pads **82**A to **82**C will be referred to as the second

- electrode pads **82** when the description is common to the second electrode pads **82**A to **82**C. (162) The second electrode pads **82**A are arranged in an inner space of the transformer **40**A defined by the elliptical, spiral second coil **42**A. The second electrode pads **82**B are arranged in an inner space of the transformer **40**B defined by the elliptical, spiral second coil **42**A. The second electrode pads **82**C are arranged between the transformer **40**A and the transformer **40**B in the x-direction. Each of the second electrode pads **82**A to **82**C is formed of two electrode pads adjacent to each other in the x-direction. The second electrode pads **82**A to **82**C are aligned with each other in the y-direction and spaced apart from each other in the x-direction.
- (163) As shown in FIGS. **4**, **5**, and **9**, the first electrode pads **81**A are electrically connected to the first coil **41**A of the transformer **40**A. The first electrode pads **81**C are electrically connected to the first coil **41**A of the transformer **40**A. As shown in FIGS. **4** and **5**, the first electrode pads **81**B are electrically connected to the first coil **41**B of the transformer **40**B. The first electrode pads **81**C are electrically connected to the first coil **41**B of the transformer **40**B. That is, the first electrode pads **81**C are common to the transformer **40**A and the transformer **40**B.
- (164) As shown in FIGS. **4**, **6**, and **9**, each second electrode pad **82**A is separately electrically connected to the second coil **42**A of the transformer **40**A. The second electrode pads **82**C are electrically connected to the second coil **42**A of the transformer **40**A. The second electrode pads **82**B, shown in FIGS. **4** and **6**, are electrically connected to the second coil **42**B of the transformer **40**B. The second electrode pads **82**C are electrically connected to the second coil **42**B of the transformer **40**B. That is, the second electrode pads **82**C are common to the transformer **40**A and the transformer **40**B.
- (165) As shown in FIGS. **5** and **6**, the transformer chip **80** includes interconnects separately connecting the electrode pads **81**A to **81**C and **82**A to **82**C to the coils **41**A, **41**B, **42**A, and **42**B of the transformers **40**A and **40**B. In the present embodiment, the interconnects include the interconnects **131**A, **131**B, and **131**C, which connect the first electrode pads **81**A to **81**C to the first coils **41**A and **41**B. The interconnects **131**A to **131**C are arranged in the inner region **87**. Each of the interconnects **131**A to **131**C is formed from a material including one or more selected from Ti, TiN, Au, Ag, Cu, Al, and W.
- (166) As shown in FIG. **5**, the interconnect **131**A connects the first electrode pad **81**A to the first signal terminal **44**A of the first coil **41**A of the transformer **40**A. The interconnect **131**B connects the first electrode pad **81**B to the first signal terminal **44**B of the first coil **41**B of the transformer **40**B. The interconnect **131**C connects the first electrode pad **81**C to the second end of the first coil **41**A of the transformer **40**A and the second end of the first coil **41**B of the transformer **40**B. The interconnect **131**C corresponds to a first voltage interconnect. The first electrode pad **81**C corresponds to a first ground electrode. The interconnects **131**A to **131**C have the same structure. Thus, in the description hereafter, the structure of the interconnect **131**A will be described. The interconnects **131**B and **131**C will not be described in detail.
- (167) As shown in FIG. **9**, the interconnect **131**A includes a first interconnect part **132**A extending through the insulation layer **84** in the z-direction and a second interconnect part **133**A extending in the y-direction.
- (168) The first interconnect part **132**A is arranged to overlap the first electrode pad **81**A in plan view and is connected to the first electrode pad **81**A. The first interconnect part **132**A extends through from the uppermost insulation film **858** to the insulation film **851**, which is located immediately above the lowermost insulation film **85**L. The first interconnect part **132**A includes flat interconnect pieces and vias. The interconnect pieces are located at the same position as the insulation films **851** and **854**, in which the coils **41**A and **42**A are arranged. The vias are arranged between the two interconnect pieces in the z-direction, between the upper interconnect piece and the first electrode pad **81**A, and between the lower interconnect piece and the second interconnect part **133**A.
- (169) The second interconnect part **133**A is arranged closer to the substrate **83** than the first

interconnect part **132**A is. The second interconnect part **133**A is arranged closer to the substrate **83** than the first coil **41**A is. In the present embodiment, the second interconnect part **133**A is arranged in the insulation film **851**, which is located immediately above the lowermost insulation film **85**L. Of opposite ends of the second interconnect part **133**A in the x-direction, a first end is located closer to the chip side surface **80***b* of the transformer chip **80** and overlaps the first interconnect part **132**A in plan view. The second interconnect part **133**A is connected to the first interconnect part **132**A. The second interconnect part **133**A includes a second end opposite to the first end. In plan view, the second end is arranged to overlap the first coil **41**A of the transformer **40**A. More specifically, in plan view, the second end overlaps the first signal terminal **44**A of the first coil **41**A of the transformer **40**A. The second interconnect part **133**A includes vias **134**A connecting the second interconnect part **133**A and the first signal terminal **44**A.

- (170) As shown in FIG. **9**, the interconnect **131**C includes a first interconnect part **132**C extending through the insulation layer **84** in the z-direction and a second interconnect part **133**C extending in the y-direction.
- (171) The first interconnect part **132**C and the first interconnect part **132**A of the interconnect **131**A have the same structure.
- (172) The first interconnect part **132**C is arranged to overlap the first electrode pad **81**C in plan view and is connected to the first electrode pad **81**C. The first interconnect part **132**C extends through from the uppermost insulation film **858** to the insulation film **851**, which is located immediately above the lowermost insulation film **85**L. The first interconnect part **132**C includes flat interconnect pieces and vias. The interconnect pieces are located at the same position as the insulation films **851** and **854**, in which the coils **41**A and **42**A are arranged. The vias are arranged between the two interconnect pieces in the z-direction, between the upper interconnect piece and the first electrode pad **81**A, and between the lower interconnect piece and the second interconnect part **133**C.
- (173) The second interconnect part 133C is arranged closer to the substrate 83 than the first interconnect part 132C is. The second interconnect part 133C is arranged closer to the substrate 83 than the first coil 41A is. In the present embodiment, the second interconnect part 133C is arranged in the insulation film 851, which is located immediately above the lowermost insulation film 85L. Of opposite ends of the second interconnect part 133C in the x-direction, a first end is located closer to the chip side surface 80b of the transformer chip 80 and overlaps the first interconnect part 132C in plan view. The second interconnect part 133C is connected to the first interconnect part 132C. The second end is arranged to overlap the first coil 41A of the transformer 40A. More specifically, in plan view, the second end overlaps the first ground terminal 45 of the first coil 41A of the transformer 40A. The second interconnect part 133C includes vias 134C connecting the second interconnect part 133C and the first signal terminal 44A. The second interconnect part 133C of the interconnect 131C is electrically connected to the substrate 83 by vias 136 that extend through the lowermost insulation film 85L. The vias 136 may be omitted.
- (174) As shown in FIG. **9**, the second electrode pad **82**A is electrically connected to the second signal terminal **47**A of the second coil **42**A by vias **135**A embedded in the uppermost insulation film **858**.
- (175) The second electrode pad **82**C is electrically connected to the second ground terminal **48** of the second coil **42**A by vias **135**C embedded in the uppermost insulation film **858**.
- (176) As shown in FIGS. **4** and **6**, in the present embodiment, the transformer chip **80** includes a dummy pattern **120** arranged around the second coils **42**A and **42**B of the transformers **40**A and **40**B. The dummy pattern **120** is a dummy coil pattern.
- (177) The dummy pattern **120** is arranged in the inner region **87** and includes a first dummy pattern **121**, a second dummy pattern **122**, and a third dummy pattern **123**. The dummy patterns **121** to **123** are formed from a material including one or more selected from Ti, TiN, Au, Ag, Cu, Al, and W.

- (178) In plan view, the first dummy pattern **121** is arranged in a region between the second coil **42**A of the transformer **40**A and the second coil **42**B of the transformer **40**B in the x-direction. The first dummy pattern **121** is patterned differently from the second coils **42**A and **42**B. The first dummy pattern **121** is electrically connected to the second ground terminal **48** of the second coil **42**A. The first dummy pattern **121** may be electrically connected to the second ground terminal **48** of at least one of the two second coils **42**A. Thus, the first dummy pattern **121** has the same potential as the second coils **42**A and **42**B. Therefore, as the second reference potential of the second coils **42**A and **42**B changes, the voltage of the first dummy pattern **121** may become higher than that of the first coil **41**B in the same manner as the second coil **42**B.
- (179) Although not shown, the first dummy pattern **121** is aligned with the second coils **42**A and **42**B in the z-direction. Thus, the first dummy pattern **121** is located farther away from the substrate **83** than the first coils **41**A and **41**B are. In other words, the dummy pattern **120** is arranged around coils of the transformers **40**A and **40**B located closer to the chip main surface **80**s of the transformer chip **80**.
- (180) The first dummy pattern **121** and the second coils **42**A and **42**B have the same voltage. This limits voltage drops between the first dummy pattern **121** and the second coils **42**A and **42**B. Thus, concentration of an electric field on the second coils **42**A and **42**B is limited.
- (181) As shown in FIG. **6**, the third dummy pattern **123** is formed to surround the second coils **42**A and **42**B of the transformers **40**A and **40**B in plan view. The third dummy pattern **123** is electrically connected to the first dummy pattern **121**. Thus, in the third dummy pattern **123**, similar to the first dummy pattern **121**, as the second reference potential of the second coil **42**B changes, the voltage of the third dummy pattern **123** may become higher than that of the first coil **41**B.
- (182) As shown in FIG. **9**, the third dummy pattern **123** is aligned with the second coil **42**A in the z-direction. Although not shown, the third dummy pattern **123** is aligned with the second coil **42**B in the z-direction. Thus, the third dummy pattern **123** is located farther away from the substrate **83** than the first coils **41**A and **41**B are. As described above, the dummy patterns **121** to **123** are aligned with each other in the z-direction.
- (183) The third dummy pattern **123** and the second coils **42**A and **42**B have the same voltage. This limits voltage drops between the third dummy pattern **123** and the second coils **42**A and **42**B. Thus, concentration of an electric field on the second coils **42**A and **42**B is limited.
- (184) As shown in FIG. **6**, the second dummy pattern **122** is formed to surround the third dummy pattern **123** in plan view. The second dummy pattern **122** is independent of the second coils **42**A and **42**B. In other words, the second dummy pattern **122** is not electrically connected to the second coils **42**A and **42**B.
- (185) As shown in FIG. **9**, the second dummy pattern **122** is aligned with the second coil **42**A in the z-direction. Although not shown, the second dummy pattern **122** is aligned with the second coil **42**B in the z-direction. That is, the second dummy pattern **122** is located farther away from the substrate **83** than the first coils **41**A and **41**B are. The second dummy pattern **122** limits an increase in the electric field strength around the second coils **42**A and **42**B and limits concentration of the electric field on the second electrode pads **82**A to **82**C.
- (186) As shown in FIG. **8**, in the present embodiment, the transformer chip **80** includes a dummy pattern **125** arranged around the second capacitor electrodes **52**A and **52**B of the capacitors **50**A and **50**B. The dummy pattern **125** and the dummy pattern **120**, described above, have the same structure. The dummy pattern **125** includes a slit extending from the inside of the dummy pattern **125** toward the outside of the dummy pattern **125**. The slit limits formation of a current loop in the dummy pattern **125**. The dummy pattern **125** is a dummy electrode pattern.
- (187) More specifically, the dummy pattern **125** is arranged in the inner region **87** and includes a first dummy pattern **126**, a second dummy pattern **127**, and a third dummy pattern **128**. In an example, the dummy patterns **126** to **128** and the second capacitor electrode **52**A are formed from the same material.

- (188) In plan view, the first dummy pattern **126** is arranged in a region between the second capacitor electrode **52**A of the capacitor **50**A and the second capacitor electrode **52**B of the capacitor **50**B in the x-direction. The first dummy pattern **126** is patterned differently from the second capacitor electrodes **52**A and **52**B. The first dummy pattern **126** is electrically connected to the second capacitor ground terminal **58** of the second capacitor electrode **52**A. The first dummy pattern **126** may be electrically connected to the second capacitor ground terminal **58** of at least one of the two second capacitor electrodes **52**A. Thus, the first dummy pattern **126** has the same potential as the second capacitor electrodes **52**A and **52**B. Therefore, as the second reference potential of the second capacitor electrodes **52**A and **52**B changes, the voltage of the first dummy pattern **126** may become higher than that of the first capacitor electrode **51**B in the same manner as the second capacitor electrode **52**B.
- (189) Although not shown, the first dummy pattern **126** is aligned with the second capacitor electrodes **52**A and **52**B in the z-direction. Thus, the first dummy pattern **126** is located farther away from the substrate **83** than the first capacitor electrodes **51**A and **51**B are. In other words, the dummy pattern **125** is arranged around coils of the capacitors **50**A and **50**B located closer to the chip main surface **80**s of the transformer chip **80**.
- (190) When the first dummy pattern **126** and the second capacitor electrodes **52**A and **52**B have the same voltage, a voltage drop between the first dummy pattern **126** and the second capacitor electrodes **52**A and **52**B is limited. This limits concentration of an electric field on the second capacitor electrodes **52**A and **52**B.
- (191) As shown in FIG. **8**, the third dummy pattern **128** is formed to surround the second capacitor electrodes **52**A and **52**B of the capacitors **50**A and **50**B in plan view. The third dummy pattern **128** is electrically connected to the first dummy pattern **126**. Thus, in the third dummy pattern **128**, similar to the first dummy pattern **126**, as the second reference potential of the second capacitor electrode **52**B changes, the voltage of the third dummy pattern **128** may become higher than the voltage of the first capacitor electrode **51**B.
- (192) As shown in FIG. **9**, the third dummy pattern **128** is aligned with the second capacitor electrode **52**A in the z-direction. Although not shown, the third dummy pattern **128** is also aligned with the second capacitor electrode **52**B in the z-direction. Thus, the third dummy pattern **128** is located farther away from the substrate **83** than the first capacitor electrodes **51**A and **51**B are. As described above, the dummy patterns **126** to **128** are aligned with each other in the z-direction. (193) When the third dummy pattern **128** and the second capacitor electrodes **52**A and **52**B have the same voltage, a voltage drop between the third dummy pattern **128** and the second capacitor electrodes **52**A and **52**B is limited. This limits concentration of an electric field on the second capacitor electrodes **52**A and **52**B.
- (194) As shown in FIG. **8**, the second dummy pattern **127** is formed to surround the third dummy pattern **128** in plan view. The second dummy pattern **127** is independent of the second capacitor electrodes **52**A and **52**B. In other words, the second dummy pattern **127** is not electrically connected to the second capacitor electrodes **52**A and **52**B.
- (195) As shown in FIG. **9**, the second dummy pattern **127** is aligned with the second capacitor electrode **52**A in the z-direction. Although not shown, the second dummy pattern **127** is also aligned with the second capacitor electrode **52**B in the z-direction. Thus, the second dummy pattern **127** is located farther away from the substrate **83** than the first capacitor electrodes **51**A and **51**B are. The second dummy pattern **127** limits an increase in the electric field strength around the second capacitor electrodes **52**A and **52**B and limits concentration of the electric field on the second electrode pads **82**A to **82**C.
- (196) As shown in FIG. **9**, the transformer chip **80** includes a protection film **150** and a passivation film **160**. The protection film **150** is formed on a surface **84**s of the insulation layer **84**. The protection film **150** protects the insulation layer **84**. The protection film **150** is a film formed from a material including, for example, silicon oxide.

- (197) The passivation film **160** is a surface protection film for the transformer chip **80**. The passivation film **160** is formed from a material including, for example, silicon nitride. The material including silicon nitride includes, for example, SiN and SiCN. In the present embodiment, the passivation film **160** is formed from a material including SiN. The passivation film **160** defines the chip main surface **80**s of the transformer chip **80**.
- (198) The first electrode pads **81** and the second electrode pads **82** are covered by the protection film **150** and the passivation film **160**. The protection film **150** and the passivation film **160** each include openings partially exposing the first electrode pads **81** and the second electrode pads **82**. Thus, each first electrode pad **81** includes an exposed surface configured to be connected to the wire W**2**. Also, each second electrode pad **82** includes an exposed surface configured to be connected to the wire W**3**.
- (199) As shown in FIGS. **3** and **4**, the transformer chip **80** includes a resin layer **180** formed on the passivation film **160**. The resin layer **180** is formed from a material including, for example, polyimide (PI). The resin layer **180** is separated by a separation groove **183** into an inner resin layer **181** and an outer resin layer **182**. As shown in FIG. **4**, in plan view, the separation groove **183** surrounds the transformers **40**A and **40**B. The resin layer **180** includes a first resin opening **184** exposing the first electrode pad **81** and a second resin opening **185** exposing the second electrode pad **82**.
- (200) Operation
- (201) The operation of the gate driver **10** according to the present embodiment will now be described.

Comparative Example

- (202) A comparative example of the gate driver **10** of the present embodiment will now be described.
- (203) FIG. **10** shows a comparative example of a gate driver **10**R. The gate driver **10**R of the comparative example does not include the capacitors **50** (capacitors **50**A and **50**B), which are shown in FIG. **1**. In the gate driver **10**R, a current i.sub.C1 flowing to parasitic capacitance C**1** between the first coil **41**A and the second coil **42**A of the transformer **40**A may produce noise on a set signal transmitted from the low-voltage circuit **20** to the high-voltage circuit **30**. This may result in an erroneous operation. Also, a current I.sub.c2 flowing to parasitic capacitance C**2** between the first coil **41**B and the second coil **42**B of the transformer **40**B may produce noise on a reset signal transmitted from the low-voltage circuit **20** to the high-voltage circuit **30**. This may result in an erroneous operation.
- (204) To prevent an erroneous operation caused by the currents i.sub.C1 and i.sub.C2, the high-voltage circuit **30** includes a circuit that masks noise. In an example, after receiving a reset signal (RESET), the mask circuit masks reception of a signal for a fixed period. This prevents an erroneous operation caused by the currents i.sub.C1 and i.sub.C2 flowing to the second coils **42**A and **42**B due to the parasitic capacitances C1 and C2.
- (205) The capacitance values of the parasitic capacitances C1 and C2 may vary depending on each gate driver 10R and operational state. That is, the capacitance values of the parasitic capacitances C1 and C2 are inconstant. Therefore, the position of noise superimposed on the set signal and the reset signal may change. In this regard, the high-voltage circuit 30 needs to set a long mask period in accordance with positions where noise may be produced. Since a signal cannot be transmitted during the mask period, fast transmission of a signal from the low-voltage circuit 20 to the high-voltage circuit 30 is hindered. The same issue arises when a signal is transmitted from the high-voltage circuit 30 to the low-voltage circuit 20. Hence, the low-voltage circuit 20 also needs a mask circuit in the same manner as the high-voltage circuit 30.
- (206) FIG. **11** shows an operation of the gate driver **10** of the present embodiment.
- (207) As described above, the gate driver **10** of the present embodiment includes the transformer **40**A including the first coil **41**A and the second coil **42**A and the transformer **40**B including the first

- coil **41**B and the second coil **42**B. The gate driver **10** of the present embodiment further includes the capacitor **50**A connected between the ground terminal of the first coil **41**A and the ground terminal of the second coil **42**A, and the capacitor **50**B connected between the ground terminal of the first coil **41**B and the ground terminal of the second coil **42**B.
- (208) The first capacitor electrode **51**A of the capacitor **50**A and the first coil **41**A are electrically connected and have the same potential. The second capacitor electrode **52**A of the capacitor **50**A and the second coil **42**A are electrically connected and have the same potential. The first capacitor electrode **51**B of the capacitor **50**B and the first coil **41**B are electrically connected and have the same potential. The second capacitor electrode **52**B of the capacitor **50**B and the second coil **42**B are electrically connected and have the same potential.
- (209) The transformer **40**A and the transformer **40**B are used to transmit a set signal (SET) and a reset signal (RESET), for example, from the low-voltage circuit **20** toward the high-voltage circuit **30**.
- (210) At this time, the set signal output from the low-voltage circuit **20** cause a current i.sub.1A to flow to the first coil **41**A of the transformer **40**A. A current i.sub.2A flows to the second coil **42**A, which is magnetically coupled to the first coil **41**A. The current i.sub.2A causes the high-voltage circuit **30** to generate a pulse signal, that is, receive a set signal.
- (211) The set signal causes a current i.sub.CA to flow between the first capacitor electrode **51**A and the second capacitor electrode **52**A of the capacitor **50**A. The current i.sub.CA flows from the second capacitor electrode **52**A to the ground terminal of the second coil **42**A, namely, the ground GND**2**. This reduces the effect of the current i.sub.CA flowing to the capacitor **50**A on the current i.sub.2A flowing to the second coil **42**A of the transformer **40**A. Thus, the effect on signal transmission between the low-voltage circuit **20** and the high-voltage circuit **30** is reduced. (212) The reset signal output from the low-voltage circuit **20** causes a current i.sub.1B to flow to the first coil **41**B of the transformer **40**B. A current i.sub.2B flows to the second coil **42**B, which is magnetically coupled to the first coil **41**B. The current i.sub.2B causes the high-voltage circuit **30** to generate a pulse signal, that is, receive a reset signal.
- (213) The reset signal causes a current i.sub.CB to flow between the first capacitor electrode **51**B and the second capacitor electrode **52**B of the capacitor **50**B. The current i.sub.CB flows from the second capacitor electrode **52**B to the ground terminal of the second coil **42**B, namely, the ground GND**2**. This reduces the effect of the current i.sub.2B flowing to the second coil **42**B of the transformer **40**B on the current i.sub.CB flowing to the capacitor **50**B. Thus, the effect on signal transmission between the low-voltage circuit **20** and the high-voltage circuit **30** is reduced. (214) The phase of current i.sub.CA is retarded from the phase of current i of the set signal in accordance with the impedance value of the transformer **40**A and the capacitance value of the capacitor **50**A. The phase of current i.sub.CB is retarded from the phase of a current i of the reset signal in accordance with the impedance value of the transformer **40**B and the capacitance value of the capacitor **50**B. With this configuration, even when the currents i.sub.CA and i.sub.CB affect signal reception of the high-voltage circuit **30**, a mask period may be set in accordance with timings of the currents i.sub.CA and i.sub.CB. The mask period is shorter than that for the case of the parasitic capacitance C**1**. This reduces the effect on the fast signal transmission. (215) Advantages
- (216) The gate driver **10** of the present embodiment obtains the following advantages.
- (217) (1) The transformer chip **80** includes the transformers **40**A and **40**B, the capacitors **50**A and **50**B, and the insulation layer **84**. The insulation layer **84** includes the insulation films **856** to **858**. The capacitor **50**A includes the first capacitor electrode **51**A and the second capacitor electrode **52**A arranged between the first coil **41**A and the second coil **42**A of the transformer **40**A. The capacitor **50**B includes the first capacitor electrode **51**B and the second capacitor electrode **52**B arranged between the first coil **41**B and the second coil **42**B of the transformer **40**B. The first capacitor electrodes **51**A and **51**B are connected to the first ground terminals **45** of the first coils

- **41**A and **41**B. The second capacitor electrodes **52**A and **52**B are connected to the second ground terminals **48** of the second coils **42**A and **42**B. The second capacitor electrode **52**A is formed between the insulation film **856** and the insulation film **857**. The second coil **42**A is formed between the insulation film **857** and the insulation film **858**.
- (218) With this structure, the transformer **40**A and the transformer **40**B are used to, for example, transmit a set signal (SET) and a reset signal (RESET) from the low-voltage circuit **20** toward the high-voltage circuit **30**. The set signal causes the current i.sub.CA flowing through the capacitor **50**A to flow from the second capacitor electrode **52**A to the ground terminal of the second coil **42**A, namely, the ground GND**2**. This reduces the effect of the current i.sub.CA flowing to the capacitor **50**A on the current i.sub.2A flowing to the second coil **42**A of the transformer **40**A. Thus, the effect on signal transmission between the low-voltage circuit **20** and the high-voltage circuit **30** is reduced.
- (219) The reset signal causes the current i.sub.CB flowing through the capacitor **50**B to flow from the second capacitor electrode **52**B to the ground terminal of the second coil **42**B, namely, the ground GND**2**. This reduces the effect of the current i.sub.2B flowing to the second coil **42**B of the transformer **40**B on the current i.sub.CB flowing to the capacitor **50**B. Thus, the effect on signal transmission between the low-voltage circuit **20** and the high-voltage circuit **30** is reduced. (220) (2) The phase of current i.sub.CA flowing through the capacitor **50**A is retarded from the phase of current i of the set signal in accordance with the impedance value of the transformer **40**A and the capacitance value of the capacitor **50**A. The phase of current i.sub.CB flowing through the capacitor **50**B is retarded from the phase of current i of the reset signal in accordance with the impedance value of the transformer **40**B and the capacitance value of the capacitor **50**B. With this configuration, even when the currents i.sub.CA and i.sub.CB affect signal reception of the high-voltage circuit **30**, a mask period may be set in accordance with phases of the currents i.sub.CA and i.sub.CB. This simplifies the design of the high-voltage circuit **30**. The mask period is shorter than that for the case of the parasitic capacitance C**1**. This reduces the effect on the fast signal transmission.
- (221) (3) In plan view, the dummy pattern **120** is arranged around the second coils **42**A and **42**B. This structure limits concentration of an electric field on the second coils **42**A and **42**B. (222) (4) In plan view, the dummy pattern **125** is arranged around the second capacitor electrodes **52**A and **52**B. This structure limits concentration of an electric field on the second capacitor electrodes **52**A and **52**B.
- (223) (5) The gate driver 10 includes the low-voltage circuit 20 configured to be actuated by application of the first voltage V1, the high-voltage circuit 30 configured to be actuated by application of the second voltage V2 that is higher than the first voltage V1, and the transformer chip 80. The low-voltage circuit 20 and the high-voltage circuit 30 are connected by the transformer chip 80 and configured to transmit a signal through the transformer chip 80. The transformer chip 80 includes the transformers 40A and 40B and the capacitors 50A and 50B. The capacitor 50A includes the first capacitor electrode 51A and the second capacitor electrode 52A arranged between the first capacitor electrode 51B and the second capacitor electrode 52B arranged between the first coil 41B and the second coil 42B of the transformer 40B. The first capacitor electrodes 51A and 51B are connected to the first ground terminals 45 of the first coils 41A and 41B. The second capacitor electrodes 52A and 52B are connected to the second ground terminals 48 of the second coils 42A and 42B. This structure obtains the advantage (1) described above. Thus, the effect of the gate driver 10 on a transmitting signal is reduced.
- (224) (6) In an example of a structure in which the gate driver **10** includes a transformer **40** and a capacitor **50**, the gate driver **10** may include a low-voltage circuit chip including the low-voltage circuit **20**, the transformer **40**, and the capacitor **50**. Alternatively, the gate driver **10** may include a high-voltage circuit chip including the high-voltage circuit **30**, the transformer **40**, and the capacitor

- **50**. In such structures, when the circuit configuration of the low-voltage circuit **20** or the high-voltage circuit **30** is changed, the corresponding chip entirely needs to be changed. This increases costs when different types of gate drivers are manufactured.
- (225) In this regard, in the present embodiment, the transformer **40** and the capacitor **50** are included in the transformer chip **80**, which is independent of the low-voltage circuit chip **60** and the high-voltage circuit chip **70**. That is, the chip is dedicated to the transformer **40**. This allows the common transformer chip **80** to be used for the low-voltage circuit **20** and the high-voltage circuit **30**, which differ from each other. As a result, costs are reduced when manufacturing different types of gate drivers **10** that differ in at least one of the low-voltage circuit **20** and the high-voltage circuit **30**.
- (226) (7) The first capacitor electrode **51**A and the second capacitor electrode **52**A are formed from a nonmagnetic material. When, for example, TiN, CrSi, or the like is selected as a nonmagnetic material, a resistive element may be readily formed from the nonmagnetic material on the transformer chip **80**.

#### MODIFIED EXAMPLES

- (227) The above embodiment exemplifies, without any intention to limit, applicable forms of an isolation module and a gate driver according to the present disclosure. The isolation module and the gate driver according to the present disclosure can be applicable to forms differing from the above embodiment. In an example of such a form, the structure of the above embodiment is partially replaced, changed, or omitted, or a further structure is added to the above embodiment. The modified examples described below may be combined with one another as long as there is no technical inconsistency. In the modified examples, the same reference characters are given to those components that are the same as the corresponding components of the above embodiment. Such components will not be described in detail.
- (228) In the above embodiment, the position of the first capacitor electrode **51**A may be changed in any manner.
- (229) As shown in FIG. **12**, the first capacitor electrode **51**A may be formed on the upper surface of the insulation film **854** and covered by the insulation film **855**.
- (230) As shown in FIG. **13**, the first capacitor electrode **51**A may be embedded in the insulation film **854**. In this structure, the material (e.g., SiO.sub.2) forming the insulation film **854** is arranged between the first coil **41**A and the first capacitor electrode **51**A. Alternatively, a thin film (e.g., etching stopper film) formed from a material including silicon nitride (SiN), SiC, nitrogen-added silicon carbide (SiCN), or the like may be arranged between the first coil **41**A and the first capacitor electrode **51**A.
- (231) As shown in FIG. **14**, the first capacitor electrode **51**A is embedded in the insulation film **854**A. The insulation film **854**A is arranged between the first capacitor electrode **51**A and the first coil **41**A. The insulation film **854**A is formed from a material including, for example, SiN, SiO.sub.2, or the like. In this case, the first coil **41**A, the insulation film **854**A, and the first capacitor electrode **51**A has a metal-insulator-metal (MIM) structure. Thus, a capacitor having the MIM structure is readily formed on the transformer chip **80**.
- (232) In the above embodiment, the shape of the capacitor **50** in plan view may be changed. (233) FIG. **15** shows a modified example of first capacitor electrodes **51**A and **51**B. The first capacitor electrode **51**A is elliptical and annular and overlaps the first coil wiring **43**A of the first coil **41**A shown in FIG. **5**. The first capacitor electrode **51**A of this modified example includes a first electrode wiring **53**A formed of annular wires arranged from an inner end **43***i* of the first coil wiring **43**A to an outer end **43***o* of the first coil wiring **43**A, which are shown in FIG. **5**. The first capacitor electrode **51**A includes a slit **51**As extending outward from the center. The first capacitor electrode **51**A is annular and open by the slit **51**As.
- (234) The first capacitor electrode **51**B is elliptical and annular and overlaps the first coil wiring **43**A of the first coil **41**B shown in FIG. **5**. The first capacitor electrode **51**B of this modified

- example is formed of annular wires arranged from the inner end **43***i* of the first coil wiring **43**B to the outer end **43***o* of the first coil wiring **43**B, which are shown in FIG. **5**. The first capacitor electrode **51**B includes a first slit **51**Bs extending outward from the center. The first capacitor electrode **51**B is annular and open by the first slit **51**Bs.
- (235) FIG. **16** shows a modified example of first capacitor electrodes **51**A and **51**B. The first capacitor electrode **51**A is elliptical and annular and overlaps the first coil wiring **43**A of the first coil **41**A shown in FIG. **5**. The first capacitor electrode **51**A of this modified example includes a first electrode wiring **53**A that is plate-shaped and continuous from the inner end **43***i* of the first coil wiring **43**A to the outer end **43***o* of the first coil wiring **43**B, which are shown in FIG. **5**. The first capacitor electrode **51**A includes a first slit **51**As extending outward from the center. The first capacitor electrode **51**A is annular and open by the first slit **51**As.
- (236) The first capacitor electrode **51B** is elliptical and annular and overlaps the first coil wiring **43**A of the first coil **41**B shown in FIG. **5**. The first capacitor electrode **51**B of this modified example includes a first electrode wiring **53**B that is plate-shaped and continuous from the inner end **43***i* of the first coil wiring **43**A to the outer end **43***o* of the first coil wiring **43**B, which are shown in FIG. **5**. The first capacitor electrode **51**B includes a first slit **51**Bs extending outward from the center. The first capacitor electrode **51**B is annular and open by the first slit **51**Bs. (237) FIG. **17** shows a modified example of first capacitor electrodes **51**A and **51**B. The first capacitor electrode **51**A is elliptical-plate-shaped and overlaps the first coil wiring **43**A and the first signal terminal **44**A of the first coil **41**A, shown in FIG. **5**. The first capacitor electrode **51**A of this modified example includes a first electrode wiring **53**A that is plate-shaped and continuous from the center of the first coil **41**A to the outer end **43**o of the first coil wiring **43**B, shown in FIG. **5**. Thus, the first electrode wiring **53**A of this modified example includes the first signal terminal **44**A, shown in FIG. **5**. The first capacitor electrode **51**A includes a first slit **51**As extending outward from the center.
- (238) The first capacitor electrode **51**B is elliptical-plate-shaped and overlaps the first coil wiring **43**A and the first signal terminal **44**B of the first coil **41**B, shown in FIG. **5**. The first capacitor electrode **51**B of this modified example is plate-shaped and continuous from the center of the first coil **41**B to the outer end **43***o* of the first coil wiring **43**B, shown in FIG. **5**. Thus, the first electrode wiring **53**B of this modified example includes the first signal terminal **44**B, shown in FIG. **5**. The first capacitor electrode **51**B includes a first slit **51**Bs extending outward from the center. (239) In the embodiment, the cross section of the first coil **41**A and the second coil **42**A, the first
- capacitor electrode **51**A and the second capacitor electrode **52**A, and the dummy patterns **120** and **125** in the z-direction may be changed.
- (240) FIGS. **18** to **26** schematically show portions of the transformer chip **80** in a cross section in the z-direction.
- (241) As shown in FIG. **18**, the dummy pattern **120** corresponding to the second coil **42**A and the dummy pattern **125** (refer to FIG. **9**) corresponding to the second capacitor electrode **52**A may be omitted.
- (242) As shown in FIG. **19**, the dummy pattern **125** (refer to FIG. **9**) corresponding to the second capacitor electrode **52**A may be omitted so that only the dummy pattern **120** corresponding to the second coil wiring **46**A of the second coil **42**A is included. Alternatively, the dummy pattern **120** corresponding to the second coil wiring **46**A of the second coil **42**A may be omitted so that only the dummy pattern **125** (refer to FIG. **9**) corresponding to the second capacitor electrode **52**A is included.
- (243) As shown in FIG. **20**, the outer end **53***o* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at an outer side of the outer end **43***o* of the first coil wiring **43**A of the first coil **41**A. The first electrode wiring **53**A of the first capacitor electrode **51**A includes an inner end **53***i* located at the same position as the inner end **43***i* of the first coil wiring **43**A of the first coil **41**A. The second electrode wiring **56**A of the second capacitor electrode **52**A includes an outer end

**56***o* located at an outer side of an outer end **46***o* of the second coil wiring **46**A of the second coil **42**A. The second electrode wiring **56**A of the second capacitor electrode **52**A includes an inner end **56***i* located at the same position as an inner end **46***i* of the second coil wiring **46**A of the second coil **42**A.

(244) As shown in FIG. **21**, the outer end **53**0 of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at an outer side of the outer end **43***o* of the first coil wiring **43**A of the first coil **41**A. The inner end **53***i* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at an inner side of the inner end **43***i* of the first coil wiring **43**A of the first coil **41**A. The outer end **56**0 of the second electrode wiring **56**A of the second capacitor electrode **52**A is located at an outer side of the outer end **46**0 of the second coil wiring **46**A of the second coil **42**A. The inner end **56***i* of the second electrode wiring **56**A of the second capacitor electrode **52**A is located at an inner side of the inner end **46***i* of the second coil wiring **46**A of the second coil **42**A. (245) As shown in FIG. 22, the first electrode wiring 53A of the first capacitor electrode 51A and the second electrode wiring **56**A of the second capacitor electrode **52**A overlap the second coil wiring **46**A of the second coil **42**A and the dummy pattern **120**. More specifically, the outer end **53***o* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at the same position as the outer end of the dummy pattern **120** formed at an outer side of the second coil wiring **46**A of the second coil **42**A. In the same manner, the outer end **56**o of the second electrode wiring **56**A of the second capacitor electrode **52**A is located at the same position as the outer end of the dummy pattern **120** formed at an outer side of the second coil wiring **46**A of the second coil **42**A. The first electrode wiring **53**A of the first capacitor electrode **51**A includes an inner end **53***i* located at the same position as the inner end **43***i* of the first coil wiring **43**A of the first coil **41**A. The second electrode wiring **56**A of the second capacitor electrode **52**A includes an inner end **56***i* located at the same position as an inner end **46***i* of the second coil wiring **46**A of the second coil **42**A.

(246) As shown in FIG. 23, the first electrode wiring 53A of the first capacitor electrode 51A and the second electrode wiring **56**A of the second capacitor electrode **52**A overlap the second coil wiring **46**A of the second coil **42**A and the dummy pattern **120**. More specifically, the outer end **53***o* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at the same position as the outer end of the dummy pattern **120** formed at an outer side of the second coil wiring **46**A of the second coil **42**A. In the same manner, the outer end **56**o of the second electrode wiring **56**A of the second capacitor electrode **52**A is located at the same position as the outer end of the dummy pattern **120** formed at an outer side of the second coil wiring **46**A of the second coil **42**A. The inner end 53i of the first electrode wiring 53A of the first capacitor electrode 51A is located at an inner side of the inner end **43***i* of the first coil wiring **43**A of the first coil **41**A. The inner end 56i of the second electrode wiring 56A of the second capacitor electrode 52A is located at an inner side of the inner end **46***i* of the second coil wiring **46**A of the second coil **42**A. (247) As shown in FIG. **24**, the outer end **53***o* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at an inner side of the outer end **43**o of the first coil wiring **43**A of the first coil **41**A. The inner end **53***i* of the first electrode wiring **53**A of the first capacitor electrode **51**A is located at an outer side of the inner end 43i of the first coil wiring 43A of the first coil 41A. The outer end **56**0 of the second electrode wiring **56**A of the second capacitor electrode **52**A is located at an inner side of the outer end **46**0 of the second coil wiring **46**A of the second coil **42**A. The inner end 56i of the second electrode wiring 56A of the second capacitor electrode 52A is located at an outer side of the inner end **46***i* of the second coil wiring **46**A of the second coil **42**A. (248) As shown in FIG. **25**, the width of the first electrode wiring **53**A of the first capacitor electrode **51**A is set to be less than the width of the first coil wiring **43**A of the first coil **41**A. That is, the line-and-space ratio of the first electrode wiring 53A is set to be less than the line-and-space ratio of the first coil wiring **43**A. The width of the second electrode wiring **56**A of the second capacitor electrode **52**A is set to be less than the width of the second coil wiring **46**A of the second

- coil **42**A. That is, the line-and-space ratio of the second electrode wiring **56**A is set to be less than the line-and-space ratio of the second coil wiring **46**A.
- (249) As shown in FIG. **26**, the width of the first electrode wiring **53**A of the first capacitor electrode **51**A is set to be greater than the width of the first coil wiring **43**A of the first coil **41**A. That is, the line-and-space ratio of the first electrode wiring **53**A is set to be greater than the line-and-space ratio of the first coil wiring **43**A. The width of the second electrode wiring **56**A of the second capacitor electrode **52**A is set to be greater than the width of the second coil wiring **46**A of the second coil **42**A. That is, the line-and-space ratio of the second electrode wiring **56**A is set to be greater than the line-and-space ratio of the second coil wiring **46**A.
- (250) As described above, the shape of the first coil wiring **43**A (first coil **41**A) and the second coil wiring **46**A (second coil **42**A) may be set in any manner. The shape of the first electrode wiring **53**A (first capacitor electrode **51**A) and the second electrode wiring **56**A (second capacitor electrode **52**A) may be set in any manner. In an example, in the z-direction, the thickness of the first coil wiring **43**A and the second coil wiring **46**A may differ from the thickness of the first electrode wiring **53**A and the second electrode wiring **56**A.
- (251) In the embodiment, the passivation film **160** is not limited to a material including silicon nitride and may be any layer that protects the insulation layer **84**.
- (252) In the embodiment, the arrangement of the transformers **40**A and **40**B and the capacitors **50**A and **50**B may be changed in any manner. In an example, the transformer **40**A, the transformer **40**A, the transformer **40**B may be arranged in this order from the chip side surface **80***c* toward the chip side surface **80***d* of the transformer chip **80**. The capacitors **50**A and **50**B are arranged in accordance with the positions of the transformers **40**A and **40**B.
- (253) In the embodiment, the first dummy pattern **121** of the dummy pattern **120** is electrically connected to the second coil **42**B. However, there is no limit to such a configuration. In an example, the first dummy pattern **121** may be arranged independently of the second coils **42**A and **42**B. In other words, the first dummy pattern **121** may be electrically isolated from the second coils **42**A and **42**B. In the embodiment, the third dummy pattern **123** is electrically connected to the first dummy pattern **121**. However, there is no limit to such a configuration. In an example, the third dummy pattern **123** may be electrically isolated from the first dummy pattern **121**.
- (254) In the embodiment, the first dummy pattern **126** of the dummy pattern **125** is electrically connected to the first capacitor electrode **51**A. However, there is no limit to such a configuration. In an example, the first dummy pattern **126** may be arranged independently of the first capacitor electrodes **51**A and **51**B. That is, the first dummy pattern **126** may be electrically isolated from the first capacitor electrodes **51**A and **51**B. In the embodiment, the third dummy pattern **128** is electrically connected to the first dummy pattern **126**. However, there is no limit to such a configuration. In an example, the third dummy pattern **128** may be electrically isolated from the first dummy pattern **126**.
- (255) In the embodiment, the structure of the dummy pattern **120** corresponding to the second coils **42**A and **42**B may be changed in any manner. In an example, one or two of the first dummy pattern **121**, the second dummy pattern **122**, and the third dummy pattern **123** may be omitted from the dummy pattern **120**. The dummy pattern **120** may be omitted from the transformer chip **80**. (256) In the embodiment, the structure of the dummy pattern **125** corresponding to the second capacitor electrodes **52**A and **52**B may be changed in any manner. In an example, one or two of the first dummy pattern **126**, the second dummy pattern **127**, and the third dummy pattern **128** may be omitted from the dummy pattern **125**. The dummy pattern **125** may be omitted from the transformer chip **80**.
- (257) In the embodiment, the low-voltage circuit **20** and the transformer **40** are mounted on separate chips. However, there is no limit to such a configuration. The transformer **40** and the low-voltage circuit **20** may be mounted on a single chip. In an example, the low-voltage circuit **20** may be formed on the substrate **83** of the transformer chip **80**. The transformer chip **80** is covered by the

mold resin 110.

(258) In the embodiment, the high-voltage circuit **30** and the transformer **40** are mounted on separate chips. However, there is no limit to such a configuration. The transformer **40** and the high-voltage circuit **30** may be mounted on a single chip. In an example, the high-voltage circuit **30** may be formed on the substrate **83** of the transformer chip **80**. In this case, the transformer chip **80** is mounted on the high-voltage die pad **101**. The transformer chip **80** is covered by the mold resin **110**.

- (259) In the embodiment, the gate driver **10** may include an isolation module in which the transformers **40** are accommodated in a single package. The isolation module includes the transformer chip **80** and the mold resin **110** encapsulating the transformer chip **80**. The isolation module may further include a die pad on which the transformer chip **80** is mounted, leads, and wires connecting the leads to the transformer chip **80**. The mold resin **110** encapsulates the transformer chip **80**, the die pad, and the wires. The leads are configured to be electrically connected to both the low-voltage circuit **20** and the high-voltage circuit **30**.
- (260) In the embodiment, the gate driver 10 may include a low-voltage circuit unit in which the low-voltage circuit 20 and the transformer 40 are accommodated in a single package. The low-voltage circuit unit may include the low-voltage circuit chip 60, the transformer chip 80, and the mold resin 110 encapsulating the low-voltage circuit chip 60 and the transformer chip 80. The low-voltage circuit unit may further include a die pad, first leads, first wires connecting the first leads to the low-voltage circuit chip 60, second leads, and second wires connecting the second leads to the transformer chip 80. The mold resin 110 encapsulates at least the low-voltage circuit chip 60, the transformer chip 80, the die pad, and the wires. In an example, the first leads are configured to be electrically connected to the ECU 503, and the second leads are configured to be electrically connected to the high-voltage circuit 30.
- (261) In the embodiment, the gate driver 10 may include a high-voltage circuit unit in which the high-voltage circuit 30 and the transformer 40 are accommodated in a single package. The high-voltage circuit unit may include the high-voltage circuit chip 70, the transformer chip 80, and the mold resin 110 encapsulating the high-voltage circuit chip 70 and the transformer chip 80. The high-voltage circuit unit may further include a die pad, first leads, first wires connecting the first leads to the high-voltage circuit chip 70, second leads, and second wires connecting the second leads to the transformer chip 80. The mold resin 110 encapsulates at least the high-voltage circuit chip 70, the transformer chip 80, the die pad, and the wires. In an example, the first leads are configured to be electrically connected to the source of the switching element 501, and the second leads are configured to be electrically connected to the low-voltage circuit 20.
- (262) In the embodiment, the high-voltage circuit **30** may be configured to transmit a signal to the low-voltage circuit **20** through the transformer **40** and the capacitor **50**. Alternatively, the low-voltage circuit **20** and the high-voltage circuit **30** may be configured to bidirectionally transmit signals to each other through the transformer **40** and the capacitor **50**.
- (263) In the embodiment, the first coil **41**A and the second coil **42**A may be wound in different number of times, and the first coil **41**B and the second coil **42**B may be wound in different number of times. The first coil **41**A and the second coil **42**A may be wound in different directions, and the first coil **41**B and the second coil **42**B may be wound in different directions.
- (264) In the embodiment, the positions of the slits **51**As and **51**Bs shown in FIG. **7** may be changed in any manner. In FIG. **7**, the slits **51**As and **51**Bs extend in the x-direction. Instead, the slits **51**As and **51**Bs may extend in the y-direction. The slits **51**As and Bs may extend in the same direction, for example, a direction toward the chip side surface **80***c*. Also, the positions of the slits **52**As and **52**Bs shown in FIG. **8** may be changed. The slit **51**As shown in FIG. **7** and the slit **52**As shown in FIG. **8** may extend in different directions. Also, the slit **51**Bs shown in FIG. **7** and the slit **52**Bs shown in FIG. **8** may extend in different directions.
- (265) In the present disclosure, the term "on" includes the meaning of "above" in addition to the

meaning of "on" unless otherwise clearly indicated in the context. Thus, the phrase "A is formed on B" is intended to mean that A may be disposed directly on B in contact with B in the present embodiment and also that A may be disposed above B without contacting B in a modified example. In other words, the term "on" does not exclude a structure in which another member is formed between A and B.

(266) The z-direction as referred to in the present disclosure does not necessarily have to be the vertical direction and does not necessarily have to fully conform to the vertical direction. In the structures according to the present disclosure, "upward" and "downward" in the z-direction as referred to in the present description are not limited to "upward" and "downward" in the vertical direction. In an example, the x-direction may conform to the vertical direction. In another example, the y-direction may conform to the vertical direction.

(267) In this specification, "at least one of A and B" should be understood to mean "only A, only B, or both A and B."

#### REFERENCE SIGNS LIST

(268) **10**) gate driver **20**) low-voltage circuit **21**A, **21**B) low-voltage signal line **30**) high-voltage circuit **31**A, **31**B) high-voltage signal line **40**) transformer **40**A, **40**B) transformer **41**A, **41**B) first coil 42A, 42B) second coil 43A, 43B) first coil wiring 43i) inner end 43o) outer end 44A, 44B) first signal terminal **45**) first ground terminal **46**A, **46**B) second coil wiring **46***i*) inner end **46***o*) outer end 47A, 47B) second signal terminal 48) second ground terminal 50) capacitor 50A, 50B) capacitor 51A, 51B) first capacitor electrode 51As, 51Bs) first slit 52A, 52B) second capacitor electrode 52As, 52Bs) second slit 53A, 53B) first electrode wiring 53i) inner end 53o) outer end 54A, 54B) first capacitor end 55) first capacitor ground terminal 55A, 55B) interconnect 56A, 56B) second electrode wiring **56***i*) inner end **56***o*) outer end **57**A, **57**B) second capacitor end **58**) second capacitor ground terminal **58**A, **58**B) interconnect **60**) low-voltage circuit chip **60**s) chip main surface **61**) first electrode pad **62**) second electrode pad **63**) third electrode pad **70**) high-voltage circuit chip **70**s) chip main surface **71**) first electrode pad **72**) second electrode pad **73**) third electrode pad **80**) transformer chip **80***a* to **80***d*) chip side surface **80***r*) chip back surface **80**s) chip main surface **81**A to **81**C) electrode pad **82**A to **82**C) second electrode pad **83**) substrate **83***r*) substrate back surface 83s) substrate main surface 84) insulation layer 84s) surface 85L, 851 to 858) insulation film 855A) insulation film 858X) second opening 86) shield electrode 87) inner region 88) outer region 89) via 90) low-voltage lead frame 91) low-voltage die pad 92) low-voltage lead 100) high-voltage lead frame 101) high-voltage die pad 102) high-voltage lead 110) mold resin **111** to **114**) resin side surface **120**) dummy pattern **121**) first dummy pattern **122**) second dummy pattern **123**) third dummy pattern **125**) dummy pattern **126**) first dummy pattern **127**) second dummy pattern 128) third dummy pattern 131A to 131C) interconnect 132A, 132C) first interconnect part 133A, 133C) second interconnect part 134A, 134C) via 135A, 135C) via **136,137**) via **150**) protection film **160**) passivation film **180**) resin layer **181**) inner resin layer **182**) outer resin layer **183**) separation groove **184**) first resin opening **185**) second resin opening **500**) inverter device 501, 502) switching element 503) ECU GND1, GND2) ground i) current i.sub.1A, i.sub.1B) current i.sub.2A, i.sub.2B) current i.sub.CA, i.sub.CB) current SD) conductive bonding material V1) first voltage V2) second voltage W1 to W4) wire

### **Claims**

1. An isolation transformer, comprising: an insulation layer; a transformer including a first coil and a second coil separated from the first coil in a thickness-wise direction of the insulation layer, the first coil including a first signal terminal and a first ground terminal and being configured so that a low voltage is applied to the first signal terminal, and the second coil including a second signal terminal and a second ground terminal and being configured so that a high voltage is applied to the second signal terminal; and a capacitor including a first capacitor electrode and a second capacitor

electrode, the first capacitor electrode being arranged between the first coil and the second coil and connected to the first ground terminal of the first coil, and the second capacitor electrode being arranged between the first capacitor electrode and the second coil and connected to the second ground terminal of the second coil, wherein the insulation layer includes a first insulation film in which the first coil is embedded, a second insulation film formed on an upper surface of the first insulation film, a protection film formed on an upper surface of the second insulation film, a third insulation film formed on an upper surface of the protection film, a fourth insulation film formed on an upper surface of the fourth insulation film, and a fifth insulation film formed on an upper surface of the fourth insulation film, and the second coil is formed between the third insulation film and the fourth insulation film, and the second coil is formed between the fourth insulation film and the fifth insulation film.

- 2. The isolation transformer according to claim 1, wherein the first capacitor electrode is formed between the protection film and the third insulation film, and the first capacitor electrode is connected to the first coil by a via extending through the second insulation film and the protection film.
- 3. The isolation transformer according to claim 1, wherein the first capacitor electrode is formed between the second insulation film and the protection film, and the first capacitor electrode is connected to the first coil by a via extending through the second insulation film.
- 4. The isolation transformer according to claim 1, wherein the first capacitor electrode is embedded in the second insulation film.
- 5. The isolation transformer according to claim 1, wherein a thickness of the second insulation film is less than a thickness of the protection film.
- 6. The isolation transformer according to claim 1, wherein the first insulation film and the second insulation film are formed from a material including silicon oxide, the protection film is formed from a material including silicon nitride, and the third insulation film, the fourth insulation film, and the fifth insulation film are formed from a resin material.
- 7. The isolation transformer according to claim 1, wherein at least one of the first capacitor electrode and the second capacitor electrode is formed from a material including a nonmagnetic element.
- 8. The isolation transformer according to claim 1, wherein as viewed in the thickness-wise direction, the first capacitor electrode is annular and includes a first slit extending in a direction from a center of the first coil toward an outer side of the first coil, at the first slit the first capacitor electrode being open, and as viewed in the thickness-wise direction, the second capacitor electrode is annular and includes a second slit extending in a direction from a center of the second coil toward an outer side of the second coil, at the second slit the second capacitor electrode being open.
- 9. The isolation transformer according to claim 1, wherein the first coil includes a spiral first coil wiring, the first ground terminal connected to one end of the first coil wiring, and the first signal terminal connected to another end of the first coil wiring, and the second coil includes a spiral second coil wiring, the second ground terminal connected to one end of the second coil wiring, and the second signal terminal connected to another end of the second coil wiring.
- 10. The isolation transformer according to claim 9, wherein as viewed in the thickness-wise direction, the first capacitor electrode includes a first electrode wiring overlapping the first coil wiring, a first capacitor end overlapping the first signal terminal, and a first capacitor ground terminal overlapping the first ground terminal, as viewed in the thickness-wise direction, the second capacitor electrode includes a second electrode wiring overlapping the second coil wiring, a second capacitor end overlapping the second signal terminal, and a second capacitor ground terminal overlapping the second ground terminal.
- 11. The isolation transformer according to claim 10, wherein the first electrode wiring is set to be equal to the first coil wiring in line-and-space ratio, and the second electrode wiring is set to be equal to the second coil wiring in line-and-space ratio.

- 12. The isolation transformer according to claim 9, wherein the first capacitor electrode is plate-shaped and continuous from an inner end of the first coil wiring to an outer end of the first coil wiring as viewed in the thickness-wise direction, and the second capacitor electrode is plate-shaped and continuous from an inner end of the second coil wiring to an outer end of the second coil wiring as viewed in the thickness-wise direction.
- 13. The isolation transformer according to claim 10, wherein as viewed in the thickness-wise direction, an outer end of the second electrode wiring is located: at an outer side of an outer end of the second coil wiring; or at a same position as an outer end of the second coil wiring.
- 14. The isolation transformer according to claim 13, wherein as viewed in the thickness-wise direction, an inner end of the second electrode wiring is located: at a same position as an inner end of the second coil wiring; or at an inner side of an inner end of the second coil wiring.
- 15. The isolation transformer according to claim 13, wherein as viewed in the thickness-wise direction, an outer end of the first electrode wiring is located: at an outer side of an outer end of the first coil wiring; or at a same position as an outer end of the first coil wiring.
- 16. The isolation transformer according to claim 15, wherein as viewed in the thickness-wise direction, an inner end of the first electrode wiring is located: at a same position as an inner end of the first coil wiring; or at an inner side of an inner end of the first coil wiring.
- 17. The isolation transformer according to claim 1, further comprising: a chip main surface and a chip back surface facing opposite directions in the thickness-wise direction; and a dummy coil pattern arranged around the second coil and connected to the second coil, wherein the second coil is located close to the chip main surface.