# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

Date of Patent

Inventor(s)

12395064

B2

August 19, 2025

Kakebe; Isao

# Semiconductor module

### **Abstract**

An object of the present disclosure is to provide a semiconductor module capable of reducing variation in drive characteristics of each of plural semiconductor switching elements. A semiconductor module includes IGBTs configured to supply power to a load and gate driver circuits in which drive targets are set in a one-to-one relationship to the IGBTs and in which according to a positional relationship to, for example, the IGBT as the drive target, a driving capability of the gate driver circuit to drive the IGBT is set.

Inventors: Kakebe; Isao (Matsumoto, JP)

**Applicant: FUJI ELECTRIC CO., LTD.** (Kawasaki, JP)

Family ID: 1000008766490

Assignee: FUJI ELECTRIC CO., LTD. (Kawasaki, JP)

Appl. No.: 18/236984

**Filed:** August 23, 2023

### **Prior Publication Data**

**Document Identifier**US 20240097556 A1

Publication Date
Mar. 21, 2024

# **Foreign Application Priority Data**

JP 2022-147659 Sep. 16, 2022

### **Publication Classification**

Int. Cl.: H02M1/08 (20060101); H02M1/00 (20060101); H02M1/088 (20060101); H02M1/32 (20070101); H02M7/5387 (20070101)

U.S. Cl.:

CPC **H02M1/088** (20130101); **H02M1/0009** (20210501); **H02M1/0019** (20210501);

H02M1/0025 (20210501); H02M1/32 (20130101); H02M7/53875 (20130101);

## **Field of Classification Search**

**CPC:** H02M (1/0009); H02M (1/0019); H02M (1/0025); H02M (1/0054); H02M (1/08); H02M

(1/088); H02M (1/32); H02M (7/5387); H02M (7/53871); H02M (7/53875)

## **References Cited**

#### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl.    | CPC          |
|--------------|--------------------|----------------------|-------------|--------------|
| 10122358     | 12/2017            | Shiraishi            | N/A         | N/A          |
| 2010/0253306 | 12/2009            | Shiraishi            | 323/282     | H03K 17/6871 |
| 2011/0298446 | 12/2010            | Shiraki              | 257/E29.166 | H01L 23/585  |
| 2012/0236617 | 12/2011            | Hamanaka             | 363/132     | H02M 7/53873 |
| 2018/0062533 | 12/2017            | Maruyama             | N/A         | H02M 1/088   |
| 2018/0309441 | 12/2017            | Shiraishi            | N/A         | N/A          |
| 2019/0097563 | 12/2018            | Shimomugi            | N/A         | F25B 31/02   |

### **FOREIGN PATENT DOCUMENTS**

| Patent No.  | <b>Application Date</b> | Country | CPC |
|-------------|-------------------------|---------|-----|
| 2010-62860  | 12/2009                 | JP      | N/A |
| 2018-186600 | 12/2017                 | JP      | N/A |
| 2020-18055  | 12/2019                 | JP      | N/A |

*Primary Examiner:* Gannon; Levi

# **Background/Summary**

# CROSS REFERENCE TO RELATED APPLICATIONS AND INCORPORATION BY REFERENCE

(1) This application claims benefit of priority under 35 USC 119 based on Japanese Patent Application No. 2022-147659 filed on Sep. 16, 2022, the entire contents of which are incorporated by reference herein.

### TECHNICAL FIELD

(2) The present disclosure relates to semiconductor modules including a plurality of semiconductor switching elements.

### BACKGROUND ART

- (3) Driver integrated circuits (ICs) that control semiconductor switching elements such as insulated gate bipolar transistors (IGBTs) for power conversion have a basic function to control an ON and OFF state of the semiconductor switching elements in response to input signals. Intelligent power modules (IPMs), a type of semiconductor module, are used with semiconductor switching elements and driver ICs incorporated therein.
- (4) When driving each semiconductor switching element from an OFF state to an ON state, the driver IC charges the semiconductor switching element with a constant current circuit, and when

driving it from the ON state to the OFF state, electric charge stored in the semiconductor switching element is removed by switch provided in the driver IC. IPMs can be provided with a function that allows the driver ICs to monitor current flowing through the semiconductor switching elements and activates a protective action for suppressing current flowing through the semiconductor switching elements if overcurrent flows therethrough.

(5) PTL 1 (JP 2010-62860 A) discloses a technology that detects overcurrent in switching elements and performs a protective action. PTL 2 (JP 2020-18055 A) discloses a technology that suppresses current bias by equalizing impedance of each wiring path when driving a plurality of switches connected in parallel. PTL 3 (JP 2018-186600 A) discloses a technology that improves the accuracy of detection of short circuit current by providing a difference in wiring inductance between a main electrode and a sense electrode of a transistor to reduce a difference in gate drive voltage between the main electrode and the sense electrode.

### SUMMARY OF INVENTION

### Technical Problem

- (6) Power supply impedance of each component varies depending on arrangement of the plurality of semiconductor switching elements and arrangement of the plurality of driver ICs provided in IPMs. Additionally, impedance of wiring through which a drive signal and an overcurrent detection signal are transmitted also varies depending on a positional relationship between the driver ICs and the semiconductor switching elements. This causes variation in characteristics of the plurality of driver ICs driving the semiconductor switching elements. Then, the characteristic variation create negative effects such as increased power loss and differences in characteristics of the overcurrent protection function among the plurality of driver ICs.
- (7) It is an object of the present disclosure to provide a semiconductor module capable of reducing variation in drive characteristics of each of a plurality of semiconductor switching elements. Solution to Problem
- (8) In order to achieve the above-described object, according to an aspect of the present disclosure, there is provided a semiconductor module including: a plurality of semiconductor switching elements configured to supply power to a load; and a plurality of driver circuits in which drive targets are set in a one-to-one relationship to the plurality of semiconductor switching elements and in which according to a positional relationship to each of target switching elements that are the semiconductor switching elements as the drive targets, a driving capability to drive the each target switching element is set.

Advantageous Effects of Invention

(9) According to the one aspect of the present disclosure, variation in drive characteristics of each of the plurality of semiconductor switching elements can be reduced.

# **Description**

### BRIEF DESCRIPTION OF DRAWINGS

- (1) FIG. **1** is a block diagram illustrating one example of a schematic configuration of a semiconductor module according to one embodiment of the present disclosure;
- (2) FIG. **2** is a diagram schematically illustrating a component layout illustrating one example of a schematic configuration of the semiconductor module according to the one embodiment of the present disclosure;
- (3) FIG. **3** is a circuit diagram illustrating one example of a schematic configuration of a gate driver circuit included in the semiconductor module according to the one embodiment of the present disclosure;
- (4) FIG. **4** is a diagram schematically illustrating one example of a current waveform of a gate drive current in a semiconductor module according to a comparative example;

- (5) FIG. **5** is a diagram schematically illustrating one example of a voltage waveform of a gate drive voltage in the semiconductor module according to the comparative example;
- (6) FIG. **6** is a diagram schematically illustrating one example of a voltage waveform of a detection voltage in the semiconductor module according to the comparative example;
- (7) FIG. **7** is a diagram schematically illustrating one example of a current waveform of a gate drive current in the semiconductor module according to the one embodiment of the present disclosure;
- (8) FIG. **8** is a diagram schematically illustrating one example of a voltage waveform of a gate drive voltage in the semiconductor module according to the one embodiment of the present disclosure; and
- (9) FIG. **9** is a diagram schematically illustrating one example of a voltage waveform of a detection voltage in the semiconductor module according to the one embodiment of the present disclosure. DESCRIPTION OF EMBODIMENTS
- (10) Embodiments of the present disclosure exemplify devices and methods for embodying the technological concept of the present disclosure, and the technological concept of the present disclosure does not specify materials, shapes, structures, arrangements, and the like of components to those described below. The technological concept of the present disclosure can be modified in various ways within the technological scope defined by the appended claims.
- (11) Semiconductor modules according to embodiments of the present disclosure are described hereinbelow by way of example applied to an inverter device. However, an intelligent power module according to each embodiment is not limited to an inverter device, and can also be applied to a converter device, a modular multilevel conversion device, or the like.
- (12) A semiconductor module according to one embodiment of the present disclosure is described using FIGS. **1** to **9**. First, one example of an entire configuration of a semiconductor module **1** according to the present embodiment is described using FIGS. **1** and **2**. FIG. **1** is a block diagram illustrating one example of a schematic configuration of the semiconductor module **1** according to the present embodiment. In FIG. **1**, a controller **3**, an AC power supply unit **4**, and a smoothing capacitor **5** connected to the semiconductor module **1** are illustrated together for ease of understanding.
- (13) (Entire Configuration of Semiconductor Module)
- (14) As illustrated in FIG. **1**, the semiconductor module **1** according to the present embodiment is connected to the AC power supply unit **4**. The AC power supply unit **4** includes, for example, a three phase AC power supply (not illustrated) and a rectifier circuit (not illustrated) that full-wave rectifies three phase AC power input from the three phase AC power supply. The semiconductor module **1** is connected to the smoothing capacitor **5** that smooths the power rectified by the rectifier circuit. Although illustration is omitted, the rectifier circuit is composed of, for example, six diodes connected in a full bridge configuration or six switching elements connected in a full bridge configuration.
- (15) A positive-side line Lp is connected to a positive side of the AC power supply unit **4** (i.e., a positive output terminal of the rectifier circuit), and a negative-side line Ln is connected to a negative side of the AC power supply unit **4** (i.e., a negative output terminal of the rectifier circuit). The smoothing capacitor **5** is connected between the positive-side line Lp and the negative-side line Ln. The semiconductor module **1** is composed of an intelligent power module functioning as an inverter device that converts a DC voltage applied between the positive-side line Lp and the negative-side line Ln to a three-phase (U-phase, V-phase, and W-phase) AC voltage. The controller **3** that controls the semiconductor module **1** is connected to the semiconductor module **1**. The semiconductor module **1** and the controller **3** form a power conversion device.
- (16) As illustrated in FIG. **1**, the semiconductor module **1** includes a positive power supply input terminal Tp connected to the positive-side line Lp and a negative power supply input terminal Tn connected to the negative-side line Ln. The semiconductor module **1** includes a semiconductor

element **11***u* and a semiconductor element **11***x* connected in series between the positive power supply input terminal Tp and the negative power supply input terminal Tn. The semiconductor module **1** includes a semiconductor element **11***v* and a semiconductor element **11***y* connected in series between the positive power supply input terminal Tp and the negative power supply input terminal Tn. The semiconductor module **1** includes a semiconductor element **11***w* and a semiconductor element **11***z* connected in series between the positive power supply input terminal Tp and the negative power supply input terminal Tn.

- (17) The semiconductor element  $\mathbf{11}u$  and the semiconductor element  $\mathbf{11}x$  form U-phase output arms. The semiconductor element  $\mathbf{11}v$  and the semiconductor element  $\mathbf{11}y$  form V-phase output arms. The semiconductor element  $\mathbf{11}w$  and the semiconductor element  $\mathbf{11}z$  form W-phase output arms. The semiconductor elements  $\mathbf{11}u$ ,  $\mathbf{11}v$ , and  $\mathbf{11}w$  are connected to the positive-side line Lp via the positive power supply input terminal Tp to form upper arms. The semiconductor elements  $\mathbf{11}x$ ,  $\mathbf{11}y$ , and  $\mathbf{11}z$  are connected to the negative-side line Ln via the negative power supply input terminal Tn to form lower arms.
- (18) The semiconductor element **11***u* includes an IGBT **111***u* and a reflux diode **112***u* connected in inverse parallel to the IGBT **111***u*. In the present embodiment, the IGBT **111***u* and the reflux diode **112***u* are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. The semiconductor element **11***v* includes an IGBT **111***v* and a reflux diode **112***v* connected in inverse parallel to the IGBT **111***v*. In the present embodiment, the IGBT **111***v* and the reflux diode **112***v* are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. The semiconductor element 11w includes an IGBT **111***w* and a reflux diode **112***w* connected in inverse parallel to the IGBT **111***w*. In the present embodiment, the IGBT **111**w and the reflux diode **112**w are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. (19) A collector of each of the IGBTs **111***u*, **111***v*, and **111***w* and a cathode of each of the reflux diodes 112*u*, 112*v*, and 112*w* are connected to each other, respectively, and connected to the positive power supply input terminal Tp. An emitter of each of the IGBTs 111u, 111v, and 111w and an anode of each of the reflux diodes 112*u*, 112*v*, and 112*w* are connected to each other, respectively. Each of the IGBTs 111u, 111v, and 111w includes a current detection element S (see below for details) for detecting current flowing through itself (i.e., the IGBT **111***u*, **111***v*, **111***w*). (20) The semiconductor element **11***x* includes an IGBT **111***x* and a reflux diode **112***x* connected in inverse parallel to the IGBT **111***x*. In the present embodiment, the IGBT **111***x* and the reflux diode **112***x* are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. The semiconductor element **11***y* includes an IGBT lily and a reflux diode **112***y* connected in inverse parallel to the IGBT **111***y*. In the present embodiment, the IGBT lily and the reflux diode **112***y* are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. The semiconductor element 11z includes an IGBT **111**z and a reflux diode **112**z connected in inverse parallel to the IGBT **111**z. In the present embodiment, the IGBT **111**z and the reflux diode **112**z are formed on, for example, the same semiconductor chip, but may be formed on different semiconductor chips from each other. (21) A collector of the IGBT **111***x* and a cathode of the reflux diode **112***x* are connected to each other. The collector of the IGBT **111***x* and the cathode of the reflux diode **112***x* are connected to the emitter of the IGBT **111***u* and the anode of the reflux diode **112***u*. A collector of the IGBT lily and a cathode of the reflux diode **112***y* are connected to the emitter of the IGBT **111***v* and the anode of the reflux diode **112**v. A collector of the IGBT **111**z and a cathode of the reflux diode **112**z are connected to the emitter of the IGBT 111w and the anode of the reflux diode 112w. Emitters of each of the IGBTs **111***x*, **111***y*, and **111***z* and anodes of each of the reflux diodes **112***x*, **112***y*, and **112***z* are connected to each other, respectively and connected to the negative power supply input terminal Tn. Each of the IGBTs **111***x*, **111***y*, and **111***z* includes a current detection element S (see below for details) for detecting current flowing through itself (i.e., the IGBT **111***x*, **111***y*, **111***z*).

- (22) The emitter of the IGBT **111***u*, the anode of the reflux diode **112***u*, the collector of the IGBT **111***x*, and the cathode of the reflux diode **112***x* are connected to a U-phase output terminal TU. The U-phase output terminal TU is a terminal from which the semiconductor module **1** outputs a U-phase AC voltage generated by DC to AC conversion of a DC voltage input from the AC power supply unit **4**.
- (23) The emitter of the IGBT **111***v*, the anode of the reflux diode **112***v*, the collector of the IGBT **111***y*, and the cathode of the reflux diode **112***y* are connected to a V-phase output terminal TV. The V-phase output terminal TV is a terminal from which the semiconductor module **1** outputs a V-phase AC voltage generated by DC to AC conversion of a DC voltage input from the AC power supply unit **4**.
- (24) The emitter of the IGBT **111***w*, the anode of the reflux diode **112***w*, the collector of the IGBT **111***z*, and the cathode of the reflux diode **112***z* are connected to a W-phase output terminal TW. The W-phase output terminal TW is a terminal from which the semiconductor module **1** outputs a W-phase AC voltage generated by DC to AC conversion of a DC voltage input from the AC power supply unit **4**.
- (25) As illustrated in FIG. **1**, a load, for example, a motor **6** is connected to the U-phase output terminal TU, the V-phase output terminal TV, and the W-phase output terminal TW provided in the semiconductor module **1**. Accordingly, the emitters of the IGBTs **111***u*, **111***v*, and **111***w* and the anodes of the reflux diodes **112***u*, **112***v*, and **112***w* provided in the semiconductor elements **11***u*, **11***v*, and **11***u*, and the cathodes of the reflux diodes **112***x*, **112***y*, and **112***z* provided in the semiconductor elements **11***x*, **11***y*, and **11***z* are connected to the motor **6**.
- (26) Thus, the semiconductor module **1** includes the plurality of IGBTs (one example of semiconductor switching elements) **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* that supply power to the motor (one example of a load) **6**. In the present embodiment, the semiconductor module **1** includes the IGBTs as semiconductor switching elements, but may include other types of power semiconductor elements, such as metal-oxide-semiconductor field-effect transistors (MOSFETs). (27) As illustrated in FIG. **1**, the semiconductor module **1** includes a plurality of gate driver circuits (one example of driver circuits) **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* in which drive targets are set in a one-to-one relationship to the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* and in which according to a positional relationship to target switching elements that are the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* set as the drive targets, a driving capability is set to drive the target switching elements. In the present embodiment, for the gate driver circuit **12***u*, the IGBT **111***u* is set as the drive target in the one-to-one relationship. Accordingly, the IGBT **111***u* corresponds to a target switching element for the gate driver circuit 12u. In the present embodiment, for the gate driver circuit **12***v*, the IGBT **111***v* is set as the drive target in the one-to-one relationship. Accordingly, the IGBT **111***v* corresponds to a target switching element for the gate driver circuit **12***v*. In the present embodiment, for the gate driver circuit **12***w*, the IGBT **111***w* is set as the drive target in the one-to-one relationship. Accordingly, the IGBT 111w corresponds to a target switching element for the gate driver circuit 12w. In the present embodiment, for the gate driver circuit 12x, the IGBT **111***x* is set as the drive target in the one-to-one relationship. Accordingly, the IGBT **111***x* corresponds to a target switching element for the gate driver circuit 12x. In the present embodiment, for the gate driver circuit **12**y, the IGBT **111**y is set as the drive target in the one-toone relationship. Accordingly, the IGBT **111***y* corresponds to a target switching element for the gate driver circuit **12***y*. In the present embodiment, for the gate driver circuit **12***z*, the IGBT **111***z* is set as the drive target in the one-to-one relationship. Accordingly, the IGBT **111**z corresponds to a target switching element for the gate driver circuit **12***z*.
- (28) Although details are described later, the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* are provided with determination pads Pdu, Pdv, Pdw, Pdx, Pdy, and Pdz whose voltage levels are changed according to positional relationships of the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*,

- and **12***z* to the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z*. In the present embodiment, the determination pad Pdu provided in the gate driver circuit **12***u* is connected to a reference potential terminal (e.g., a ground terminal) set to reference potential. The determination pad Pdv provided in the gate driver circuit **12***v* is set to an OPEN state. The determination pad Pdw provided in the gate driver circuit **12***w* is connected to a power supply terminal from which power supply voltage VCC is output. Additionally, the determination pad Pdx provided in the gate driver circuit **12***x* is connected to a power supply terminal from which power supply voltage VCC is output. The determination pad Pdy provided in the gate driver circuit **12***y* is set to an OPEN state. The determination pad Pdz provided in the gate driver circuit **12***z* is connected to a reference potential terminal (e.g., a ground terminal) set to reference potential.
- (29) As illustrated in FIG. **1**, the gate driver circuit **12***u* is connected to a signal input terminal TinU provided in the semiconductor module **1**. The signal input terminal TinU is connected to the controller **3**. This allows an input signal InU output from the controller **3** to be input to the gate driver circuit **12***u* via the signal input terminal TinU. The gate driver circuit **12***u* generates a gate drive signal SgU to drive the IGBT **111***u* using the input signal InU.
- (30) The gate driver circuit **12***v* is connected to a signal input terminal TinV provided in the semiconductor module **1**. The signal input terminal TinV is connected to the controller **3**. This allows an input signal InV output from the controller **3** to be input to the gate driver circuit **12***v* via the signal input terminal TinV. The gate driver circuit **12***v* generates a gate drive signal SgV to drive the IGBT **111***v* using the input signal InV.
- (31) The gate driver circuit **12***w* is connected to a signal input terminal TinW provided in the semiconductor module **1**. The signal input terminal TinW is connected to the controller **3**. This allows an input signal InW output from the controller **3** to be input to the gate driver circuit **12***w* via the signal input terminal TinW. The gate driver circuit **12***w* generates a gate drive signal SgW to drive the IGBT **111***w* using the input signal InW.
- (32) The gate driver circuit  $\mathbf{12}x$  is connected to a signal input terminal TinX provided in the semiconductor module  $\mathbf{1}$ . The signal input terminal TinX is connected to the controller  $\mathbf{3}$ . This allows an input signal InX output from the controller  $\mathbf{3}$  to be input to the gate driver circuit  $\mathbf{12}x$  via the signal input terminal TinX. The gate driver circuit  $\mathbf{12}x$  generates a gate drive signal SgX to drive the IGBT  $\mathbf{111}x$  using the input signal InX.
- (33) The gate driver circuit **12***y* is connected to a signal input terminal TinY provided in the semiconductor module **1**. The signal input terminal TinY is connected to the controller **3**. This allows an input signal InY output from the controller **3** to be input to the gate driver circuit **12***y* via the signal input terminal TinY. The gate driver circuit **12***y* generates a gate drive signal SgY to drive the IGBT **111***y* using the input signal InY.
- (34) The gate driver circuit **12**z is connected to a signal input terminal TinZ provided in the semiconductor module **1**. The signal input terminal TinZ is connected to the controller **3**. This allows an input signal InZ output from the controller **3** to be input to the gate driver circuit **12**z via the signal input terminal TinZ. The gate driver circuit **12**z generates a gate drive signal SgZ to drive the IGBT **111**z using the input signal InZ.
- (35) Next, a layout for components such as the gate driver circuit **12***u* included in the semiconductor module **1** is described with reference to FIG. **1** and using FIG. **2**. FIG. **2** is a diagram schematically illustrating a component layout illustrating one example of a schematic configuration of the semiconductor module **1**. In FIG. **2**, for ease of understanding, impedance of wiring connecting between each component is represented by a circuit symbol of a resistance element. Additionally, in FIG. **2**, the gate driver circuit **12***u* is denoted as "IC\_U", the gate driver circuit **12***v* as "IC\_V", the gate driver circuit **12***w* as "IC\_W", the gate driver circuit **12***x* as "IC\_X, the gate driver circuit **12***y* as "IC\_Y", and the gate driver circuit **12***z* as "IC\_Z".
- (36) As illustrated in FIG. 2, in the semiconductor module 1, the gate driver circuit 12u, the semiconductor element 11u, and the like are integrated and formed at predetermined locations, for

- example, on a square-shaped semiconductor substrate **10**. On one of four peripheral edges of the semiconductor substrate **10** are arranged signal input pads PinU, PinV, PinW, PinX, PinY, PinZ. The signal input pad PinU is connected to the signal input terminal TinU (see FIG. **1**). The signal input pad PinV is connected to the signal input terminal TinV (see FIG. **1**). The signal input pad PinX is connected to the signal input terminal TinX (see FIG. **1**). The signal input pad PinY is connected to the signal input terminal TinX (see FIG. **1**). The signal input pad PinY is connected to the signal input terminal TinY (see FIG. **1**). The signal input pad PinZ is connected to the signal input terminal TinZ (see FIG. **1**).
- (37) Between the signal input pad PinX and the signal input pad PinU are arranged a power supply pad Pvcc connected to a power supply terminal from which the power supply voltage VCC is output and a reference potential pad Pgnd connected to a reference potential terminal set to reference potential.
- (38) Among the four peripheral edges of the semiconductor substrate **10**, an outer edge parallel to an outer peripheral edge arranged with the signal input pad PinU and the like is arranged with a U-phase output pad P\_U, a V-phase output pad P\_V, and a W-phase output pad P\_W. The U-phase output pad P\_U is a pad from which a U-phase AC voltage is output, and is connected to the U phase output terminal TU (see FIG. **1**). The V-phase output pad P\_V is a pad from which a V-phase AC voltage is output, and is connected to the V-phase output pad P\_W is a pad from which a W-phase AC voltage is output, and is connected to the W-phase output terminal TW (see FIG. **1**).
- (39) Among the four peripheral edges of the semiconductor substrate **10**, a peripheral edge orthogonal to the peripheral edge arranged with the signal input pad PinU and the like and the peripheral edge arranged with the U-phase output pad P\_U and the like is arranged with a positive power supply input pad P\_P connected to the positive power supply input terminal Tp (see FIG. **1**) and a negative power supply input pad P\_N connected to the negative power supply input terminal Tn (see FIG. **1**). Therefore, a positive DC voltage output from the AC power supply unit **4** (see FIG. **1**) is input to the positive power supply input pad P\_P, and a negative DC voltage output from the AC power supply unit **4** is input to the negative power supply input pad P\_N.
- (40) The semiconductor elements **11***u*, **11***v*, **11***w*, **11***x*, **11***y*, and **11***z* are arranged substantially in the center of the semiconductor substrate **10**. The semiconductor elements **11***u*, **11***v*, and **11***w* and the semiconductor elements **11***x*, **11***y*, and **11***z* are arranged side by side in a direction of extension of the peripheral edge arranged with the positive power supply input pad P\_P and the negative power supply input pad P\_N. The semiconductor elements **11***u*, **11***v*, and **11***w* are arranged side by side in a direction of extension of the peripheral edge arranged with the signal input pad PinU and the like. The semiconductor elements **11***x*, **11***y*, and **11***z* are arranged side by side in the direction of extension of the peripheral edge arranged with the signal input pad PinU and the like. (41) A wiring pattern L\_P connected to the positive power supply input pad P\_P is formed on the
- semiconductor substrate **10**. The semiconductor elements **11**u, **11**v, and **11**w are connected to the wiring pattern L\_P, and the semiconductor elements **11**x, **11**y, and **11**z are connected to the wiring pattern L\_N. The semiconductor element **11**u is located further away from the positive power supply input pad P\_P than the semiconductor elements **11**v and **11**w. The semiconductor element **11**u is located closer to the positive power supply input pad P\_P than the semiconductor elements **11**u and **11**v. The semiconductor element **11**u is located closer to the positive power supply input pad P\_P than the semiconductor element **11**u and further away therefrom than the semiconductor element **11**u. Therefore, an impedance Z\_PU from the semiconductor element **11**u to the positive power supply input pad P\_P is higher than impedances Z\_PV and Z\_PW from the semiconductor elements **11**v and **11**w to the positive power supply input pad P\_P is lower than the impedances Z\_PU and Z\_PV from the semiconductor elements **11**u and **11**v to the positive power supply input pad P\_P. In addition, the impedance Z\_PV from the semiconductor element **11**v to the positive power supply input pad P\_P. In addition, the impedance Z\_PV from the semiconductor element **11**v

to the positive power supply input pad P\_P is lower than the impedance Z\_PU from the semiconductor element **11***u* to the positive power supply input pad P\_P and higher than the impedance Z PW from the semiconductor element **11***w* to the positive power supply input pad P P. (42) A wiring pattern L\_N connected to the negative power supply input pad P\_N is formed on the semiconductor substrate **10**. The semiconductor elements 11x, 11y, and 11z are connected to the wiring pattern L\_N. The semiconductor element  $\mathbf{11}x$  is located further away from the negative power supply input pad P\_N than the semiconductor elements **11***y* and **11***z*. The semiconductor element **11***z* is located closer to the negative power supply input pad P\_N than the semiconductor elements  $\mathbf{11}x$  and  $\mathbf{11}y$ . The semiconductor element  $\mathbf{11}y$  is located closer to the negative power supply input pad P\_N than the semiconductor element **11***x* and further away therefrom than the semiconductor element 11z. Therefore, an impedance Z NX from the semiconductor element 11xto the negative power supply input pad P\_N is higher than impedances Z\_NY and Z\_NZ from the semiconductor elements **11***y* and **11***z* to the negative power supply input pad P\_N. Additionally, the impedance Z\_NZ from the semiconductor element 11z to the negative power supply input pad P\_N is lower than the impedances Z\_NX and Z\_NY from the semiconductor elements **11***x* and **11***y* to the negative power supply input pad P\_N. In addition, the impedance Z\_NY from the semiconductor element **11***y* to the negative power supply input pad P\_N is lower than the impedance Z NX from the semiconductor element **11***x* to the negative power supply input pad P N and higher than the impedance Z\_NZ from the semiconductor element 11z to the negative power supply input pad P\_N.

- (43) A portion of the wiring pattern L\_P from the semiconductor element **11***u* to the positive power supply input pad P\_P and a portion of the wiring pattern L\_N from the semiconductor element **11***x* to the negative power supply input pad P\_N have the same length as each other. Therefore, the impedance Z\_PU and the impedance Z\_NX have the same impedance value as each other. This allows a balanced DC voltage with substantially the same voltage drop and the like on the positive and negative sides to be input to U-phase arms formed by the semiconductor elements 11u and 11x. (44) A portion of the wiring pattern L\_P from the semiconductor element **11***v* to the positive power supply input pad P\_P and a portion of the wiring pattern L\_N from the semiconductor element **11***y* to the negative power supply input pad P\_N have the same length as each other. Therefore, the impedance Z\_PV and the impedance Z\_NY have the same impedance value as each other. This allows a balanced DC voltage with substantially the same voltage drop and the like on the positive and negative sides to be input to V-phase arms formed by the semiconductor elements 11v and 11y. (45) A portion of the wiring pattern L P from the semiconductor element 11w to the positive power supply input pad P\_P and a portion of the wiring pattern L\_N from the semiconductor element **11**z to the negative power supply input pad P\_N have the same length as each other. Therefore, the impedance Z\_PW and the impedance Z\_NZ have the same impedance value as each other. This allows a balanced DC voltage with substantially the same voltage drop and the like on the positive and negative sides to be input to W-phase arms formed by the semiconductor elements **11***w* and 11z.
- (46) A connecting portion between the semiconductor element **11***u* and the semiconductor element **11***x* is connected to the U-phase output pad P\_U by a wiring pattern L\_OU. A connecting portion between the semiconductor element **11***v* and the semiconductor element **11***y* is connected to the V-phase output pad P\_V by a wiring pattern L\_OV. A connecting portion between the semiconductor element **11***w* and the semiconductor element **11***z* is connected to the W-phase output pad P\_W by a wiring pattern L\_OW. The wiring patterns L\_OU, L\_OV, and L\_OW have substantially the same length and substantially the same impedance value as each other.
- (47) As illustrated in FIG. **2**, the gate driver circuits **12***u*, **12***v*, **12***w* are arranged side by side near the signal input pads PinU, PinV, and PinW in the direction of extension of the peripheral edge of the semiconductor substrate **10** arranged with the signal input pads PinU, PinV, and PinW. The gate driver circuit **12***u* is connected to the signal input pad PinU by a wiring pattern L\_IU formed on the

- semiconductor substrate **10**. The gate driver circuit **12***v* is connected to the signal input pad PinV by a wiring pattern L\_IV formed on the semiconductor substrate **10**. The gate driver circuit **12***w* is connected to the signal input pad PinW by a wiring pattern L\_IW formed on the semiconductor substrate **10**.
- (48) The wiring patterns L\_IU, L\_IV, and L\_IW have substantially the same length and substantially the same impedance value as each other. Therefore, the input signal InU input to the gate driver circuit **12***u* via the signal input pad PinU, the input signal InV input to the gate driver circuit **12***w* via the signal input pad PinV, and the input signal InW input to the gate driver circuit **12***w* via the signal input pad PinW have substantially the same signal delay. Therefore, the input signals InU, InV, and InW output from the controller **3** are input to the gate driver circuits **12***u*, **12***v*, and **12***w* at substantially the same time.
- (49) The gate driver circuit **12***u* is connected to the semiconductor element **11***u* by a wiring pattern L\_U formed on the semiconductor substrate **10**. The gate driver circuit **12***v* is connected to the semiconductor element **11***v* by a wiring pattern L\_V formed on the semiconductor substrate **10**. The gate driver circuit **12***w* is connected to the semiconductor element **11***w* by a wiring pattern L\_W formed on the semiconductor substrate **10**. The wiring pattern L\_U has a longer length than the wiring patterns L\_V and L\_W. The wiring pattern L\_V has a longer length than the wiring pattern L\_W. Therefore, an impedance Z\_U of the wiring pattern L\_U is higher than an impedance Z\_V of the wiring pattern L\_V and an impedance Z\_W of the wiring pattern L\_W. Additionally, the impedance Z\_V of the wiring pattern L\_V is higher than the impedance Z\_W of the wiring pattern L\_W.
- (50) Therefore, the gate drive signal SgU output from the gate driver circuit 12u is input to the semiconductor element 11u with a voltage drop lower than a voltage at which the gate drive signal SgV output from the gate driver circuit 12v is input to the semiconductor element 11v and a voltage at which the gate drive signal SgW output from the gate driver circuit 12w is input to the semiconductor element 11w. Additionally, the gate drive signal SgV output from the gate driver circuit 12v is input to the semiconductor element 11v with a voltage drop lower than a voltage at which the gate drive signal SgW output from the gate driver circuit 12w is input to the semiconductor element 11w. Therefore, when the gate driver circuits 12u, 12v, and 12w have the same driving capability to drive the IGBTs 111u, 111v, and 111w (see FIG. 1) provided in the semiconductor elements 11u, 11v, and 11w, operation timing of the IGBTs 111u, 111v, and 111w is shifted from each other.
- (51) Although details are described later, the gate driver circuits **12***u*, **12***v*, and **12***w* include the determination pads Pdu, Pdv, and a voltage set on the determination pads Pdu, Pdv, and Pdw can optimize the driving capability to drive the IGBTs **111***u*, **111***v*, and **111***w*. This allows the semiconductor module **1** to suppress shifting of the operation timing of the IGBTs **111***u*, **111***v*, and **111***w*.
- (52) As illustrated in FIG. **2**, the gate driver circuits **12***x*, **12***y*, and **12**z are arranged side by side near the signal input pads PinX, PinY, and PinZ in the direction of extension of the peripheral edge of the semiconductor substrate **10** arranged with the signal input pads Pinx, PinY, and PinZ. The gate driver circuit **12***x* is connected to the signal input pad PinX by a wiring pattern L\_IX formed on the semiconductor substrate **10**. The gate driver circuit **12***y* is connected to the signal input pad PinY by a wiring pattern L\_IY formed on the semiconductor substrate **10**. The gate driver circuit **12***z* is connected to the signal input pad PinZ by a wiring pattern L\_IZ formed on the semiconductor substrate **10**.
- (53) The wiring patterns L\_IX, L\_IY, and L\_IZ have substantially the same length and substantially the same impedance value as each other. Therefore, the input signal InX input to the gate driver circuit **12***x* via the signal input pad PinX, the input signal InY input to the gate driver circuit **12***y* via the signal input pad PinY, and the input signal InZ input to the gate driver circuit **12***z* via the signal input pad PinZ have substantially the same signal delay. As a result, the input signals InX, InY, and

- In Z output from the controller 3 are input to the gate driver circuits 12x, 12y, and 12z with substantially the same time.
- (54) The gate driver circuit **12***x* is connected to the semiconductor element **11***x* by a wiring pattern L\_X formed on the semiconductor substrate **10**. The gate driver circuit **12***y* is connected to the semiconductor element **11***y* by a wiring pattern L\_Y formed on the semiconductor substrate **10**. The gate driver circuit **12***z* is connected to the semiconductor element **11***z* by a wiring pattern L\_Z formed on the semiconductor substrate **10**. The wiring pattern L\_X is shorter than the wiring patterns L\_Y and L\_Z. The wiring pattern L\_Y is shorter than the wiring pattern L\_Z. Therefore, an impedance Z\_X of the wiring pattern L\_X is lower than an impedance Z\_Y of the wiring pattern L\_Y and an impedance Z\_Z of the wiring pattern L\_Z. Additionally, the impedance Z\_Y of the wiring pattern L\_Y is lower than the impedance Z\_Z of the wiring pattern L\_Z. (55) Therefore, the gate drive signal SgZ output from the gate driver circuit **12***z* is input to the
- semiconductor element 11z with a voltage drop lower than a voltage at which the gate drive signal SgX output from the gate driver circuit 12x is input to the semiconductor element 11x and a voltage at which the gate drive signal SgY output from the gate driver circuit 12y is input to the semiconductor element 11y. In addition, the gate drive signal SgY output from the gate driver circuit 12y is input to the semiconductor element 11y with a voltage drop lower than the voltage at which the gate drive signal SgX output from the gate driver circuit 12x is input to the semiconductor element 11x. As a result, when the gate driver circuits 12x, 12y, and 12z have the same driving capability to drive the IGBTs 111x, 111y, and 111z (see FIG. 1) provided in the semiconductor elements 11x, 11y, and 11z, operation timing of the IGBTs 111x, 111y, and 111z is shifted from each other.
- (56) Although details are described later, the gate driver circuits **12***x*, **12***y*, and **12***z* include the determination pads Pdx, Pdy, Pdz, and a voltage set on the determination pads Pdx, Pdy, and Pdz can optimize the driving capability to drive the IGBTs **111***x*, **111***y*, and **111***z*. This allows the semiconductor module **1** to suppress shifting of the operation timing of the IGBTs **111***x*, **111***y*, and **111***z*.
- (57) (Configuration of Gate Driver Circuits)
- (58) Next, the schematic configuration of the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* included in the semiconductor module **1** according to the present embodiment is described with FIGS. **1** and **2** and using FIG. **3**. The gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* have the same configuration as each other. Therefore, the schematic configuration of the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* is described hereinbelow using the gate driver circuit **12***x* as an example. FIG. **3** is a circuit diagram illustrating one example of the schematic configuration of the gate driver circuit **12***x*. In FIG. **3**, for ease of understanding, the semiconductor element **11***x* including the IGBT **111***x* that is a drive target of the gate driver circuit **12***x* is also illustrated together therewith.
- (59) As illustrated in FIG. **3**, the gate driver circuit **12***x* includes a determination unit **121** that determines a positional relationship to the IGBT **111***x*. Additionally, the gate driver circuit **12***x* includes a setting unit **122** that sets the driving capability of the gate driver circuit **12***x* on the basis of a determination result of the determination unit **121**. In addition, the gate driver circuit **12***x* includes a drive unit **123** that drives the IGBT **111***x* with the driving capability set by the setting unit **122**. Furthermore, the gate driver circuit **12***x* includes a protection unit **124** that protects the IGBT **111***x* on the basis of a threshold value set according to a positional relationship of the driver circuit (i.e., the gate driver circuit **12***x*) provided with the protection unit **124** itself. (60) As illustrated in FIG. **3**, the determination unit **121** includes the determination pad Pdx whose
- voltage level is changed according to the positional relationship of the gate driver circuit **12***x* and a discrimination unit **121** includes the determination pad Pdx whose voltage level is changed according to the positional relationship of the gate driver circuit **12***x* and a discrimination unit **121** includes a resistance element R**1** and a resistance element R**2** connected in series between power supply voltage VCC and reference potential.

- (61) The discrimination unit **121***a* includes a first comparator **121***a*-**1** that compares a determination voltage Vde applied to the determination pad Pdx with a first comparison voltage Vc**1**. The discrimination unit **121***a* includes a second comparator **121***a*-**3** that compares a voltage on the determination pad Pdx with a second comparison voltage Vc**2**. Each of the first comparator **121***a*-**1** and the second comparator **121***a*-**3** is composed of, for example, an operational amplifier. (62) Additionally, the discrimination unit **121***a* includes a first comparison voltage generation unit **121***a*-**2** that generates the first comparison voltage Vol and a second comparison voltage generation unit **121***a*-**4** that generates the second comparison voltage Vc**2**. Each of the first comparison voltage generation unit **121***a*-**4** is composed of, for example, a DC power supply. The first comparison voltage Vol is set to a voltage that is lower than power supply voltage VCC and higher than the second comparison voltage Vc**2**. The second comparison voltage Vc**2** is set to a voltage that is higher than reference potential (e.g., ground potential).
- (63) An inverting input terminal (–) of the first comparator **121***a***-1** is connected to the determination pad Pdx. A non-inverting input terminal (+) of the first comparator **121***a***-1** is connected to a positive terminal of the first comparison voltage generation unit **121***a***-2**. A negative terminal of the first comparison voltage generation unit **121***a***-2** is connected to a reference potential terminal (e.g., a ground terminal) set to reference potential. This causes the first comparator **121***a***-1** to compare the determination voltage Vde applied to the determination pad Pdx with the first comparison voltage Vc**1** and output a first comparison signal Sc**1** at high level when the determination voltage Vde is lower than the first comparison voltage Vc**1**. On the other hand, when the determination voltage Vde is higher than the first comparison voltage Vc**1**, the first comparator **121***a***-1** outputs the first comparison signal Sc**1** at low level.
- (64) An inverting input terminal (–) of the second comparator **121***a***-3** is connected to the determination pad Pdx. A non-inverting input terminal (+) of the second comparator **121***a***-3** is connected to a positive terminal of the second comparison voltage generation unit **121***a***-4**. A negative terminal of the second comparison voltage generation unit **121***a***-4** is connected to a reference potential terminal (e.g., a ground terminal) set to reference potential. This causes the second comparator **121***a***-3** to compare the determination voltage Vde applied to the determination pad Pdx with the second comparison voltage Vc2 and output a second comparison signal Sc2 at high level when the determination voltage Vde is lower than the second comparison voltage Vc2. On the other hand, when the determination voltage Vde is higher than the second comparison voltage Vc2, the second comparator **121***a***-3** outputs the second comparison signal Sc2 at low level. (65) As illustrated in FIG. 3, one terminal of the resistance element R1 is connected to a power supply terminal from which power supply voltage VCC is output. The other terminal of the resistance element R1 is connected to one terminal of the resistance element R2, the determination pad Pdx, the inverting input terminal of the first comparator **121***a***-1**, and the inverting input terminal of the second comparator **121***a***-3**. The other terminal of the resistance element R**2** is connected to a reference potential terminal (e.g., a ground terminal). A resistance value of the resistance element R1 and a resistance value of the resistance element R2 are set so that a connecting portion between the resistance element R1 and the resistance element R2 has a voltage that is lower than the first comparison voltage Vc1 and higher than the second comparison voltage Vc**2**.
- (66) Therefore, when the determination pad Pdx is connected to the power supply terminal from which power supply voltage VCC is output, the determination voltage Vde has the same voltage level as that of the power supply voltage VCC. When the determination pad Pdx is connected to the reference potential terminal (e.g., a ground terminal), the determination voltage Vde has the same voltage value as the reference potential. When the determination pad Pdx is in an OPEN state, the voltage value of the determination voltage Vde is a voltage value obtained by resistively dividing the power supply voltage VCC by the resistance elements R1 and R2.

- (67) Accordingly, when the determination pad Pdx is connected to the power supply terminal from which power supply voltage VCC is output, the determination voltage Vde is higher than the first and second comparison voltages Vc1 and Vc2. Therefore, the voltage level of each of the first and second comparison voltages Vc1 and Vc2 becomes low. In addition, when the determination pad Pdx is connected to the reference potential terminal (e.g., the ground terminal), the determination voltage Vde is lower than the first and second comparison voltages Vc1 and Vc2. Therefore, the voltage level of each of the first and second comparison voltages Vc1 and Vc2 becomes high. Furthermore, when the determination pad Pdx is in the OPEN state, the determination voltage Vde is lower than the first comparison voltage Vc1 and higher than the second comparison voltage Vc2. Therefore, the voltage level of the first comparison voltage Vol becomes high, and the voltage level of the second comparison voltage Vc2 becomes low.
- (68) Thus, the determination unit **121** can determine the determination voltage Vde applied to the determination pad Pdx. In the semiconductor module **1**, the positional relationships of the gate driver circuits **12***x*, **12***y*, and **12***z* to the IGBTs **111***x*, **111***y*, and **111***z* is mapped to the determination voltage Vde applied to the determination pad Pdx. This allows the determination unit **121** to determine magnitudes of the impedances Z\_X, Z\_Y, and Z\_Z (see FIG. **2**) of the wiring patterns L\_X, L\_Y, and L\_Z through which the gate drive signals SgX, SgY, and SgZ output from the gate driver circuits **12***x*, **12***y*, and **12***z* are transmitted on the basis of the positional relationships of the gate driver circuits **12***x*, **12***y*, and **12***z*.
- (69) In the semiconductor module **1**, the determination pad Pdy (see FIG. **2**) of the gate driver circuit **12***y* connected to the wiring pattern L\_Y whose impedance is second highest among the impedances Z\_X, Z\_Y, and Z\_Z is set to the OPEN state (see FIG. **1**). Additionally, as illustrated in FIG. **3**, the determination pad Pdx of the gate driver circuit **12***x* connected to the wiring pattern L\_X whose impedance is lowest among the impedances Z\_X, Z\_Y, and Z\_Z is connected to the power supply terminal from which power supply voltage VCC is output. Furthermore, the determination pad Pdz of the gate driver circuit **12***z* connected to the wiring pattern L\_Z whose impedance is highest among the impedances Z\_X, Z\_Y, and Z\_Z is connected to the reference potential terminal (see FIG. **1**).
- (70) In the semiconductor module **1**, the determination pad Pdv (see FIG. **2**) of the gate driver circuit **12***v* connected to the wiring pattern L\_V whose impedance is second highest among the impedances Z\_U, Z\_V, and Z\_W is set to the OPEN state (see FIG. **1**). Additionally, the determination pad Pdw of the gate driver circuit **12***w* connected to the wiring pattern L\_W whose impedance is lowest among the impedances Z\_U, Z\_V, and Z\_W is connected to the power supply terminal from which power supply voltage VCC is output (see FIG. **1**). Furthermore, the determination pad Pdu of the gate driver circuit **12***u* connected to the wiring pattern L\_U whose impedance is highest among the impedances Z\_U, Z\_V, and Z\_W is connected to the reference potential terminal (see FIG. **1**).
- (71) As illustrated in FIG. **3**, the setting unit **122** includes a selection circuit (one example of a selector) **122***a* that generates selection signals Ss**1**, Ss**2**, and Ss**3** for selecting the driving capability of the drive unit **123** on the basis of a discrimination result of the discrimination unit **121***a* and a first switching unit **122***b* that switches the driving capability of the drive unit **123** on the basis of the selection signals Ss**1**, Ss**2**, and Ss**3**.
- (72) The selection circuit **122***a* is composed of, for example, a decoder circuit. The selection circuit **122***a* changes voltage levels of the selection signals Ss**1**, Ss**2**, and Ss**3** according to a combination of voltage levels of each of the first comparison voltage Vc**1** and the second comparison voltage Vc**2** output from the discrimination unit **121***a*. When the respective voltage levels of the first comparison voltage Vc**1** and the second comparison voltage Vc**2** input from the discrimination unit **121***a* are low, the selection circuit **122***a* generates the selection signals Ss**2** and Ss**3** at low voltage level and generates the selection signal Ss**1** at high voltage level. When the voltage level of the first comparison voltage Vc**1** input from the discrimination unit **121***a* is low and the voltage level of the

second comparison voltage Vc2 input therefrom is high, the selection circuit **122***a* generates the selection signals Ss**1** and Ss**3** at low voltage level and generates the selection signal Ss**2** at high voltage level. Furthermore, when the respective voltage levels of the first and second comparison voltages Vc**1** and Vc**2** input from the discrimination unit **121***a* are high, the selection circuit **122***a* generates the selection signals Ss**1** and Ss**2** at low voltage level and generates the selection signal Ss**3** at high voltage level.

- (73) Accordingly, when power supply voltage VCC is applied to the determination pad Pdx, the selection circuit **122***a* generates the selection signals Ss**2** and Ss**3** at low voltage level and generates the selection signal Ss1 at high voltage level. Additionally, when the determination pad Pdx is set to an OPEN state, the selection circuit **122***a* generates the selection signals Ss**1** and Ss**3** at low voltage level and generates the selection signal Ss2 at high voltage level. When reference potential is applied to the determination pad Pdx, the selection circuit **122***a* generates the selection signals Ss**1** and Ss2 at low voltage level and generates the selection signal Ss3 at high voltage level. (74) As illustrated in FIG. 3, the first switching unit **122***b* includes a ladder resistance circuit **122***b*-1 connected to a power supply terminal from which power supply voltage VCC is output and a switch circuit **122***b***-2** connected to the selection circuit **122***a*. The ladder resistance circuit **122***b***-1** includes four resistance elements R3, R4, R5, and R6 connected in series between the power supply terminal from which power supply voltage VCC is output and an emitter terminal of the IGBT **111***x*. One terminal of the resistance element R**3** is connected to the power supply terminal, and the other terminal of the resistance element R3 is connected to one terminal of the resistance element R4. The other terminal of the resistance element R4 is connected to one terminal of the resistance element R5. The other terminal of the resistance element R5 is connected to one terminal of the resistance element R6. The other terminal of the resistance element R6 is connected to the emitter terminal of the IGBT **111***x*.
- (75) The switch circuit **122***b***-2** includes three switches SW**1**, SW**2**, and SW**3** whose opening and closing (OFF state and ON state) are controlled by the selection signals Ss**1**, Ss**2**, and Ss**3** input from the selection circuit **122***a*. The switches SW**1**, SW**2**, and SW**3** are composed of, for example, MOS transistors. The switch SW**1** is controlled to open and close by the selection signal Ss**1**, the switch SW**2** is controlled to open and close by the selection signal Ss**2**, and the switch SW**3** is controlled to open and close by the selection signal Ss**3**. The switch SW**1** goes to a closed state (ON state) when the voltage level of the selection signal Ss**1** is high, and goes to an open state (OFF state) when the voltage level of the selection signal Ss**2** is high, and goes to an open state when the voltage level of the selection signal Ss**2** is low. The switch SW**3** goes to a closed state when the voltage level of the selection signal Ss**2** is high, and goes to an open state when the voltage level of the selection signal Ss**3** is high, and goes to an open state when the voltage level of the selection signal Ss**3** is high, and goes to an open state when the voltage level of the selection signal Ss**3** is high, and goes to an open state when the voltage level of the selection signal Ss**3** is high, and goes to an open state when the
- (76) An input terminal of the switch SW1 is connected to a connecting portion between the resistance elements R3 and R4. An input terminal of the switch SW2 is connected to a connecting portion between the resistance elements R4 and R5. An input terminal of the switch SW3 is connected to a connecting portion between the resistance elements R5 and R6. Respective output terminals of the switches SW1, SW2, and SW3 are connected to each other.
- (77) Accordingly, the first switching unit **122***b* outputs to the drive unit **123** a switching signal Sch at a voltage level obtained by resistively dividing a potential difference between a potential of the power supply voltage VCC and a potential of the emitter terminal of the IGBT **111***x* by the resistance elements R**3**, R**4**, R**5**, and R**6** according to a combination of voltage levels of the selection signals Ss**1**, Ss**2**, and Ss**3**. Specifically, when the voltage level of the selection signal Ss**1** is high and the respective voltage levels of the selection signals Ss**2** and Ss**3** are low, the switch SW**1** is closed and the switches SW**2** and SW**3** are open, so that the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at a maximum voltage level that can be set. When the voltage level of the selection signal Ss**2** is high and the respective voltage levels of the

- selection signals Ss1 and Ss3 are low, the switch SW2 is closed and the switches SW1 and SW3 are open, so that the first switching unit 122b outputs to the drive unit 123 the switching signal Sch at a voltage level between the maximum and a minimum that can be set (in the present embodiment, a second highest voltage level). When the voltage level of the selection signal Ss3 is high and the respective voltage levels of the selection signals Ss1 and Ss2 are low, the switch SW3 is closed and the switches SW1 and SW2 are open, so that the first switching unit 122b outputs to the drive unit 123 the switching signal Sch at a minimum voltage level that can be set.
- (78) Accordingly, when reference potential is applied to the determination pad Pdx, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at the maximum voltage level that can be set. Additionally, when the determination pad Pdx is set to an OPEN state, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at an intermediate voltage level between the maximum and the minimum that can be set (in the present embodiment, the second highest voltage level). Furthermore, when power supply voltage VCC is applied to the determination pad Pdx, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at the minimum voltage level that can be set.
- (79) That is, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***x* (see FIG. **2**) shortest in wiring length to the IGBTs **111***x*, **111***y*, and **111***z* allows the first switching unit **122***b* to output to the drive unit **123** the switching signal Sch at the maximum voltage level that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***x* (see FIG. **2**) connected to the wiring pattern L\_X having the smallest impedance value among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at the maximum voltage level that can be set.
- (80) Additionally, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***y* (see FIG. **2**) having the wiring length between longest and shortest distances to the IGBTs **111***x*, **111***y*, and **111***z* allows the first switching unit **122***b* to output to the drive unit **123** the switching signal Sch at an intermediate voltage level between a maximum and a minimum that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***y* (see FIG. **2**) connected to the wiring pattern L\_Y having an impedance value between a maximum and a minimum among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at an intermediate voltage level between the maximum and the minimum that can be set.
- (81) Furthermore, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***z* (see FIG. **2**) longest in wiring length to the IGBTs **111***x*, **111***y*, and **111***z* allows the first switching unit **122***b* to output to the drive unit **123** the switching signal Sch at the minimum voltage level that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***z* (see FIG. **2**) connected to the wiring pattern L\_Z having a largest impedance value among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the first switching unit **122***b* outputs to the drive unit **123** the switching signal Sch at the minimum voltage level that can be set.
- (82) Respective resistance values of the resistance elements R**3**, R**4**, R**5**, and R**6** are set on the basis of magnitudes of the impedances Z\_X, Z\_Y, and Z\_Z of the wiring patterns L\_X, L\_Y, and L\_Z. The respective resistance values of the resistance elements R**3**, R**4**, R**5**, and R**6** are set on the basis of, for example, design values of the impedances Z\_X, Z\_Y, and Z\_Z or measured values of the impedances Z\_X, Z\_Y, and Z\_Z.
- (83) As illustrated in FIG. **3**, the drive unit **123** includes an amplifier **123***a* to which the switching signal Sch output from the first switching unit **122***b* is input and a transistor **123***b* to whose gate an output signal So output from the amplifier **123***a* is input. The amplifier **123***a* is composed of, for example, an operational amplifier. The transistor **123***b* is composed of, for example, an N-type MOS transistor. An output terminal of the amplifier **123***a* is connected to the gate of the transistor

- **123***b*. A non-inverting input terminal (+) of the amplifier **123***a* is connected to an output terminal of the first switching unit **122***b* (i.e., respective output terminals of the switches SW**1**, SW**2**, and SW**3**).
- (84) The drive unit **123** includes a current mirror circuit **123***c* connected to a drain of the transistor **123***b* and a resistance element **123***d* connected to a source of the transistor **123***b*. One terminal of the resistance element **123***d* is connected to the source of the transistor **123***b*, and the other terminal of the resistance element **123***d* is connected to a reference potential terminal (e.g., a ground terminal). A connecting portion between the source of the transistor **123***b* and the one terminal of the resistance element **123***d* is connected to an inverting input terminal (–) of the amplifier **123***a*. (85) The current mirror circuit **123***c* includes a transistor **123***c*-**1** and a transistor **123***c*-**2** whose gates are connected to each other. Each of the transistor **123***c*-**1** and the transistor **123***c*-**1** is connected to a power supply terminal from which power supply voltage VCC is output, and a drain of transistor **123***c*-**1** is connected to the gates of the transistors **123***c*-**1** and **123***c*-**2** and the drain of the transistor **123***b*.
- (86) The drive unit **123** includes a transistor **123***e* and a transistor **123***f* whose gates are connected to the controller **3** (not illustrated in FIG. **3**; see FIG. **1**). Each of the transistors **123***e* and **123***f* is composed of, for example, an N-type MOS transistor. The input signal InX output from the controller **3** is input to the respective gates of the transistors **123***e* and **123***f*. This allows an ON state/OFF state (a conducting state/non-conducting state) of the transistors **123***e* and **123***f* to be controlled by the controller **3**. The transistors **123***e* and **123***f* are in an ON state (a conducting state) when the voltage level of the input signal InX is high, and are in an OFF state (a non-conducting state) when the voltage level of the input signal InX is low. The ON state/OFF state of the transistors **123***e* and **123***f* are synchronously controlled, and the transistors **123***e* and **123***f* are controlled so as to switch from ON to OFF or from OFF to ON almost simultaneously. (87) Sources of the transistors **123***e* and **123***f* are connected to each other. Additionally, the sources of the transistors **123***e* and **123***f* are connected to the other terminal of the resistance element **123***d* and the reference potential terminal (e.g., a ground terminal). A drain of the transistor **123***e* is connected to a connecting portion between the output terminal of the amplifier **123***a* and the gate of the transistor **123***b*. A drain of the transistor **123***f* is connected to a drain of the transistor **123***c***-2**. A connecting portion between the drain of the transistor **123***f* and the drain of the transistor **123***c***-2** is connected to a gate terminal of the IGBT **111***x*.
- (88) The drive unit **123** includes a transistor **123***g* having a gate connected to the current mirror circuit **123***c*. The transistor **123***g* is composed of, for example, a P-type MOS transistor. The gate of the transistor **123***g* is connected to the respective gates of the transistors **123***c*-**1** and **123***c*-**2**. A source of the transistor **123***g* is connected to the power supply terminal from which power supply voltage VCC is output. A drain of the transistor **123***g* is connected to the respective drains of the transistors **123***c*-**2** and **123***f* and the gate terminal of the IGBT **111***x*.
- (89) The drive unit **123** having the above configuration goes to a non-operating state when the voltage level of the input signal Inx is high, and does not output the gate drive signal SgX to the IGBT **111***x*. More specifically, each of the transistors **123***e* and **123***f* goes to an ON state when the input signal InX at high voltage level is input to the gate of each thereof. Therefore, the transistor **123***b* is turned OFF because the gate thereof is connected to the reference potential terminal via the transistor **123***e*. This causes the current mirror circuit **123***c* to flow no current to the reference potential terminal, so that the gate drive signal SgX is not output to the gate terminal of the IGBT **111***x*. In addition, the IGBT **111***x* goes to a non-operating state since the gate terminal thereof is connected to the reference potential terminal via the transistor **123***f*.
- (90) On the other hand, when the voltage level of the input signal InX is low, the drive unit **123** goes to an operating state and outputs the gate drive signal SgX to the IGBT **111***x*. More specifically, each of the transistors **123***e* and **123***f* is turned OFF when the input signal InX at low

voltage level is input to the gate of each thereof. This causes the gate of the transistor **123***b* to be electrically disconnected from the reference potential terminal by the transistor **123***e*. As a result, the output signal So from the amplifier **123***a* is input to the gate of the transistor **123***b* to turn ON the transistor **123***b*. The transistor **123***b* is feedback-controlled by the amplifier **123***a* so that the source thereof has the same voltage as the voltage of the switching signal Sch input to the amplifier **123***a*. The amplifier **123***a* and the transistor **123***b* function as a constant current source whose current value is determined by the voltage level of the switching signal Sch.

- (91) As a result, a current according to the voltage level of the switching signal Sch flows from the current mirror circuit **123***c* to the reference potential terminal via the transistor **123***b* and the resistance element **123***d*. The current according to the voltage level of the switching signal Sch also flows to the transistor **123***c*-**2** side forming the current mirror circuit **123***c* and the transistor **123***g*. Since the transistor **123***f* is in the non-conducting state (OFF state), the current flowing from the transistors **123***c*-**2** and **123***g* flows, as a gate drive current, to the gate terminal of the IGBT **111***x*. The transistor **123***g* is formed in a larger transistor size than the transistor **123***c*-**2**. Therefore, the transistor **123***g* flows a larger current than the transistor **123***c*-**2** to the gate terminal of the IGBT **111***x*. This causes the gate drive signal SgX based on the voltage level of the switching signal Sch to be input to the gate terminal of the IGBT **111***x*. As a result, the IGBT **111***x* is driven with a driving capability according to a gate drive voltage based on the gate drive signal SgX input to the gate terminal thereof.
- (92) Thus, the amplifier 123a and the transistor 123b functions as the constant-current source whose current value is determined by the voltage level of the switching signal Sch. The switching signal Sch varies depending on the magnitude of the determination voltage Vde applied to the determination pad Pdx. When power supply voltage VCC is applied to the determination pad Pdx, the switching signal Sch has the maximum voltage level that can be set, so that the amplifier **123***a* outputs a highest voltage that can be set. In this case, a source-drain voltage of the transistor 123c-1 is the lowest that can be set, and therefore, the amplifier **123***a* and the transistor **123***b* operate so that a minimum current that can be set flows from the current mirror circuit **123***c*. As a result, since current flowing from the transistors **123***c***-2** and **123***g* to the IGBT **111***x* is the minimum that can be set, the driving capability of the gate driver circuit 12x is set to the lowest that can be set. (93) When the determination pad Pdx is set to an OPEN state, the switching signal Sch has a voltage level between a maximum and a minimum that can be set (in the present embodiment, a second highest voltage level). Therefore, the amplifier **123***a* has an intermediate voltage level between the maximum and the minimum that can be set, and thus outputs a voltage lower than a voltage when power supply voltage VCC is applied to the determination pad Pdx. In this case, the source-drain voltage of the transistor **123***c***-1** is higher than when power supply voltage VCC is applied to the determination pad Pdx. This causes the amplifier **123***a* and the transistor **123***b* to operate so that a larger current than when power supply voltage VCC is applied to the determination pad Pdx flows from the current mirror circuit **123***c*. As a result, since current flowing from the transistors **123***c***-2** and **123***q* to the IGBT **111***x* becomes larger than when power supply voltage VCC is applied to the determination pad Pdx, the gate driver circuit **12***x* is set to a higher driving capability state than a lowest driving capability that can be set.
- (94) When reference potential is applied to the determination pad Pdx, the switching signal Sch has a lowest voltage level that can be set. Therefore, the amplifier **123***a* has the lowest voltage level that can be set, and thus outputs a lowest voltage that can be set. In this case, the source-drain voltage of the transistor **123***c*-**1** is the highest that can be set, so that the amplifier **123***a* and the transistor **123***b* operate so that a largest current that can be set flows from the current mirror circuit **123***c*. As a result, since current flowing from the transistors **123***c*-**2** and **123***g* to the IGBT **111***x* is the largest that can be set, the gate driver circuit **12***x* is set to a highest driving capability state that can be set.
- (95) Thus, the semiconductor module **1** can set the driving capability of the gate driver circuit 12x

to a desired state by setting the voltage level to be applied to the determination pad Pdx according to the positional relationship of the gate driver circuit 12x to the IGBT 111x. Although a detailed description is omitted, as in the gate driver circuit 12x, the semiconductor module 1 can set driving capabilities of the gate driver circuits 12u, 12v, 12w, 12y, and 12z to a desired state by setting a voltage level to be applied to the determination pads Pdu, Pdv, Pdw, Pdy, and Pdz according to the positional relationships of the gate driver circuits 12u, 12v, 12w, 12y, and 12z to the IGBTs 111u, 111v, 111v, 111v, and 111z.

- (96) As illustrated in FIG. 3, the IGBT **111***x* includes the current detection element S for detecting current flowing through itself (i.e., the IGBT **111***x*). The protection unit **124** includes a conversion unit **124***b* that converts a detection current Is detected by the current detection element S of the IGBT **111***x* to a detection voltage Vs. Additionally, the protection unit **124** includes a second switching unit **124***d* that switches a reference voltage Vref as a threshold value according to the positional relationship of the gate driver circuit **12***x* provided with the second switching unit **124***d* itself and a comparator (one example of a comparator) **124***a* that compares the detection voltage Vs with the reference voltage Vref. Furthermore, the protection unit **124** includes a processing unit **124***c* that determines whether or not to protect the IGBT **111***x* on the basis of a comparison result of the comparator **124***a* and executes protection processing when it determines to protect the IGBT **111***x*. Although a detailed description is given later, the protection unit **124** is configured so as to protect the IGBT **111***x* when the IGBT **111***x* has abnormal initial transient characteristics. (97) The conversion unit **124***b* includes a resistance element **124***b*-**1** connected between the current detection element S of the IGBT **111***x* and a reference potential terminal (e.g., a ground terminal). The conversion unit **124***b* outputs the detection current Is as the detection voltage Vs from a connecting portion between the current detection element S of the IGBT **111***x* and the resistance element **124***b***-1**.
- (98) The second switching unit **124***d* includes a ladder resistance circuit **124***d*-**1** connected to a power supply terminal from which power supply voltage VCC is output and a switch circuit **124***d*-**2** connected to the selection circuit **122***a*. The ladder resistance circuit **124***d*-**1** includes four resistance elements R**7**, R**8**, R**9**, and R**10** connected in series between the power supply terminal from which power supply voltage VCC is output and a reference potential terminal (e.g., a ground terminal). One terminal of the resistance element R**7** is connected to the power supply terminal, and the other terminal of the resistance element R**8** is connected to one terminal of the resistance element R**9**. The other terminal of the resistance element R**9** is connected to one terminal of the resistance element R**10**. The other terminal of the resistance element R**10** is connected to the reference potential terminal.
- (99) The switch circuit **124***d*-**2** includes three switches SW**4**, SW**5**, and SW**6** whose opening and closing (OFF state and ON state) is controlled by the selection signals Ss**1**, Ss**2**, and Ss**3** input from the selection circuit **122***a*. The switches SW**4**, SW**5**, and SW**6** are composed of, for example, MOS transistors. The switch SW**4** is controlled to open and close by the selection signal Ss**1**, the switch SW**5** is controlled to open and close by the selection signal Ss**2**, and the switch SW**6** is controlled to open and close by the selection signal Ss**3**. The switch SW**4** is closed (an ON state) when the voltage level of the selection signal Ss**1** is low. The switch SW**5** is closed when the voltage level of the selection signal Ss**2** is high, and is open when the voltage level of the selection signal Ss**2** is low. The switch SW**6** is closed when the voltage level of the selection signal Ss**3** is high, and is open when the voltage level of the selection signal Ss**3** is high, and is open when the voltage level of the selection signal Ss**3** is high, and is open when the voltage level of the selection signal Ss**3** is high, and is open when the
- (100) An input terminal of the switch SW4 is connected to a connecting portion between the resistance elements R7 and R8. An input terminal of the switch SW5 is connected to a connecting portion between the resistance elements R8 and R9. An input terminal of the switch SW6 is connected to a connecting portion between the resistance elements R9 and R10. Respective output

terminals of the switches SW4, SW5, and SW6 are connected to each other.

(101) Accordingly, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at a voltage level obtained by resistively dividing the power supply voltage VCC by the resistance elements R7, R8, R9, and R10 according to a combination of voltage levels of the selection signals Ss1, Ss2, and Ss3. Specifically, when the voltage level of the selection signal Ss1 is high and voltage levels of each of the selection signals Ss2 and Ss3 are low, the switch SW4 is closed and the switches SW5 and SW6 are open, so that the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at a highest voltage level that can be set. When the voltage level of the selection signal Ss2 is high and voltage levels of each of the selection signals Ss1 and Ss3 are low, the switch SW5 is closed and the switches SW4 and SW6 are open, so that the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at an intermediate voltage level between the maximum and a minimum that can be set (in the present embodiment, a second highest voltage level). When the voltage level of the selection signal Ss3 is high and voltage levels of each of the selection signals Ss1 and Ss2 are low, the switch SW6 is closed and the switches SW4 and SW5 are open, so that the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at a lowest voltage level that can be set. (102) Accordingly, when reference potential is applied to the determination pad Pdx, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at the maximum voltage level that can be set. Additionally, when the determination pad Pdx is set to an OPEN state, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at an intermediate voltage level between the maximum and the minimum that can be set (in the present embodiment, the second highest voltage level). Furthermore, when power supply voltage VCC is applied to the determination pad Pdx, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at the minimum voltage level that can be set.

- (103) That is, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***x* (see FIG. **2**) shortest in wiring length to the IGBTs **111***x*, **111***y*, and **111***z* allows the second switching unit **124***d* to output to the comparator **124***a* the reference voltage Vref at the maximum voltage level that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***x* (see FIG. **2**) connected to the wiring pattern L\_X having the smallest impedance value among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at the maximum voltage level that can be set.
- (104) Additionally, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***y* (see FIG. **2**) having the wiring length between the longest and shortest distances to the IGBTs **111***x*, **111***y*, and **111***z* allows the second switching unit **124***d* to output to the comparator **124***a* the reference voltage Vref at an intermediate voltage level between a maximum and a minimum that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***y* (see FIG. **2**) connected to the wiring pattern L\_Y having the impedance value between the maximum and the minimum among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at an intermediate voltage level between the maximum and the minimum that can be set.
- (105) Furthermore, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***z* (see FIG. **2**) longest in wiring length to the IGBTs **111***x*, **111***y*, and **111***z* allows the second switching unit **124***d* to output to the comparator **124***a* the reference voltage Vref at a minimum voltage level that can be set. In other words, among the gate driver circuits **12***x*, **12***y*, and **12***z*, in the gate driver circuit **12***z* (see FIG. **2**) connected to the wiring pattern L\_Z having the largest impedance value among the wiring patterns L\_X, L\_Y, and L\_Z connected to the IGBTs **111***x*, **111***y*, and **111***z*, the second switching unit **124***d* outputs to the comparator **124***a* the reference voltage Vref at the minimum voltage level that can be set.

- (106) Resistance values of each of the resistance elements R7, R8, R9, and R10 are set on the basis of magnitudes of the impedances Z\_X, Z\_Y, and Z\_Z of the wiring patterns L\_X, L\_Y, and L\_Z. The resistance values of each of the resistance elements R7, R8, R9, and R10 are set on the basis of, for example, design values of the impedances Z\_X, Z\_Y, and Z\_Z or measured values of the impedances Z\_X, Z\_Y, and Z\_Z.
- (107) Thus, the second switching unit **124***d* is configured to use the selection signals Ss**1**, Ss**2**, and Ss**3** generated by the selection circuit **122***a* to determine the positional relationship of the gate driver circuit **12***x* to the IGBT **111***x*. However, the semiconductor module **1** may include a determination unit and a selection circuit having the same configurations as those of the determination unit **121** and the selection circuit **122***a*, and the second switching unit **124***d* may be configured to switch the voltage level of the reference voltage Vref using the determination unit and selection signals generated by the selection circuit.
- (108) As illustrated in FIG. **3**, the comparator **124***a* provided in the protection unit **124** is composed of, for example, an operational amplifier. An inverting input terminal (–) of the comparator **124***a* is connected to one terminal of the resistance element **124***b*-**1** provided in the conversion unit **124***b* and the current detection element S of the IBGT **111***x*. A non-inverting input terminal (+) of the comparator **124***a* is connected to an output terminal of the second switching unit **124***d*. In other words, the non-inverting input terminal (+) of the comparator **124***a* is connected to the respective output terminals of the switches SW**4**, SW**5**, and SW**6**. An output terminal of the comparator **124***a* is connected to the processing unit **124***c*.
- (109) This allows the comparator **124***a* to compare the detection voltage Vs input from the conversion unit **124***b* with the reference voltage Vref input from the second switching unit **124***d* and output to the processing unit **124***c* a comparison signal Sc at high level when the detection signal Vs is lower than the reference voltage Vref. On the other hand, when the detection voltage Vs is higher than the reference voltage Vref, the comparator **124***a* outputs the comparison signal Sc at low level.
- (110) The reference voltage Vref output from the second switching unit **124***d* is lowest when reference potential is applied to the determination pad Pdx, is highest when power supply voltage VCC is applied to the determination pad Pdx, and is between the maximum and minimum voltages when the determination pad Pdx is set to an OPEN state. In other words, the closer the positional relationship of the gate driver circuit **12***x* to the IGBT **111***x*, the lower the voltage level of the reference voltage Vref, and the farther the positional relationship thereof, the higher the voltage level of the reference voltage Vref.
- (111) In the semiconductor module **1**, among the positional relationship of the gate driver circuit **12***x* to the IGBT **111***x*, the positional relationship of the gate driver circuit **12***y* to the IGBT **111***y*, the positional relationship of the gate driver circuit **12***y* to the IGBT **111***y*, the positional relationship of the gate driver circuit **12***x* is closest, the positional relationship of the gate driver circuit **12***z* is farthest. Accordingly, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***x* having the shortest distance to IGBT has the reference voltage Vref at a highest voltage level. Additionally, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***y* having the second shortest distance to IGBT has the reference voltage Vref at a second highest voltage level. Furthermore, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***z* having the longest distance to IGBT has the reference voltage Vref at a lowest voltage level.
- (112) In other words, in the semiconductor module **1**, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***x* connected to the IGBT **111***x* by the wiring pattern L\_X having the lowest impedance Z\_X has the reference voltage Vref at the highest voltage level. Additionally, among the gate driver circuits **12***x*, **12***y*, and **12***z*, the gate driver circuit **12***y* connected to the IGBT **111***y* by the wiring pattern L\_Y having the second lowest impedance Z\_Y has the reference voltage Vref at the second highest voltage level. Furthermore, among the gate driver circuits **12***x*, **12***y*, and

**12***z*, the gate driver circuit **12***z* connected to the IGBT **111***z* by the wiring pattern L\_Z having the highest impedance Z\_X has the reference voltage Vref at the lowest voltage level. (113) Thus, the semiconductor module **1** can set a threshold value for abnormality determination (i.e., the reference voltage Vref) to an optimum value according to the positional relationships of the gate driver circuits 12x, 12y, and 12z to the IGBTs 111x, 111y, and 111z. (114) When the voltage level of the comparison signal Sc input from the comparator **124***a* is low for a certain time period, the processing unit **124***c* determines that the IGBT **111***x* has an initial transient abnormality. When the IGBT **111***x* is determined to have an initial transient abnormality, the processing unit **124***c* stops supply of gate drive current to the IGBT **111***x*. For example, the processing unit **124***c* switches the transistor **123***f* provided in the drive unit **123** to an ON state so that current output from the transistors **123***c***-2** and **123***q* flows not to the gate terminal of the IGBT **111***x* but to the reference potential terminal, thereby enabling stop of operation of the IGBT **111***x*. This allows the protection unit **124** to prevent overcurrent associated with the initial transient abnormality from flowing to the IGBT **111***x* so as to protect the IGBT **111***x* from failing. (115) The gate driver circuits **12***u*, **12***v*, **12***w*, **12***y*, and **12***z* include a protection unit having the same configuration as the protection unit 124 provided in the gate driver circuit 12x. Therefore, as in the gate driver circuit **12***x*, the gate driver circuits **12***u*, **12***v*, **12***w*, **12***y*, and **12***z* can prevent overcurrent associated with an initial transient abnormality from flowing to the IGBTs **111***u*, **111***v*, **111***w*, **111***y*, and **111**z to protect the IGBTs **111**u, **111**v, **111**w, **111**y, and **111**z from failing. Thus, the semiconductor module **1** can protect the **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* individually. (116) (Operation and Effects of Gate Driver Circuits) (117) Before describing operation and effects of the semiconductor module 1 according to the present embodiment, problems of a semiconductor module as a comparative example are described. (118) In the field of semiconductor modules, gate drive current is designed to an optimal value so that loss and noise of a gate drive signal output from a gate driver circuit to an IGBT are reduced. In a semiconductor module are arranged gate driver circuits and semiconductor switching elements such as IGBTs, and external terminals of the semiconductor module and the semiconductor switching elements are connected by wiring patterns and bonding wires formed on a semiconductor substrate. Depending on the arrangement of components such as the gate driver circuits provided in the semiconductor module, influence due to respective impedances (wiring impedances) of power supply patterns, reference potential patterns (e.g., ground patterns), and the wiring patterns are different from component to component. At least two of the following influences may overlap: the influence of power supply voltage swing due to the different impedances on electrical characteristics of the semiconductor switching elements, the influence of different magnitudes of voltage drops of various signals such as a gate drive signal due to wiring impedances, and the influence of noise due to inter-wiring coupling. In this case, problems may occur in any of the U-, V-, and W-phases, such as deviation of a signal waveform of the gate drive signal from an optimally designed signal waveform and occurrence of ringing in a signal waveform of a current detection signal that is different from ringing in the optimally designed signal waveform. (119) The problems are described in detail using FIGS. **4** to **6**. FIG. **4** is a diagram schematically illustrating one example of a current waveform of a gate drive current in a semiconductor module according to a comparative example. The horizontal axis of a graph illustrated in FIG. **4** represents time, and the vertical axis thereof illustrated in FIG. 4 represents gate drive current. FIG. 5 is a diagram schematically illustrating one example of a voltage waveform of a gate drive voltage in the semiconductor module according to the comparative example. The horizontal axis of a graph illustrated in FIG. **5** represents time, and the vertical axis thereof illustrated in FIG. **5** represents gate drive voltage. FIG. **6** is a diagram schematically illustrating one example of a voltage waveform of a detection voltage in the semiconductor module according to the comparative example. The horizontal axis of a graph illustrated in FIG. **6** represents time, and the vertical axis thereof illustrated in FIG. **6** represents detection voltage.

(120) Although illustration is omitted, the semiconductor module according to the comparative example has the same configuration as that of the semiconductor module **1** according to the present embodiment except that gate driver circuits do not include the determination unit 121, the setting unit **122**, and the second switching unit **124***d*. Therefore, in the semiconductor module according to the comparative example, a plurality of gate driver circuits forming upper and lower arms cannot change their driving capability according to positional relationships thereof to IGBTs, and are set to have the same driving capability as each other regardless of the positional relationships thereof. (121) Hereinafter, for convenience of description, in the semiconductor module according to the comparative example, a gate driver circuit that corresponds to the gate driver circuit 12x in the present embodiment and that is connected to an IGBT forming a U-phase lower arm is referred to as "a gate driver circuit **12***cx*". Additionally, in the semiconductor module according to the comparative example, a gate driver circuit that corresponds to the gate driver circuit **12***y* in the present embodiment and that is connected to an IGBT forming a V-phase lower arm is referred to as "a gate driver circuit **12**cy". In addition, in the semiconductor module according to the comparative example, a gate driver circuit that corresponds to the gate driver circuit 12z in the present embodiment and that is connected to an IGBT forming a W-phase lower arm is referred to as "a gate driver circuit **12***cz*". Furthermore, the IGBT to which the gate driver circuit **12***cx* is connected is referred to as "an IGBT **111***cx*", the IGBT to which the gate driver circuit **12***cy* is connected is referred to as "an IGBT **111***cy*", and the IGBT to which the gate driver circuit **12***cz* is connected is referred to as "an IGBT **111***cz*". Still furthermore, a wiring pattern that connects the gate driver circuit **12***cx* to the IGBT **111***cx* is referred to as "a wiring pattern cL\_X", a wiring pattern that connects the gate driver circuit **12**cy to the IGBT **111**cy is referred to as "a wiring pattern cL\_Y", and a wiring pattern that connects the gate driver circuit **12***cz* to the IGBT **111***cz* is referred to as "a wiring pattern cL Z".

(122) Here, assume that the semiconductor module according to the comparative example includes the same component arrangement as that in the semiconductor module 1 according to the present embodiment illustrated in FIG. 2. Therefore, with respect to respective IGBTs as drive targets, the gate driver circuit 12cx is arranged closest, the gate driver circuit 12cy is arranged second closest, and the gate driver circuit 12cz is arranged farthest. In the semiconductor module according to the comparative example, the gate driver circuit 12cy is set to have an optimum driving capability to drive the IGBT as the drive target. In other words, in the semiconductor module according to the comparative example, respective driving capabilities of the gate driver circuits 12cx, 12cy, and 12cz are set so as to enable optimal IGBT driving via impedance of the wiring pattern cL\_Y. The wiring pattern cL\_X has an impedance value smaller than the impedance of the wiring pattern cL\_Y, and the wiring pattern cL\_Z has an impedance value larger than the impedance of the wiring pattern cL\_Y. Therefore, the driving capability of the gate driver circuit 12cx is higher than an optimal driving capability to drive the IGBT 111cx, and the driving capability of the gate driver circuit 12cz is lower than an optimal driving capability to drive the IGBT 111cz.

(123) As a result, as illustrated in FIG. **4**, when, for example, at time t**1**, input signals corresponding to the input signals InX, InY, and InZ are input to the gate driver circuits **12***cx*, **12***cy*, and **12***cz*, a gate driver current IgcY that is output to the IGBT **111***cy* by the gate driver circuit **12***cy* set to the optimal driving capability reaches a desired current value It at a desired time t**2***y*. As a result, as illustrated in FIG. **5**, a gate drive voltage VgcY of the IGBT **111***cy* reaches a voltage V**2***y* at time t**2***y*.

(124) Additionally, in this case, a gate drive current IgcX output to the IGBT **111***cx* by the gate driver circuit **12***cx* set higher than the optimal driving capability reaches the desired current value It at time t**2***x*, which is earlier than the desired time t**2***y*. As a result, as illustrated in FIG. **5**, a gate drive voltage VgcX of the IGBT **111***cx* reaches a voltage V2*x* at time t**2***x*. Furthermore, in this case, a gate drive current IgcZ output to the IGBT **111***cz* by the gate driver circuit **12***cz* set lower than the optimal driving capability reaches the desired current value It at time t**2***z*, which is later than the

desired time t2*y*. As a result, as illustrated in FIG. 5, a gate drive voltage VgcZ of the IGBT 111*cz* reaches a voltage V2*z* at time t2*z*. Still furthermore, at time t3 after a predetermined time from time t2*z*, the gate drive voltages VgcX, VgcY, and VgcZ have substantially the same voltage value. (125) Thus, the gate drive voltage VgcX output to the IGBT 111*cx* by the gate driver circuit 12*cx* set higher than the optimal driving capability reaches the higher voltage at the earlier time compared with the gate drive voltage VgcY output to the IGBT 111*cy* by the gate driver circuit 12*cy* set to the optimal driving capability. On the other hand, the gate drive voltage VgcZ output to the IGBT 111*cz* by the gate driver circuit 12*cz* set lower than the optimal driving capability reaches the lower voltage at the later time compared with the gate drive voltage VgcY output to the IGBT 111*cy* by the gate driver circuit 12*cy* set to the optimal driving capability.

- (126) When, as in the gate drive voltage VgcX, voltage rises earlier than the optimal timing and the maximum value thereof is higher than the optimal voltage, noise occurring during a turn-on of the IGBT **111***cx* increases. Additionally, when, as in the gate drive voltage VgcZ, voltage rises later than the optimal timing, switching losses of the IGBT **111***cz* increase. Therefore, the semiconductor module according to the comparative example has problems with the occurrence of noise exceeding an allowable range and increased switching losses.
- (127) When the IGBTs **111***cx*, **111***cy*, and **111***cz* are turned on by the gate drive voltages VgcX, VgcY, and VgcZ illustrated in FIG. **5**, a detection current flows from a current detection element provided in each of the IGBTs **111***cx*, **111***cy*, and **111***cz*. The detection currents flowing from the current detection elements are proportional to collector-emitter currents of the IGBTs **111***cx*, **111***cy*, and **111***cz* rise in response to rising of the gate drive voltages VgcX, VgcY, and VgcZ of the IGBTs **111***cx*, **111***cy*, and **111***cz*. On the other hand, detection voltages obtained by converting detection currents to voltages using resistance elements are proportional to the detection currents. Therefore, the detection voltages rise in response to rising of the gate drive voltages VgcX, VgcY, and VgcZ.
- (128) As illustrated in FIG. **6**, in the semiconductor module according to the comparative example, respective reference voltages Vrefc set in protection units provided in the gate driver circuits **12**cx, **12**cy, and **12**cz are set to the same voltage value. In the semiconductor module according to the comparative example, the reference voltage Vrefc is set on the basis of the detection current in the gate driver circuit **12**cy set to the optimal driving capability. Therefore, when the IGBT **111**cy is normally operating, a detection voltage VdecY does not become higher than the reference voltage Vrefc until time ta**2**, which is a predetermined timing, after it begins to rise.
- (129) On the other hand, a detection voltage VdecX in the IGBT **111**cx rises earlier than the detection voltage VdecY in response to rising of the gate drive voltage VgcX earlier than the gate drive voltage VgcY. Therefore, even when the IGBT **111**cx is normally operating, the detection voltage VdecX does not become higher than the reference voltage Vrefc until time ta earlier than time ta, as illustrated in FIG. **6**. This results in causing the protection unit provided in the gate driver circuit **12**cx to determine that the initial transient characteristics of the IGBT **111**cx are not normal and there is something abnormal occurring in the IGBT **111**cx.
- (130) Additionally, a detection voltage VdecZ in the IGBT **111***cz* rises later than the detection voltage VdecY in response to rising of the gate drive voltage VgcZ later than the gate drive voltage VgcY. Furthermore, since a maximum value of the gate drive voltage VgcZ during the rising thereof is lower than that of the gate drive voltage VgcY (see FIG. **5**), a maximum value of the detection voltage VdecZ is lower than a maximum value of the detection voltage VdecY, as illustrated in FIG. **6**, and is, for example, a voltage equal to or lower than the reference voltage Vrefc. Therefore, even when the IGBT **111***cz* is abnormally operating, the detection voltage VdecZ is not higher than the reference voltage Vrefc. This results in causing the protection unit provided in the gate driver circuit **12***cz* to determine that the initial transient characteristics of the IGBT **111***cz* are normal and there is nothing abnormal occurring in the IGBt **111***cz*.
- (131) Thus, the semiconductor module according to the comparative example has a problem where

the initial transient characteristics of at least one of the IGBTs **111***cx*, **111***cy*, and **111***cz* (in the present example, the two IGBTs **111***cx* and **111***cz*) cannot be accurately determined. Although a detailed description is omitted, the semiconductor module according to the comparative example cannot accurately determine the initial transient characteristics of at least any one of the IGBTs forming upper arms of each of the U-, V-, and W-phases.

- (132) Next, operation and effects of the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* included in the semiconductor module **1** according to the present embodiment are described with reference to FIGS. **1** to **3** and using FIGS. **7** to **9**. The gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* included in the semiconductor module **1** have the same configuration as each other and operate in the same manner. Therefore, operation of the gate driver circuits **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, and **12***z* is described hereinafter using the gate driver circuits **12***x*, **12***y*, and **12***z* as an example. Additionally, in the description of operation and effects of the gate driver circuits **12***x*, **12***y*, and **12***z*, components of each of the gate driver circuits **12***x*, **12***y*, and **12***z* are described using the same reference signs as those of the components of the gate driver circuit **12***x* illustrated in FIG. **3**. In addition, while the IGBTs **111***x*, **111***y*, and **111***z* driven by the gate driver circuits **12***x*, **12***y*, and **12***z* are turned on and turned off at different times from each other, the following description assumes that they are turned on simultaneously, for ease of understanding.
- (133) FIG. 7 is a diagram schematically illustrating one example of a current waveform of a gate drive current in the semiconductor module 1. The horizontal axis of a graph illustrated in FIG. 7 represents time, and the vertical axis thereof illustrated in FIG. 7 represents gate drive current. FIG. 8 is a diagram schematically illustrating one example of a voltage waveform of a gate drive voltage in the semiconductor module 1. The horizontal axis of a graph illustrated in FIG. 8 represents time, and the vertical axis thereof illustrated in FIG. 8 represents gate drive voltage. FIG. 9 is a diagram schematically illustrating one example of a voltage waveform of a detection voltage in the semiconductor module 1. The horizontal axis of a graph illustrated in FIG. 9 represents time, and the vertical axis thereof illustrated in FIG. 9 represents detection voltage.
- (134) In the semiconductor module **1**, for example, the gate driver circuit **12***y* is set to have an optimal driving capability. In other words, in the semiconductor module **1**, the driving capability of the gate driver circuit **12***cy* is set so that the IGBT **111***y* can be optimally driven via the impedance Z\_Y of the wiring pattern L\_Y when the determination pad Pdy (see FIG. **2**) is set to an OPEN state.
- (135) Additionally, in the semiconductor module **1**, the determination pad Pdx of the gate driver circuit **12***x* connected to the wiring pattern L\_X having the impedance Z\_X lower than the impedance Z\_Y of the wiring pattern L\_Y is connected to the power supply terminal from which power supply voltage VCC is output. Furthermore, in the semiconductor module **1**, the determination pad Pdz of the gate driver circuit **12***z* connected to the wiring pattern L\_Z having the impedance Z\_Z higher than the impedance Z\_Y of the wiring pattern L\_Y is connected to the reference potential terminal (e.g., a ground terminal).
- (136) States of connection to the determination pads Pdx, Pdy, and Pdz are set by a user of the semiconductor module 1 on the basis of, for example, a description of specifications before the user of the semiconductor module 1 operates the semiconductor module 1. The determination pads Pdx, Pdy, and Pdz are electrically connected to external terminals of the semiconductor module 1 by bonding wires or the like. The determination pad Pdx and the power supply terminal are connected using a wiring pattern formed on, for example, a printed circuit board mounted with the semiconductor module 1 thereon, an external resistance element, or the like. Similarly, the determination pad Pdz and the reference potential terminal are connected using a wiring pattern formed on the printed circuit board, an external resistance element, or the like.
- (137) Thus, in the semiconductor module **1**, the driving capabilities of the gate driver circuits **12***x*, **12***y*, and **12***z* are set according to the positional relationships thereof to the IGBTs **111***x*, **111***y*, and **111***z* before starting operation. Then, when power is applied to the semiconductor module land the

gate driver circuits 12x, 12y, and 12z are put into operation, the first comparison signal Sc1 at high voltage level and the second comparison signal Sc2 at high voltage level are input to the selection circuit 122a provided in the gate driver circuit 12x. Therefore, the selection circuit 122a provided in the gate driver circuit 12x outputs the selection signals Ss1 and Ss2 at low voltage level and the selection signal Ss3 at high voltage level to the first switching unit 122b and the second switching unit 124d provided in the gate driver circuit 12x.

- (138) The switches SW2 and SW3 of the switch circuit **122***b*-**2** provided in the first switching unit **122***b* of the gate driver circuit **12***x* go into an open state, and the switch SW1 thereof goes into a closed state. This causes the first switching unit **122***b* provided in the gate driver circuit **12***x* to output the switching signal Sch at a maximum voltage level that can be set to the amplifier **123***a* provided in the drive unit **123** of the gate driver circuit **12***x*. Therefore, the transistor **123***c*-**1** of the current mirror circuit **123***c* provided in the drive unit **123** of the gate driver circuit **12***x* outputs a minimum current that can be set. As a result, the transistors **123***c*-**2** and **123***g* provided in the drive unit **123** of the gate driver circuit **12***x* output the minimum current that can be set as a gate drive current IgX to the gate terminal of the IGBT **111***x*. As illustrated in FIG. **7**, the gate drive current IgX beginning to flow to the gate terminal of the IGBT **111***x* at time t**1** reaches a current value Itx at time t**2**.
- (139) In addition, the switches SW5 and SW6 of the switch circuit **124***d*-**2** provided in the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***x* go into an open state, and the switch SW4 thereof goes into a closed state. This causes the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***x* to output the reference voltage Vref at a maximum voltage level that can be set to the comparator **124***a* provided in the protection unit **124** of the gate driver circuit **12***x*.
- (140) Additionally, when power is applied to the semiconductor module **1** and the gate driver circuits **12***x*, **12***y*, and **12***z* are put into operation, the first comparison signal Sc**1** at high voltage level and the second comparison signal Sc**2** at low voltage level are input to the selection circuit **122***a* provided in the gate driver circuit **12***y*. Therefore, the selection circuit **122***a* provided in the gate driver circuit **12***y* outputs the selection signal Ss**1** at low voltage level and the selection signals Ss**2** and Ss**3** at high voltage level to the first switching unit **122***b* and the second switching unit **124***d* provided in the gate driver circuit **12***y*.
- (141) The switches SW1 and SW3 of the switch circuit 122b-2 provided in the first switching unit 122b of the gate driver circuit 12y go into an open state, and the switch SW2 thereof goes into a closed state. This causes the first switching unit 122b provided in the gate driver circuit 12y to output the switching signal Sch at a voltage level between a maximum and a minimum that can be set to the amplifier 123a provided in the drive unit 123 of the gate driver circuit 12y. Therefore, the transistor 123c-1 of the current mirror circuit 123c provided in the drive unit 123 of the gate driver circuit 12y outputs a current between a maximum and a minimum that can be set. As a result, the transistors 123c-2 and 123g provided in the drive unit 123 of the gate driver circuit 12y output the current between the maximum and the minimum that can be set as a gate drive current IgY to a gate terminal of the IGBT 111y. As illustrated in FIG. 7, the gate drive current IgY beginning to flow to the gate terminal of the IGBT 111y at time t1 reaches a current value Ity greater than the current value Itx at time t2.
- (142) In addition, the switches SW4 and SW6 of the switch circuit **124***d*-**2** provided in the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***y* go into an open state, and the switch SW5 thereof goes into a closed state. This causes the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***y* to output the reference voltage Vref at a voltage level between a maximum and a minimum that can be set (i.e., a voltage level lower than the reference voltage Vref in the gate driver circuit **12***x*) to the comparator **124***a* provided in the protection unit **124** of the gate driver circuit **12***y*.
- (143) Additionally, when power is applied to the semiconductor module 1 and the gate driver

- circuits **12***x*, **12***y*, and **12***z* are put into operation, the first comparison signal Sc**1** at high voltage level and the second comparison signal Sc**2** at high voltage level are input to the selection circuit **12***a* provided in the gate driver circuit **12***z*. Therefore, the selection circuit **12***a* provided in the gate driver circuit **12***z* outputs the selection signals Ss**1** and Ss**2** at low voltage level and the selection signal Ss**3** at high voltage level to the first switching unit **12***b* and the second switching unit **12***d* provided in the gate driver circuit **12***z*.
- (144) The switches SW1 and SW2 of the switch circuit 122b-2 provided in the first switching unit 122b of the gate driver circuit 12z go into an open state, and the switch SW3 thereof goes into a closed state. This causes the first switching unit 122b provided in the gate driver circuit 12z to output the switching signal Sch at a maximum voltage level that can be set to the amplifier 123a provided in the drive unit 123 of the gate driver circuit 12z. Therefore, the transistor 123c-1 of the current mirror circuit 123c provided in the drive unit 123 of the gate driver circuit 12z outputs a maximum current that can be set. As a result, the transistors 123c-2 and 123g provided in the drive unit 123 of the gate driver circuit 12z output the maximum current that can be set as a gate driver current IgZ to a gate terminal of the IGBT 111z. As illustrated in FIG. 7, the gate drive current IgZ beginning to flow to the gate terminal of the IGBT 111z at time t1 reaches a current value Itz greater than the current values Itx and Ity at time t2.
- (145) In addition, the switches SW4 and SW5 of the switch circuit **124***d*-**2** provided in the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***z* go into an open state, and the switch SW6 thereof goes into a closed state. This causes the second switching unit **124***d* provided in the protection unit **124** of the gate driver circuit **12***z* to output the reference voltage Vref at a minimum voltage level that can be set (i.e., a voltage level lower than the reference voltage Vref in the gate driver circuit **12***y*) to the comparator **124***a* provided in the protection unit **124** of the gate driver circuit **12***z*.
- (146) As illustrated in FIG. **7**, the gate drive current IgX output by the gate driver circuit **12***x*, the gate drive current IgY output by the gate driver circuit **12***y*, and the gate drive current IgZ output by the gate driver circuit **12***z* differ in the current value reached at time t**2**. The current value Itx of the gate drive current IgX is smallest, the current value Ity of the gate drive current IgY is second smallest, and the current value Itz of the gate drive current IgZ is greatest.
- (147) However, among the impedances Z\_X, Z\_Y, and Z\_Z of the wiring patterns L\_X, L\_Y, and L\_Z, the impedance Z\_X of the wiring pattern L\_X through which the gate drive current IgX flows is lowest, the impedance Z\_Y of the wiring pattern L\_Y through which the gate drive current IgY flows is second lowest, and the impedance Z\_Z of the wiring pattern L\_Z through which the gate drive current IgZ flows is highest. Thus, among the wiring patterns L\_X, L\_Y, and L\_Z, the wiring pattern L\_X has a smallest voltage drop, the wiring pattern L\_Y has a second smallest voltage drop, and the wiring pattern L\_Z has a largest voltage drop. Therefore, the gate drive current IgX flowing to the gate terminal of the IGBT **111***x*, the gate drive current IgY flowing to the gate terminal of the IGBT **111***y*, and the gate drive current IgZ flowing to the gate terminal of the IGBT **111***z* have substantially the same current amount.
- (148) As a result, a gate drive voltage VgX of the IGBT **111***x*, a gate drive voltage VgY of the IGBT **111***y*, and a gate drive voltage VgZ of the IGBT **111***z* have substantially the same voltage waveform, and have substantially the same voltage value at time t**2**, as illustrated in FIG. **8**. Therefore, in the semiconductor module **1**, all the gate driver circuits **12***x*, **12***y*, and **12***z* can optimally drive the IGBTs **111***x*, **111***y*, and **111***z*. This enables the semiconductor module **1** to reduce noise occurring during switching operation of the IGBTs **111***x*, **111***y*, and **111***z* (i.e., during turn-on and turn-off) compared with the semiconductor module **1** can reduce switching losses during switching operation of the IGBTs **111***x*, **111***y*, and **111***z* (i.e., during turn-on and turn-off) compared with the semiconductor module according to the comparative example.
- (149) As illustrated in FIG. 9, a reference voltage Vrefx set by the protection unit 124 provided in

the gate driver circuit **12***x*, a reference voltage Vrefy set by the protection unit **124** provided in the gate driver circuit **12***y*, and a reference voltage Vrefz set by the protection unit **124** provided in the gate driver circuit **12***z* have different voltage levels from each other. The voltage level of the reference voltage Vrefx is higher than the voltage level of each of the reference voltages Vrefy and Vrefz, the voltage level of the reference voltage Vrefy is higher than the voltage level of the reference voltage Vrefz, and the voltage level of the reference voltage Vrefz is lowest. Therefore, the semiconductor module **1** can determine the initial transient characteristics of the IGBTs **111***x*, **111***y*, and **111***z* using the dedicated reference voltages Vrefx, Vrefy, and Vrefz. This enables the semiconductor module **1** to improve the accuracy of determination of the initial transient characteristics of the IGBTs **111***x*, **111***y*, and **111***z* compared with the semiconductor module according to the comparative example.

(150) Although a detailed description is omitted, the semiconductor module **1** can also reduce noise and switching losses even in the IGBTs **111***u*, **111***v*, and **111***w* (see FIG. **1**). Additionally, the semiconductor module **1** can reduce noise and switching losses during turn-on and turn-off of the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z*. Furthermore, the semiconductor module **1** can also improve the accuracy of determination of the initial transient characteristics even in the IGBTs **111***u*, **111***v*, and **111***w* (see FIG. **1**).

(151) As described above, the semiconductor module **1** according to the present embodiment includes the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* configured to supply power to a load and the gate driver circuits 12u, 12v, 12w, 12x, 12y, and 12z in which drive targets are set in a oneto-one relationship to the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111***z* and in which a driving capability of the gate driver circuit **12***u* to drive the IGBT **111***u* is set according to a positional relationship thereof to the IGBT **111***u* as the drive target, a driving capability of the gate driver circuit **12***v* to drive the IGBT **111***v* is set according to a positional relationship thereof to the IGBT **111***v* as the drive target, a driving capability of the gate driver circuit **12***w* to drive the IGBT **111***w* is set according to a positional relationship thereof to the IGBT **111**w as the drive target, a driving capability of the gate driver circuit **12***x* to drive the IGBT **111***x* is set according to a positional relationship thereof to the IGBT **111***x* as the drive target, a driving capability of the gate driver circuit **12***y* to drive the IGBT **111***y* is set according to a positional relationship thereof to the IGBT **111***y* as the drive target, and a driving capability of the gate driver circuit **12***z* to drive the IGBT **111***z* is set according to a positional relationship thereof to the IGBT **111***z* as the drive target. (152) With the above configuration, the semiconductor module **1** can reduce variation in drive characteristics (e.g., timing for turning on and off) of each of the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111**y, and **111**z. As a result, the semiconductor module **1** can reduce switching losses during switching operation (i.e., during turn-on and turn-off) of the IGBTs **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, and **111**z.

(153) The technological scope of the present disclosure is not limited to the illustrated and described exemplary embodiments, and includes all embodiments that provide advantageous effects equivalent to those intended by the present disclosure. Additionally, the technological scope of the present disclosure is not limited to combinations of features of the present disclosure defined by the claims, and may be defined by any desired combination of specific features out of all disclosed respective features.

### REFERENCE SIGNS LIST

(154) **1**: Semiconductor module **3**: Controller **4**: AC power supply unit **5**: Smoothing capacitor **6**: Motor **10**: Semiconductor substrate **11***u*, **11***v*, **11***w*, **11***x*, **11***y*, **11***z*: Semiconductor element **12***cx*, **12***cy*, **12***cz*, **12***u*, **12***v*, **12***w*, **12***x*, **12***y*, **12***z*: Gate driver circuit **111***cx*, **111***cy*, **111***cz*, **111***u*, **111***v*, **111***w*, **111***x*, **111***y*, **111***z*: IGBT **112***u*, **112***v*, **112***w*, **112***x*, **112***y*, **112***z*: Reflux diode **121**: Determination unit **121***a*-**1**: First comparator **121***a*-**2**: First comparison voltage generation unit **121***a*-**3**: Second comparator **121***a*-**4**: Second comparison voltage generation unit **122***a*: Selection circuit **122***b*: First switching unit **122***b*-**1**, **124***d*-**1**: Ladder resistance circuit

**122***b***-2**, **124***d***-2**: Switch circuit **123**: Drive unit **123***a*: Amplifier **123***b*, **123***c***-1**, **123***c***-2**, **123***e*, **123***f*, **123***g*: Transistor **123***c*: Current mirror circuit **123***d*, **124***b***-1**, R**1**, R**2**, R**3**, R**4**, R**5**, R**6**, R**7**, R**8**, R**9**, R10: Resistance element 124: Protection unit 124a: Comparator 124b: Conversion unit 124c: Processing unit **124***d*: Second switching unit cL\_X, cL\_Y, cL\_Z, L\_IU, L\_IV, L\_IW, L\_IX, L\_IY, L\_IZ, L\_N, L\_OU, L\_OV, L\_OW, L\_P, L\_U, L\_V, L\_W, L\_X, L\_Y, L\_Z: Wiring pattern IgcX, IgcY, IgcZ, IgX, IgY, IgZ: Gate drive current InU, InV, InW, InX, InY, InZ: Input signal Is: Detection current Ln: Negative-side line Lp: Positive-side line P\_N: Negative power supply input pad P\_P: Positive power supply input pad P\_U: U-phase output pad P\_V: V-phase output pad P\_W: W-phase output pad Pdu, Pdv, Pdw, Pdx, Pdy, Pdz: Determination pad Pgnd: Reference potential pad PinU, PinV, PinW, PinX, PinY, PinZ: Signal input pad Pvcc: Power supply pad S: Current detection element Sc: Comparison signal Sc1: First comparison signal Sc2: Second comparison signal Sch: Switching signal SgU, SgV, SgW, SgX, SgY, SgZ: Gate drive signal So: Output signal Ss1, Ss2, Ss3: Selection signal SW1, SW2, SW3, SW4, SW5, SW6: Switch TinU, TinV, TinW, TinX, TinY, TinZ: Signal input terminal Tn: Negative power supply input terminal Tp: Positive power supply input terminal TU: U-phase output terminal TV: V-phase output terminal TW: Wphase output terminal Vc1: First comparison voltage Vc2: Second comparison voltage VCC: Power supply voltage Vde: Determination voltage VdecX, VdecY, VdecZ: Detection voltage VgcX, VgcY, VgcZ, VgX, VgY, VgZ: Gate drive voltage Vref, Vrefc, Vrefx, Vref v, Vrefz: Reference voltage Vs: Detection voltage Z\_NX, Z\_NY, Z\_NZ, Z\_PU, Z\_PV, Z\_PW, Z\_U, Z\_V, Z\_W, Z\_X, Z\_Y, Z\_Z: **Impedance** 

# **Claims**

- 1. A semiconductor module comprising: a plurality of semiconductor switching elements configured to supply power to a load; and a plurality of driver circuits in which drive targets are set in a one-to-one relationship to the plurality of semiconductor switching elements and in which according to a positional relationship to each of target switching elements that are the semiconductor switching elements as the drive targets, a driving capability to drive the each target switching element is set, wherein each of the plurality of driver circuits includes a protection unit configured to protect the each target switching element of the driver circuit, wherein the protection unit of the each of the plurality of driver circuits is configured to protect the each target switching element of the driver circuit on a basis of a threshold value set according to the positional relationship of the driver circuit including the protection unit itself.
- 2. The semiconductor module according to claim 1, wherein each of the plurality of driver circuits includes a determination unit configured to determine the positional relationship to the each target switching element.
- 3. The semiconductor module according to claim 2, wherein each of the plurality of driver circuits includes a setting unit configured to set the driving capability on a basis of a determination result of the determination unit.
- 4. The semiconductor module according to claim 3, wherein each of the plurality of driver circuits includes a drive unit configured to drive the each target switching element with the driving capability set by the setting unit.
- 5. The semiconductor module according to claim 4, wherein the determination unit includes a pad with a voltage level changed according to the positional relationship and a discrimination unit configured to discriminate the voltage level of the pad.
- 6. The semiconductor module according to claim 5, wherein the setting unit includes a selector configured to generate a selection signal for selecting a driving capability of the drive unit on a basis of a discrimination result of the discrimination unit and a first switching unit configured to switch the driving capability of the drive unit on a basis of the selection signal.
- 7. The semiconductor module according to claim 6, wherein each of the plurality of semiconductor

switching elements includes a current detection element for detecting current flowing through the each semiconductor switching element itself, and the protection unit includes a conversion unit configured to convert a detection current detected by the current detection element to a detection voltage, a second switching unit configured to switch a reference voltage as the threshold value according to the positional relationship of the driver circuit including the second switching unit itself, a comparator configured to compare the detection voltage with the reference voltage, and a processing unit configured to determine whether or not to protect the each target switching element on a basis of a comparison result of the comparator and configured to execute protection processing when protection of the each target switching element is determined.

8. The semiconductor module according to claim 7, wherein the second switching unit uses the selection signal to determine the positional relationship.