# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12395167

B2

August 19, 2025

Kikuchi; Takeshi et al.

# Signal transmission device, electronic device and vehicle

#### Abstract

A signal transmission device that transmits a driving signal for a power transistor from a primary circuit system to a secondary circuit system while isolating between the primary and secondary circuit systems includes: a first fault detection circuit configured to detect a fault in the primary circuit system; a second fault detection circuit configured to detect a fault in the secondary circuit system; a first signal transmission path configured to transmit the result of detection by the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems; and a self-test circuit configured to perform a self-test on each of the first fault detection circuit, the second fault detection circuit, and the first signal transmission path.

Inventors: Kikuchi; Takeshi (Kyoto, JP), Nishinouchi; Masato (Kyoto, JP), Sasabe; Akio

(Kyoto, JP), Yanagishima; Daiki (Kyoto, JP)

**Applicant: Rohm Co., Ltd.** (Kyoto, JP)

Family ID: 1000008766907

Assignee: Rohm Co., Ltd. (Kyoto, JP)

Appl. No.: 18/673151

Filed: May 23, 2024

## **Prior Publication Data**

**Document Identifier**US 20240322816 A1
Publication Date
Sep. 26, 2024

### **Foreign Application Priority Data**

JP 2020-163734 Sep. 29, 2020

### **Related U.S. Application Data**

continuation parent-doc US 18024086 PENDING WO PCT/JP2021/034072 20210916 child-doc US 18673151

### **Publication Classification**

**Int. Cl.: H02P29/024** (20160101); **H03K17/18** (20060101)

U.S. Cl.:

CPC **H03K17/18** (20130101); **H02P29/0241** (20160201);

### **Field of Classification Search**

**CPC:** H02P (29/024); H02P (29/0241); H03K (17/18)

**USPC:** 307/9.1; 307/10.1; 307/104; 307/130

# **References Cited**

### **U.S. PATENT DOCUMENTS**

| U.S. FATENT DOCUMENTS |                    |                    |           |                  |  |
|-----------------------|--------------------|--------------------|-----------|------------------|--|
| Patent No.            | <b>Issued Date</b> | Patentee Name      | U.S. Cl.  | CPC              |  |
| 5900683               | 12/1998            | Rinehart           | 307/129   | H03K 17/567      |  |
| 8054654               | 12/2010            | Kato               | 363/21.04 | H03K 17/567      |  |
| 9502954               | 12/2015            | Morokuma et al.    | N/A       | N/A              |  |
| 9673809               | 12/2016            | Kandah et al.      | N/A       | N/A              |  |
| 10784857              | 12/2019            | Li et al.          | N/A       | N/A              |  |
| 11581840              | 12/2022            | Kirby              | N/A       | H02H 7/0822      |  |
| 12034437              | 12/2023            | Kikuchi et al.     | N/A       | N/A              |  |
| 2012/0212251          | 12/2011            | Yanagishima et al. | N/A       | N/A              |  |
| 2015/0137843          | 12/2014            | Yanagishima et al. | N/A       | N/A              |  |
| 2016/0020686          | 12/2015            | Morokuma et al.    | N/A       | N/A              |  |
| 2017/0194959          | 12/2016            | Yanagishima et al. | N/A       | N/A              |  |
| 2019/0334522          | 12/2018            | Yanagishima et al. | N/A       | N/A              |  |
| 2020/0096574          | 12/2019            | Li                 | N/A       | H03K 17/081      |  |
| 2020/0313671          | 12/2019            | Yanagishima et al. | N/A       | N/A              |  |
| 2020/0350905          | 12/2019            | Bang               | N/A       | H03K<br>17/08122 |  |
| 2021/0351772          | 12/2020            | Yanagishima et al. | N/A       | N/A              |  |
| 2023/0253963          | 12/2022            | Yanagishima et al. | N/A       | N/A              |  |
| 2023/0327662          | 12/2022            | Kikuchi et al.     | N/A       | N/A              |  |

#### FOREIGN PATENT DOCUMENTS

| Patent No.     | Application Date | Country | CPC |
|----------------|------------------|---------|-----|
| 2018-011108    | 12/2017          | JP      | N/A |
| WO 2011/055611 | 12/2010          | WO      | N/A |
| WO 2014/147882 | 12/2013          | WO      | N/A |

#### OTHER PUBLICATIONS

International Search Report in International Appln. No. PCT/JP2021/034072, mailed on Oct. 12, 2021, 4 pages (with machine translation). cited by applicant

JP OA—Japanese Patent Office, Office Action in Japanese Appln. No. 2022-553811, dated Apr. 15, 2025, 12 pages (with English translation). cited by applicant

*Primary Examiner:* Hernandez; William

*Attorney, Agent or Firm:* Fish & Richardson P.C.

### **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATIONS (1) This application is a continuation of U.S. patent application Ser. No. 18/024,086 filed Mar. 1, 2023, which claims the benefit of International Application No. PCT/JP2021/034072, filed on Sep. 16, 2021, which claims the benefit of priority from Japanese Patent Application No. 2020-163734, filed Sep. 29, 2020, the entire contents of which are incorporated herein by reference.

#### TECHNICAL FIELD

(1) The invention disclosed herein relates to signal transmission devices, and to electronic devices and vehicles that incorporate signal transmission devices.

#### BACKGROUND ART

- (2) Conventionally, signal transmission devices that transmit a signal between a primary circuit system and a secondary circuit system while electrically isolating between the primary and secondary circuit systems are used in various applications (such as power supply devices and motor driving devices).
- (3) One example of the known technology mentioned above is seen in Patent Document 1 identified below by the present applicant.

#### CITATION LIST

Patent Literature

(4) Patent Document 1: JP-A-2018-011108

SUMMARY OF INVENTION

Technical Problem

(5) Inconveniently, conventional signal transmission devices leave room for improvement in their self-test function.

#### Solution to Problem

- (6) In view of the above-mentioned challenge encountered by the present inventors, an object of the invention disclosed herein is to provide a signal transmission device that can perform a self-test appropriately, and to provide an electronic device and a vehicle that employ such a signal transmission device.
- (7) For example, according to what is disclosed herein, a signal transmission device that transmits a driving signal for a power transistor from a primary circuit system to a secondary circuit system

while isolating between the primary and secondary circuit systems includes: a first fault detection circuit configured to detect a fault in the primary circuit system; a second fault detection circuit configured to detect a fault in the secondary circuit system; a first signal transmission path configured to transmit the result of detection by the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems; and a self-test circuit configured to perform a self-test on each of the first fault detection circuit, the second fault detection circuit, and the first signal transmission path. Advantageous Effects of Invention

(8) According to the invention disclosed herein, it is possible to provide a signal transmission device that can perform a self-test appropriately, and to provide an electronic device and a vehicle that employ such a signal transmission device.

### **Description**

#### BRIEF DESCRIPTION OF DRAWINGS

- (1) FIG. **1** is a diagram illustrating the basic configuration of a signal transmission device.
- (2) FIG. **2** is a diagram illustrating the basic structure of a transformer chip.
- (3) FIG. **3** a perspective view of a semiconductor device used as a two-channel transformer chip.
- (4) FIG. **4** is a plan view of the semiconductor device shown in FIG. **3**.
- (5) FIG. **5** is a plan view of a layer in the semiconductor device shown in FIG. **3** where low-potential coils are formed.
- (6) FIG. **6** is a plan view of a layer in the semiconductor device shown in FIG. **3** where high-potential coils are formed.
- (7) FIG. **7** is a cross-sectional view taken along line VIII-VIII shown in FIG. **6**.
- (8) FIG. 8 is an enlarged view (showing a separation structure) of region XIII shown in FIG. 7.
- (9) FIG. **9** is a diagram schematically showing an example of the layout of a transformer chip.
- (10) FIG. **10** is a diagram showing a signal transmission device according to an embodiment.
- (11) FIG. **11** is a diagram showing one configuration example of an electronic device that incorporates a signal transmission device.
- (12) FIG. 12 is a diagram showing one configuration example of a self-test circuit.
- (13) FIG. **13** is a diagram showing a first example (at power start-up) of self-test operation.
- (14) FIG. **14** is a diagram showing a second example (at transition from UV**2** detection to cancellation) of self-test operation.
- (15) FIG. **15** is a diagram showing timing restricting conditions with respect to relevant signals.
- (16) FIG. **16** is a diagram showing a BIST instruction transmission scheme according to a first embodiment.
- (17) FIG. **17** is a diagram showing a BIST instruction transmission scheme according to a second embodiment.
- (18) FIG. **18** is a diagram showing a first example (TL<T<TH) of BIST instruction transmission operation.
- (19) FIG. **19** is a diagram showing a second example (T<TL) of BIST instruction transmission operation.
- (20) FIG. **20** is a diagram showing a third example (T>TH) of BIST instruction transmission operation.
- (21) FIG. **21** is a diagram showing the exterior appearance of a vehicle that incorporates an electronic device.

### **DESCRIPTION OF EMBODIMENTS**

- (22) < Signal Transmission Device (Basic Configuration)>
- (23) FIG. 1 is a diagram illustrating the basic configuration of a signal transmission device. The

signal transmission device **200** of this configuration example is a semiconductor integrated circuit device (what is generally called an isolated gate driver IC) that, while isolating between a primary circuit system **200***p* (VCC**1**-GND**1** system) and a secondary circuit system **200***s* (VCC**2**-GND**2** system), transmits a pulse signal from the primary circuit system **200***p* to the secondary circuit system **200***s* to drive the gate of a switching device (unillustrated) provided in the secondary circuit system **200***s*. The signal transmission device **200** has, for example, a controller chip **210**, a driver chip **220**, and a transformer chip **230** sealed in a single package.

- (24) The controller chip **210** is a semiconductor chip that operates by being supplied with a supply voltage VCC**1** (e.g., seven volts at the maximum with respect to GND**1**). The controller chip **210** has, for example, a pulse transmission circuit **211** and buffers **212** and **213** integrated in it.
- (25) The pulse transmission circuit **211** is a pulse generator that generates transmission pulse signals **S11** and **S21** according to an input pulse signal IN. More specifically, when indicating that the input pulse signal IN is at high level, the pulse transmission circuit **211** pulse-drives (outputs a single or a plurality of pulses in) the transmission pulse signal **S11**; when indicating that the input pulse signal IN is at low level, the pulse transmission circuit **211** pulse-drives the transmission pulse signal **S21**. That is, the pulse transmission circuit **211** pulse-drives either the transmission pulse signal **S11** or **S21** according to the logic level of the input pulse signal IN.
- (26) The buffer **212** receives the transmission pulse signal **S11** from the pulse transmission circuit **211**, and pulse-drives the transformer chip **230** (more specifically, a transformer **231**).
- (27) The buffer **213** receives the transmission pulse signal **S21** from the pulse transmission circuit **211**, and pulse-drives the transformer chip **230** (more specifically, a transformer **232**).
- (28) The driver chip **220** is a semiconductor chip that operates by being supplied with a supply voltage VCC**2** (e.g., 30 volts at the maximum with respect to GND**2**). The driver chip **220** has, for example, buffers **221** and **222**, a pulse reception circuit **223**, and a driver **224** integrated in it.
- (29) The buffer **221** performs waveform shaping on a reception pulse signal S**12** induced in the transformer chip **230** (specifically, the transformer **231**), and outputs the result to the pulse reception circuit **223**.
- (30) The buffer **222** performs waveform shaping on a reception pulse signal S**22** induced in the transformer chip **230** (specifically, the transformer **232**), and outputs the result to the pulse reception circuit **223**.
- (31) According to the reception pulse signals S12 and S22 fed to it via the buffers 221 and 222, the pulse reception circuit 223 drivers the driver 224 to generate an output pulse signal OUT. More specifically, the pulse reception circuit 223 drives the driver 224 to raise the output pulse signal OUT to high level in response to the reception pulse signal S12 being pulse-driven and to drop the output pulse signal OUT to low level in response to the reception pulse signal S22 being pulse-driven. That is, the pulse reception circuit 223 switches the logic level of the output pulse signal OUT according to the logic level of the input pulse signal IN. As the pulse reception circuit 223, for example, an RS flip-flop can be suitably used.
- (32) The driver **224** generates the output pulse signal OUT under the driving and control of the pulse reception circuit **223**.
- (33) The transformer chip **230**, while isolating between the controller chip **210** and the driver chip **220** on a direct-current basis using the transformers **231** and **232**, outputs the transmission pulse signals **S11** and **S21** fed to the transformer chip **230** from the pulse transmission circuit **211** to, as the reception pulse signals **S12** and **S22**, the pulse reception circuit **223**. In the present description, "isolating on a direct-current basis" means leaving two elements to be isolated from each other unconnected by a conductor.
- (34) More specifically, the transformer **231** outputs, according to the transmission pulse signal **S11** fed to the primary coil **231***p*, the reception pulse signal **S12** from the secondary coil **231***s*. Likewise, the transformer **232** outputs, according to the transmission pulse signal **S21** fed to the primary coil **232***p*, the reception pulse signal **S22** from the secondary coil **232***s*.

- (35) In this way, owing to the characteristics of spiral coils used in isolated communication, the input pulse signal IN is split into two transmission pulse signals S11 and S21 (corresponding to a rise signal and a fall signal) to be transmitted via the two transformers 231 and 232 from the primary circuit system 200p to the secondary circuit system 200s.
- (36) Note that the signal transmission device **200** of this configuration example has, separately from the controller chip **210** and the driver chip **220**, the transformer chip **230** that incorporates the transformers **231** and **232** alone, and those three chips are sealed in a single package.
- (37) With this configuration, the controller chip **210** and the driver chip **220** can each be formed by a common low- to middle-withstand-voltage process (with a withstand voltage of several volts to several tens of volts). This eliminates the need for a dedicated high-withstand-voltage process (with a withstand voltage of several kilovolts), and helps reduce manufacturing costs.
- (38) The signal transmission device **200** can be employed suitably, for example, in a power supply device or motor driving device in a vehicle-mounted device incorporated in a vehicle. Such a vehicle can be an engine vehicle or an electric vehicle (an xEV such as a BEV [battery electric vehicle], HEV [hybrid electric vehicle], PHEV/PHV [plug-in hybrid electric vehicle/plug-in hybrid vehicle], or FCEV/FCV [fuel cell electric vehicle/fuel cell vehicle]).
- (39) <Transformer Chip (Basic Structure)>
- (40) Next, the basic structure of the transformer chip **230** will be described. FIG. **2** is a diagram showing the basic structure of the transformer chip **230**. In the transformer chip **230** shown there, the transformer **231** includes a primary coil **231***p* and a secondary coil **231***s* that face each other in the up-down direction; the transformer **232** includes a primary coil **232***p* and a secondary coil **232***s* that face each other in the up-down direction.
- (41) The primary coils **231***p* and **232***p* are both formed in a first wiring layer (lower layer) **230***a* in the transformer chip **230**. The secondary coils **231***s* and **231***s* are both formed in a second wiring layer (the upper layer in the diagram) **230***b* in the transformer chip **230**. The secondary coil **231***s* is disposed right above the primary coil **231***p* and faces the primary coil **231***p*; the secondary coil **232***s* is disposed right above the primary coil **232***p* and faces the primary coil **232***p*.
- (42) The primary coil **231***p* is laid in a spiral shape so as to encircle an internal terminal X**21** clockwise, starting at the first terminal of the primary coil **231***p*, which is connected to the internal terminal X**21**. The second terminal of the primary coil **231***p*, which corresponds to its end point, is connected to an internal terminal X**22**. Likewise, the primary coil **232***p* is laid in a spiral shape so as to encircle an internal terminal X**23** anticlockwise, starting at the first terminal of the primary coil **232***p*, which is connected to the internal terminal X**23**. The second terminal of the primary coil **232***p*, which corresponds to its end point, is connected to the internal terminal X**22**. The internal terminals X**21**, X**22**, and X**23** are arrayed on a straight line in the illustrated order.
- (43) The internal terminal X21 is connected, via a wiring Y21 and a via Z21 both conductive, to an external terminal T21 in the second layer 230*b*. The internal terminal X22 is connected, via a wiring Y22 and a via Z22 both conductive, to an external terminal T22 in the second layer 230*b*. The internal terminal X23 is connected, via a wiring Y23 and a via Z23 both conductive, to an external terminal T23 in the second layer 230*b*. The external terminals T21 to T23 are disposed in a straight row and are used for wire-bonding with the controller chip 210.
- (44) The secondary coil **231**s is laid in a spiral shape so as to encircle an external terminal T**24** anticlockwise, starting at the first terminal of the secondary coil **231**s, which is connected to the external terminal T**24**. The second terminal of the secondary coil **231**s, which corresponds to its end point, is connected to an external terminal T**25**. Likewise, the secondary coil **232**s is laid in a spiral shape so as to encircle an external terminal T**26** clockwise, starting at the first terminal of the secondary coil **232**s, which is connected to the external terminal T**26**. The second terminal of the secondary coil **232**s, which corresponds to its end point, is connected to the external terminal T**25**. The external terminals T**24**, T**25**, and T**26** are disposed in a straight row in the illustrated order and are used for wire-bonding with the driver chip **220**.

- (45) The secondary coils **231**s and **232**s are AC-connected to the primary coils **231**p and **232**p, respectively, by magnetic coupling, and are DC-isolated from the primary coils **231**p and **232**p. That is, the driver chip **220** is AC-connected to the controller chip **210** via the transformer chip **230**, and is DC-isolated from the controller chip **210** by the transformer chip **230**.
- (47) FIG. **3** is a perspective view of a semiconductor device **5** used as a two-channel transformer chip. FIG. **4** is a plan view of the semiconductor device **5** shown in FIG. **3**. FIG. **5** is a plan view showing a layer in the semiconductor device **5** shown in FIG. **3** where low-potential coils **22** (corresponding to the primary coils of transformers) are formed. FIG. **6** is a plan view showing a layer in the semiconductor device **5** shown in FIG. **3** where high-potential coils **23** (corresponding to the secondary coils of transformers) are formed. FIG. **7** is a sectional view along line VIII-VIII shown in FIG. **6**.

(46) <Transformer Chip (Two-Channel Type)>

- (48) Referring to FIGS. **3** to **7**, the semiconductor device **5** includes a semiconductor chip **41** in the shape of a rectangular parallelepiped. The semiconductor chip **41** contains at least one of silicon, a wide band gap semiconductor, and a compound semiconductor.
- (49) The wide band gap semiconductor is a semiconductor with a band gap larger than that of silicon (about 1.12 eV). Preferably, the wide band gap semiconductor has a band gap of 2.0 eV or more. The wide band gap semiconductor can be SiC (silicon carbide). The compound semiconductor can be a III-V group compound semiconductor. The compound semiconductor can contain at least one of aluminum nitride (AlN), indium nitride (InN), gallium nitride (GaN), and gallium arsenide (GaAs).
- (50) In the embodiment, the semiconductor chip **41** includes a semiconductor substrate made of silicon. The semiconductor chip **41** can be an epitaxial substrate that has a stacked structure composed of a semiconductor substrate made of silicon and an epitaxial layer made of silicon. The semiconductor substrate can be of an n-type or p-type conductivity. The epitaxial layer can be of an n-type or p-type.
- (51) The semiconductor chip **41** has a first principal surface **42** at one side, a second principal surface **43** at the other side, and chip side walls **44**A to **44**D that connect the first and second principal surfaces **42** and **43** together. As seen in a plan view from the normal direction Z to them (hereinafter simply expressed as "as seen in a plan view"), the first and second principal surfaces **42** and **43** are each formed in a quadrangular shape (in the embodiment, in a rectangular shape). (52) The chip side walls **44**A to **44**D includes a first chip side wall **44**A, a second chip side wall **44**B, a third chip side wall **44**C, and a fourth chip side wall **44**D. The first and second chip side walls **44**A and **44**B constitute the longer sides of the semiconductor chip **41**. The first and second chip side walls **44**A and **44**B extend along a first direction X and face away from each other in a second direction Y. The third and fourth chip side walls **44**C and **44**D constitute the shorter sides of the semiconductor chip **41**. The third and fourth chip side walls **44**C and **44**D extend in the second direction Y and face away from each other in the first direction X. The chip side walls **44**A to **44**D have polished surfaces.
- (53) The semiconductor device **5** further includes an insulation layer **51** formed on the first principal surface **42** of the semiconductor chip **41**. The insulation layer **51** has an insulation principal surface **52** and insulation side walls **53**A to **53**D. The insulation principal surface **52** is formed in a quadrangular shape (in the embodiment, a rectangular shape) that fits the first principal surface **42** as seen in a plan view. The insulation principal surface **52** extends parallel to the first principal surface **42**.
- (54) The insulation side walls **53**A to **53**D include a first insulation side wall **53**A, a second insulation side wall **53**B, a third insulation side wall **53**C, and a fourth insulation side wall **53**D. The insulation side walls **53**A to **53**D extend from the circumferential edge of the insulation principal surface **52** toward the semiconductor chip **41**, and are continuous with the chip side walls **44**A to **44**D. Specifically, the insulation side walls **53**A to **53**D are formed to be flush with the chip

- side walls **44**A to **44**D. The insulation side walls **53**A to **53**D constitute polished surfaces that are flush with the chip side walls **44**A to **44**D.
- (55) The insulation layer 51 has a stacked structure of multilayer insulation layers that include a bottom insulation layer 55, a top insulation layer 56, and a plurality of (in the embodiment, eleven) interlayer insulation layers 57. The bottom insulation layer 55 is an insulation layer that directly covers the first principal surface 42. The top insulation layer 56 is an insulation layer that constitutes the insulation principal surface 52. The plurality of interlayer insulation layers 57 are insulation layers that are interposed between the bottom and top insulation layers 55 and 56. In the embodiment, the bottom insulation layer 55 has a single-layer structure that contains silicon oxide. In the embodiment, the top insulation layers 56 has a single-layer structure that contains silicon oxide. The bottom and top insulation layers 55 and 56 can each have a thickness of  $1 \mu m$  or more but  $3 \mu m$  or less (e.g., about  $2 \mu m$ ).
- (56) The plurality of interlayer insulation layers **57** each have a stacked structure that includes a first insulation layer **58** at the bottom insulation layer **55** side and a second insulation layer **59** at the top insulation layer **56** side. The first insulation layer **58** can contain silicon nitride. The first insulation layer **58** is formed as an etching stopper layer for the second insulation layer **59**. The first insulation layer **58** can have a thickness of 0.1  $\mu$ m or more but 1  $\mu$ m or less (e.g., about 0.3  $\mu$ m). (57) The second insulation layer **59** is formed on top of the first insulation layer **58**, and contains an insulating material different from that of the first insulation layer **59**. The second insulation layer **59** can contain silicon oxide. The second insulation layer **59** can have a thickness of 1  $\mu$ m or more but 3  $\mu$ m or less (e.g., about 2  $\mu$ m). Preferably, the second insulation layer **59** is given a thickness larger than that of the first insulation layer **58**.
- (58) The insulation layer  $\bf 51$  can have a total thickness DT of 5  $\mu m$  or more but 50  $\mu m$  or less. The insulation layer  $\bf 51$  can have any total thickness DT and any number of interlayer insulation layers  $\bf 57$  stacked together, which are adjusted according to the desired dielectric strength voltage (dielectric breakdown withstand voltage). The bottom insulation layer  $\bf 55$ , the top insulation layer  $\bf 56$ , and the interlayer insulation layers  $\bf 57$  can employ any insulating material, which is thus not limited to any particular insulating material.
- (59) The semiconductor device **5** includes a first functional device **45** formed in the insulation layer **51**. The first functional device **45** includes one or a plurality of (in the embodiment, a plurality of) transformers **21** (corresponding to the transformers mentioned previously). That is, the semiconductor device **5** is a multichannel device that includes a plurality of transformers **21**. The plurality of transformers **21** are formed in an inner part of the insulation layer **51**, at intervals from the insulation side walls **53**A to **53**D. The plurality of transformers **21** are formed at intervals from each other in the first direction X.
- (60) Specifically, the plurality of transformers **21** include a first transformer **21**A, a second transformer **21**B, a third transformer **21**C, and a fourth transformer **21**D that are formed in this order from the insulation side wall **53**C side to the insulation side wall **53**D side as seen in a plan view. The plurality of transformers **21**A to **21**D have similar structures. In the following description, the structure of the first transformer **21**A will be described as an example. No separate description will be given of the structures of the second, third, and fourth transformers **21**B, **21**C, and **21**D, to which the description of the structure of the first transformer **21**A is to be taken to apply.
- (61) Referring to FIGS. 5 to 7, the first transformer 21A includes a low-potential coil 22 and a high-potential coil 23. The low-potential coil 22 is formed in the insulation layer 51. The high-potential coil 23 is formed in the insulation layer 51 so as to face the low-potential coil 22 in the normal direction Z. In the embodiment, the low- and high-potential coils 22 and 23 are formed in a region between the bottom and top insulation layers 55 and 56 (i.e., in the plurality of interlayer insulation layer 57).
- (62) The low-potential coil **22** is formed in the insulation layer **51**, at the bottom insulation layer **55**

(semiconductor chip **41**) side, and the high-potential coil **23** is formed in the insulation layer **51**, at the top insulation layer **56** (insulation principal surface **52**) side with respect to the low-potential coil **22**. That is, the high-potential coil **23** faces the semiconductor chip **41** across the low-potential coil **22**. The low- and high-potential coils **22** and **23** can be disposed at any places. The high-potential coil **23** can face the low-potential coil **22** across one or more interlayer insulation layers **57**.

- (63) The distance between the low- and high-potential coils 22 and 23 (i.e., the number of interlayer insulation layers 57 stacked together) is adjusted appropriately according to the dielectric strength voltage and electric field strength between the low- and high-potential coils 22 and 23. In the embodiment, the low-potential coil 22 is formed in the third interlayer insulation layer 57 as counted from the bottom insulation layer 55 side. In the embodiment, the high-potential coil 23 is formed in the first interlayer insulation layer 57 as counted from the top insulation layer 56 side. (64) The low-potential coil 22 is embedded in the interlayer insulation layer 57 so as to penetrate the first and second insulation layers 58 and 59. The low-potential coil 22 includes a first inner end 24, a first outer end 25, and a first spiral portion 26 that is patterned in a spiral shape between the first inner and outer ends 24 and 25. The first spiral portion 26 is patterned in a spiral shape that extends in an elliptical (oval) shape as seen in a plan view. The part of the first spiral portion 26 that forms its inner circumferential edge defines a first inner region 66 that is in an elliptical shape as seen in a plan view.
- (65) The first spiral portion **26** can have a number of turns of 5 or more but 30 or less. The first spiral portion **26** can have a width of 0.1  $\mu$ m or more but 5  $\mu$ m or less. Preferably, the first spiral portion **26** has a width of 1  $\mu$ m or more but 3  $\mu$ m or less. The width of the first spiral portion **26** is defined by its width in the direction orthogonal to the spiraling direction. The first spiral portion **26** has a first winding pitch of 0.1  $\mu$ m or more but 5  $\mu$ m or less. Preferably, the first winding pitch is 1  $\mu$ m or more but 3  $\mu$ m or less. The first winding pitch is defined by the distance between two parts of the first spiral portion **26** that are adjacent to each other in the direction orthogonal to the spiraling direction.
- (66) The first spiral portion **26** can have any winding shape and the first inner region **66** can have any planar shape, which are thus not limited to those shown in FIG. **5** etc. The first spiral portion **26** can be wound in a polygonal shape, such as a triangular or quadrangular shape, or in a circular shape as seen in a plan view. The first inner region **66** can be defined, so as to fit the winding shape of the first spiral portion **26**, in a polygonal shape, such as a triangular or quadrangular shape, or in a circular shape as seen in a plan view.
- (67) The low-potential coil **22** can contain at least one of titanium, titanium nitride, copper, aluminum, and tungsten. The low-potential coil **22** can have a stacked structure composed of a barrier layer and a body layer. The barrier layer defines a recessed space in the interlayer insulation layer **57**. The barrier layer can contain at least one of titanium and titanium nitride. The body layer can contain at least one of copper, aluminum, and tungsten.
- (68) The high-potential coil **23** is embedded in the interlayer insulation layer **57** so as to penetrate the first and second insulation layers **58** and **59**. The high-potential coil **23** includes a second inner end **27**, a second outer end **28**, and a second spiral portion **29** that is patterned in a spiral shape between the second inner and outer ends **27** and **28**. The second spiral portion **29** is patterned in a spiral shape that extends in an elliptical (oval) shape as seen in a plan view. The part of the second spiral portion **29** that forms its inner circumferential edge defines a second inner region **67** that is in an elliptical shape as seen in a plan view in the embodiment. The second inner region **67** in the second spiral portion **29** faces the first inner region **66** in the first spiral portion **26** in the normal direction Z.
- (69) The second spiral portion **29** can have a number of turns of 5 or more but 30 or less. The number of turns of the second spiral portion **29** relative to that of the first spiral portion **26** is adjusted according to the target value of voltage boosting. Preferably, the number of turns of the

- second spiral portion **29** is larger than that of the first spiral portion **26**. Needless to say, the number of turns of the second spiral portion **29** can be smaller than or equal to that of the first spiral portion **26**.
- (70) The second spiral portion **29** can have a width of 0.1  $\mu$ m or more but 5  $\mu$ m or less. Preferably, the second spiral portion **29** has a width of 1  $\mu$ m or more but 3  $\mu$ m or less. The width of the second spiral portion **29** is defined by its width in the direction orthogonal to the spiraling direction. Preferably, the width of the second spiral portion **29** is equal to the width of the first spiral portion **26**.
- (71) The second spiral portion  $\bf 29$  can have a second winding pitch of  $0.1~\mu m$  or more but  $5~\mu m$  or less. Preferably, the second winding pitch is  $1~\mu m$  or more but  $3~\mu m$  or less. The second winding pitch is defined by the distance between two parts of the second spiral portion  $\bf 29$  that are adjacent to each other in the direction orthogonal to the spiraling direction. Preferably, the second winding pitch is equal to the first winding pitch of the first spiral portion  $\bf 26$ .
- (72) The second spiral portion **29** can have any winding shape and the second inner region **67** can have any planar shape, which are thus not limited to those shown in FIG. **6** etc. The second spiral portion **29** can be wound in a polygonal shape, such as a triangular or quadrangular shape, or in a circular shape as seen in a plan view. The second inner region **67** can be defined, so as to fit the winding shape of the second spiral portion **29**, in a polygonal shape, such as a triangular or quadrangular shape, or in a circular shape as seen in a plan view.
- (73) Preferably, the high-potential coil **23** is formed of the same conductive material as the low-potential coil **22**. That is, preferably, like the low-potential coil **22**, the high-potential coil **23** includes a barrier layer and a body layer.
- (74) Referring to FIG. **4**, the semiconductor device **5** includes a plurality of (in the diagram, twelve) low-potential terminals **11** and a plurality of (in the diagram, twelve) high-potential terminals **12**. The plurality of low-potential terminals **11** are electrically connected to the low-potential coils **22** of the corresponding transformers **21**A to **21**D respectively. The plurality of high-potential terminals **12** are electrically connected to the high-potential coils **23** of the corresponding transformers **21**A to **21**D respectively.
- (75) The plurality of low-potential terminals **11** are formed on the insulation principal surface **52** of the insulation layer **51**. Specifically, the plurality of low-potential terminals **11** are formed in a second insulation side wall **53**B side region, at an interval from the plurality of transformers **21**A to **21**D in the second direction Y, and are arrayed at intervals from each other in the first direction X. (76) The plurality of low-potential terminals **11** include a first low-potential terminal **11**A, a second low-potential terminal **11**B, a third low-potential terminal **11**C, a fourth low-potential terminal **11**D, a fifth low-potential terminal **11**E, and a sixth low-potential terminal **11**F. Actually, in the embodiment, two each of the plurality of low-potential terminals **11**A to **11**F are formed. The plurality of low-potential terminals **11**A to **11**F may each include any number of terminals. (77) The first low-potential terminal 11A faces the first transformer 21A in the second direction Y as seen in a plan view. The second low-potential terminal **11**B faces the second transformer **21**B in the second direction Y as seen in a plan view. The third low-potential terminal **11**C faces the third transformer **21**C in the second direction Y as seen in a plan view. The fourth low-potential terminal **11**D faces the fourth transformer **21**D in the second direction Y as seen in a plan view. The fifth low-potential terminal **11**E is formed in a region between the first and second low-potential terminals **11**A and **11**B as seen in a plan view. The sixth low-potential terminal **11**F is formed in a region between the third and fourth low-potential terminals **11**C and **11**D as seen in a plan view. (78) The first low-potential terminal **11**A is electrically connected to the first inner end **24** of the first transformer **21**A (low-potential coil **22**). The second low-potential terminal **11**B is electrically connected to the first inner end **24** of the second transformer **21**B (low-potential coil **22**). The third low-potential terminal **11**C is electrically connected to the first inner end **24** of the third transformer **21**C (low-potential coil **22**). The fourth low-potential terminal **11**D is electrically connected to the

- first inner end **24** of the fourth transformer **21**D (low-potential coil **22**).
- (79) The fifth low-potential terminal **11**E is electrically connected to the first outer end **25** of the first transformer **21**A (low-potential coil **22**) and to the first outer end **25** of the second transformer **21**B (low-potential coil **22**). The sixth low-potential terminal **11**F is electrically connected to the first outer end **25** of the third transformer **21**C (low-potential coil **22**) and to the first outer end **25** of the fourth transformer **21**D (low-potential coil **22**).
- (80) The plurality of high-potential terminals **12** are formed on the insulation principal surface **52** of the insulation layer **51**, at an interval from the plurality of low-potential terminals **11**. Specifically, the plurality of high-potential terminals **12** are formed in a first insulation side wall **53**A side region, at an interval from the plurality of low-potential terminals **11** in the second direction Y, and are arrayed at intervals from each other in the first direction X.
- (81) The plurality of high-potential terminals **12** are formed in regions close to the corresponding transformers **21**A to **21**D, respectively, as seen in a plan view. The high-potential terminals **12** being close to the transformers **21**A to **21**D means that, as seen in a plan view, the distance between the high-potential terminals **12** and the transformers **21** is smaller than the distance between the low-potential terminals **11** and the high-potential terminals **12**.
- (82) Specifically, as seen in a plan view, the plurality of high-potential terminals **12** are formed at intervals from each other along the first direction X so as to face the plurality of transformers **21**A to **21**D along the first direction X. More specifically, as seen in a plan view, the plurality of high-potential terminals **12** are formed at intervals from each other along the first direction X so as to be located in the second inner regions **67** in the high-potential coils **23** and in regions between adjacent high-potential coils **23**. As a result, as seen in a plan view, the plurality of high-potential terminals **12** are, along with the transformers **21**A to **21**D, arrayed in one row along the first direction X.
- (83) The plurality of high-potential terminals 12 include a first high-potential terminal 12A, a second high-potential terminal 12B, a third high-potential terminal 12C, a fourth high-potential terminal 12D, a fifth high-potential terminal 12E, and a sixth high-potential terminal 12F. Actually, in the embodiment, two each of the plurality of high-potential terminals 12A to 12F are formed. The plurality of high-potential terminals 12A to 12F may each include any number of terminals. (84) The first high-potential terminal 12A is formed in the second inner region 67 in the first transformer 21A (high-potential coil 23) as seen in a plan view. The second high-potential terminal 12B is formed in the second inner region 67 in the second transformer 21B (high-potential coil 23) as seen in a plan view. The third high-potential terminal 12C is formed in the second inner region 67 in the third transformer 21C (high-potential coil 23) as seen in a plan view. The fourth high-potential terminal 12D is formed in the second inner region 67 in the fourth transformer 21D (high-potential coil 23) as seen in a plan view. The fifth high-potential terminal 12E is formed in a region between the first and second transformers 21A and 21B as seen in a plan view. The sixth high-potential terminal 12F is formed in a region between the third and fourth transformers 21C and 21D as seen in a plan view.
- (85) The first high-potential terminal **12**A is electrically connected to the second inner end **27** of the first transformer **21**A (high-potential coil **23**). The second high-potential terminal **12**B is electrically connected to the second inner end **27** of the second transformer **21**B (high-potential coil **23**). The third high-potential terminal **12**C is electrically connected to the second inner end **27** of the third transformer **21**C (high-potential coil **23**). The fourth high-potential terminal **12**D is electrically connected to the second inner end **27** of the fourth transformer **21**D (high-potential coil **23**).
- (86) The fifth high-potential terminal **12**E is electrically connected to the second outer end **28** of the first transformer **21**A (high-potential coil **23**) and to the second outer end **28** of the second transformer **21**B (high-potential coil **23**). The sixth high-potential terminal **12**F is electrically connected to the second outer end **28** of the third transformer **21**C (high-potential coil **23**) and to

```
the second outer end 28 of the fourth transformer 21D (high-potential coil 23).
(87) Referring to FIGS. 5 and 7, the semiconductor device 5 includes a first low-potential wiring
31, a second low-potential wiring 32, a first high-potential wiring 33, and a second high-potential
wiring 34, all formed in the insulation layer 51. Actually, in the embodiment, a plurality of first
low-potential wirings 31, a plurality of second low-potential wirings 32, a plurality of first high-
potential wirings 33, and a plurality of second high-potential wirings 34 are formed.
(88) The first and second low-potential wirings 31 and 32 hold the low-potential coils 22 of the
first and second transformers 21A and 21B at equal potentials. The first and second low-potential
wirings 31 and 32 also hold the low-potential coils 22 of the third and fourth transformers 21C and
21D at equal potentials. In the embodiment, the first and second low-potential wirings 31 and 32
hold the low-potential coils 22 of all the transformers 21A to 21D at equal potentials.
(89) The first and second high-potential wirings 33 and 34 hold the high-potential coils 23 of the
first and second transformers 21A and 21B at equal potentials. The first and second high-potential
wirings 33 and 34 also hold the high-potential coils 23 of the third and fourth transformers 21C and
21D at equal potentials. In the embodiment, the first and second high-potential wirings 33 and 34
hold the high-potential coils 23 of all the transformers 21A to 21D at equal potentials.
(90) The plurality of first low-potential wirings 31 are electrically connected respectively to the
corresponding low-potential terminals 11A to 11D and to the first inner ends 24 of the
corresponding transformers 21A to 21D (low-potential coils 22). The plurality of first low-potential
wirings 31 have similar structures. In the following description, the structure of the first low-
potential wiring 31 connected to the first low-potential terminal 11A and to the first transformer
21A will be described as an example. No separate description will be given of the structures of the
other first low-potential wirings 31, to which the description of the structure of the first low-
potential wiring 31 connected to the first transformer 21A is to be taken to apply.
(91) The first low-potential wiring 31 includes a through wiring 71, a low-potential connection
wiring 72, a lead wiring 73, a first connection plug electrode 74, a second connection plug
electrode 75, one or a plurality of (in this embodiment, a plurality of) pad plug electrodes 76, and
one or a plurality of (in this embodiment, a plurality of) substrate plug electrodes 77.
(92) Preferably, the through wiring 71, the low-potential connection wiring 72, the lead wiring 73,
the first connection plug electrode 74, the second connection plug electrode 75, the pad plug
electrodes 76, and the substrate plug electrodes 77 are formed of the same conductive material as
the low-potential coil 22 and the like. That is, preferably, like the low-potential coil 22 and the like,
the through wiring 71, the low-potential connection wiring 72, the lead wiring 73, the first
connection plug electrode 74, the second connection plug electrode 75, the pad plug electrodes 76,
and the substrate plug electrodes 77 each include a barrier layer and a body layer.
(93) The through wiring 71 penetrates a plurality of interlayer insulation layers 57 in the insulation
layer 51 and extends in a columnar shape along the normal direction Z. In the embodiment, the
through wiring 71 is formed in a region between the bottom and top insulation layers 55 and 56 in
the insulation layer 51. The through wiring 71 has a top end part at the top insulation layer 56 side
and a bottom end part at the bottom insulation layer 55 side. The top end part of the through wiring
71 is formed in the same interlayer insulation layer 57 as the high-potential coil 23, and is covered
by the top insulation layer 56. The bottom end part of the through wiring 71 is formed in the same
interlayer insulation layer 57 as the low-potential coil 22.
(94) In the embodiment, the through wiring 71 includes a first electrode layer 78, a second
electrode layer 79, and a plurality of wiring plug electrodes 80. In the through wiring 71, the first
and second electrode layers 78 and 79 and the wiring plug electrodes 80 are formed of the same
conductive material as the low-potential coil 22 and the like. That is, like the low-potential coil 22
and the like, the first and second electrode layers 78 and 79 and the wiring plug electrodes 80 each
```

(95) The first electrode layer **78** constitutes the top end part of the through wiring **71**. The second

include a barrier layer and a body layer.

- electrode layer **79** constitutes the bottom end part of the through wiring **71**. The first electrode layer **78** is formed as an island, and faces the low-potential terminal **11** (first low-potential terminal **11**A) in the normal direction Z. The second electrode layer **79** is formed as an island, and faces the first electrode layer **78** in the normal direction Z.
- (96) The plurality of wiring plug electrodes **80** are embedded respectively in the plurality of interlayer insulation layers **57** located in a region between the first and second electrode layers **78** and **79**. The plurality of wiring plug electrodes **80** are stacked together from the bottom insulation layer **55** to the top insulation layer **56** so as to be electrically connected together, and electrically connect together the first and second electrode layers **78** and **79**. The plurality of wiring plug electrodes **80** each have a plane area smaller than the plane area of either of the first and second electrode layers **78** and **79**.
- (97) The number of layers stacked in the plurality of wiring plug electrodes **80** is equal to the number of layers stacked in the plurality of interlayer insulation layer **57**. In the embodiment, six wiring plug electrodes **80** are embedded in interlayer insulation layers **57** respectively, and any number of wiring plug electrodes **80** can be embedded in interlayer insulation layers **57** respectively. Needless to say, one or a plurality of wiring plug electrodes **80** can be formed that penetrates a plurality of interlayer insulation layers **57**.
- (98) The low-potential connection wiring **72** is formed in the same interlayer insulation layer **57** as the low-potential coil **22**, in the first inner region **66** in the first transformer **21**A (low-potential coil **22**). The low-potential connection wiring **72** is formed as an island, and faces the high-potential terminal **12** (first high-potential terminal **12**A) in the normal direction Z. Preferably, the low-potential connection wiring **72** has a plane area larger than the plane area of the wiring plug electrode **80**. The low-potential connection wiring **72** is electrically connected to the first inner end **24** of the low-potential coil **22**.
- (99) The lead wiring **73** is formed in the interlayer insulation layer **57**, in a region between the semiconductor chip **41** and the through wiring **71**. In the embodiment, the lead wiring **73** is formed in the first interlayer insulation layer **57** as counted from the bottom insulation layer **55**. The lead wiring **73** has a first end part at one side, a second end part at the other side, and a wiring part that connects together the first and second end parts. The first end part of the lead wiring **73** is located in a region between the semiconductor chip **41** and the bottom end part of the through wiring **71**. The second end part of the lead wiring **73** is located in a region between the semiconductor chip **41** and the low-potential connection wiring **72**. The wiring part extends along the first principal surface **42** of the semiconductor chip **41**, and extends in the shape of a stripe in a region between the first and second end parts.
- (100) The first connection plug electrode **74** is formed in the interlayer insulation layer **57**, in a region between the through wiring **71** and the lead wiring **73**, and is electrically connected to the through wiring **71** and to the first end part of the lead wiring **73**. The second connection plug electrode **75** is formed in the interlayer insulation layer **57**, in a region between the low-potential connection wiring **72** and the lead wiring **73**, and is electrically connected to the low-potential connection wiring **72** and to the second end part of the lead wiring **73**.
- (101) The plurality of pad plug electrodes **76** are formed in the top insulation layer **56**, in a region between the low-potential terminal **11** (first low-potential terminal **11**A) and the through wiring **71**, and are electrically connected to the low-potential terminal **11** and to the top end part of the through wiring **71**. The plurality of substrate plug electrodes **77** are formed in the bottom insulation layer **55**, in a region between the semiconductor chip **41** and the lead wiring **73**. In the embodiment, the substrate plug electrodes **77** are formed in a region between the semiconductor chip **41** and the first end part of the lead wiring **73**, and are electrically connected to the semiconductor chip **41** and to the first end part of the lead wiring **73**.
- (102) Referring to FIGS. **6** and **7**, the plurality of first high-potential wirings **33** are connected respectively to the corresponding high-potential terminals **12**A to **12**D and to the second inner ends

27 of the corresponding transformers 21A to 21D (high-potential coils 23). The plurality of first high-potential wirings 33 have similar structures. In the following description, the structure of the first high-potential wiring 33 connected to the first high-potential terminal 12A and to the first transformer 21A will be described as an example. No description will be given of the structures of the other first high-potential wirings 33, to which the description of the structure of the first high-potential wiring 33 connected to the first transformer 21A is to be taken to apply.

- (103) The first high-potential wiring **33** includes a high-potential connection wiring **81** and one or a plurality of (in this embodiment, a plurality of) pad plug electrodes **82**. Preferably, the high-potential connection wiring **81** and the pad plug electrodes **82** are formed of the same conductive material as the low-potential coil **22** and the like. That is, preferably, like the low-potential coil **22** and the like, the high-potential connection wiring **81** and the pad plug electrodes **82** each include a barrier layer and a body layer.
- (104) The high-potential connection wiring **81** is formed in the same interlayer insulation layer **57** as the high-potential coil **23**, in the second inner region **67** in the high-potential coil **23**. The highpotential connection wiring 81 is formed as an island, and faces the high-potential terminal 12 (first high-potential terminal **12**A) in the normal direction Z. The high-potential connection wiring **81** is electrically connected to the second inner end **27** of the high-potential coil **23**. The high-potential connection wiring **81** is formed at an interval from the low-potential connection wiring **72** as seen in a plan view, and does not face the low-potential connection wiring 72 in the normal direction Z. This results in an increased insulation distance between the low- and high-potential connection wirings **72** and **81** and hence an increased dielectric strength voltage in the insulation layer **51**. (105) The plurality of pad plug electrodes **82** are formed in the top insulation layer **56**, in a region between the high-potential terminal 12 (first high-potential terminal 12A) and the high-potential connection wiring **81**, and are electrically connected to the high-potential terminal **12** and to the high-potential connection wiring **81**. The plurality of pad plug electrodes **82** each have a plane area smaller than the plane area of the high-potential connection wiring **81** as seen in a plan view. (106) Referring to FIG. 7, preferably, the distance D1 between the low- and high-potential terminals 11 and 12 is larger than the distance D2 between the low- and high-potential coils 22 and **23** (D**2**<D**1**). Preferably, the distance D**1** is larger than the total thickness DT of the plurality of interlayer insulation layers **57** (DT<D**1**). The ratio D**2**/D**1** of the distance D**2** to the distance D**1** can be 0.01 or more but 0.1 or less. Preferably, the distance D1 is 100  $\mu$ m or more but 500  $\mu$ m or less. The distance D2 can be 1  $\mu$ m or more but 50  $\mu$ m or less. Preferably, the distance D2 is 5  $\mu$ m or more but 25 µm or less. The distances D1 and D2 can have any values, which are adjusted appropriately according to the desired dielectric strength voltage.
- (107) Referring to FIGS. **6** and **7**, the semiconductor device **5** has a dummy pattern **85** that is embedded in the insulation layer **51** so as to be located around the transformers **21**A to **21**D as seen in a plan view.
- (108) The dummy pattern **85** is formed in a pattern different (discontinuous) from that of either of the high- and low-potential coils **23** and **22**, and is independent of the transformers **21**A to **21**D. That is, the dummy pattern **85** does not function as part of the transformers **21**A to **21**D. The dummy pattern **85** is formed as a shield conductor layer that shields electric fields between the low-and high-potential coils **22** and **23** in the transformers **21**A to **21**D to suppress electric field concentration on the high-potential coil **23**. In the embodiment, the dummy pattern **85** is patterned at a line density per unit area that is equal to the line density of the high-potential coil **23**. The line density of the dummy pattern **85** being equal to the line density of the high-potential coil **23** means that the line density of the dummy pattern **85** falls within the range of ±20% of the line density of the high-potential coil **23**.
- (109) The dummy pattern **85** can be formed at any depth in the insulation layer **51**, which is adjusted according to the electric field strength to be attenuated. Preferably, the dummy pattern **85** is formed in a region closer to the high-potential coil **23** than to the low-potential coil **22** with

- respect to the normal direction Z. The dummy pattern **85** being closer to the high-potential coil **23** with respect to the normal direction Z means that, with respect to the normal direction Z, the distance between the dummy pattern **85** and the high-potential coil **23** is smaller than the distance between the dummy pattern **85** and the low-potential coil **22**.
- (110) In that way, electric field concentration on the high-potential coil **23** can be suppressed properly. The smaller the distance between the dummy pattern **85** and the high-potential coil **23** with respect to the normal direction Z, the more effectively electric field concentration on the high-potential coil **23** can be suppressed. Preferably, the dummy pattern **85** is formed in the same interlayer insulation layer **57** as the high-potential coil **23**. In that way, electric field concentration on the high-potential coil **23** can be suppressed more properly. The dummy pattern **85** includes a plurality of dummy patterns that are in varying electrical states. The dummy pattern **85** can include a high-potential dummy pattern.
- (111) The high-potential dummy pattern **86** can be formed at any depth in the insulation layer **51**, which is adjusted according to the electric field strength to be attenuated. Preferably, the high-potential dummy pattern **86** is formed in a region closer to the high-potential coil **23** than to the low-potential coil **22** with respect to the normal direction Z. The high-potential dummy pattern **86** being closer to the high-potential coil **23** with respect to the normal direction Z means that, with respect to the normal direction Z, the distance between the high-potential dummy pattern **86** and the high-potential coil **23** is smaller than the distance between the high-potential dummy pattern **86** and the low-potential coil **22**.
- (112) The dummy pattern **85** includes a floating dummy pattern that is formed in an electrically floating state in the insulation layer **51** so as to be located around the transformers **21**A to **21**D. (113) In the embodiment, the floating dummy pattern is patterned in dense lines so as to partly cover and partly expose a region around the high-potential coil **23** as seen in a plan view. The floating dummy pattern can be formed so as to have ends or no ends.
- (114) The floating dummy pattern can be formed at any depth in the insulation layer **51**, which is adjusted according to the electric field strength to be attenuated.
- (115) Any number of floating lines can be provided, which is adjusted according to the electric field strength to be attenuated. The floating dummy pattern can include a plurality of floating dummy patterns.
- (116) Referring to FIG. **7**, the semiconductor device **5** includes a second functional device **60** that is formed in the first principal surface **42** of the semiconductor chip **41** in a device region **62**. The second functional device **60** is formed using a superficial part of the first principal surface **42** and/or a region on the first principal surface **42** of the semiconductor chip **41**, and is covered by the insulation layer **51** (bottom insulation layer **55**). In FIG. **7**, the second functional device **60** is shown in a simplified form by broken lines indicated in a superficial part of the first principal surface **42**.
- (117) The second functional device **60** is electrically connected to a low-potential terminal **11** via a low-potential wiring, and is electrically connected to a high-potential terminal **12** via a high-potential wiring. Except that the low-potential wiring is patterned in the insulation layer **51** so as to be connected to the second functional device **60**, it has a similar structure to the first low-potential wiring **31** (second low-potential wiring **32**). Except that the high-potential wiring is patterned in the insulation layer **51** so as to be connected to the second functional device **60**, it has a similar structure to the first high-potential wiring **33** (second high-potential wiring **34**). No description will be given of the low- and high-potential wirings associated with the second functional device **60**. (118) The second functional device **60** can include at least one of a passive device, a semiconductor rectification device, and a semiconductor switching device. The second functional device **60** can include a circuit network comprising a selective combination of any two or more of a passive device, a semiconductor rectification device, and a semiconductor switching device. The circuit network can constitute part or the whole of an integrated circuit.

- (119) The passive device can include a semiconductor passive device. The passive device can include one or both of a resistor and a capacitor. The semiconductor rectification device can include at least one of a pn-junction diode, a PIN diode, a Zener diode, a Schottky barrier diode, and a fast-recovery diode. The semiconductor switching device can include at least one of a BJT (bipolar junction transistor), a MISFET (metal-insulator-semiconductor field-effect transistor), an IGBT (insulated-gate bipolar junction transistor), and a JFET (junction field-effect transistor). (120) Referring to FIGS. 5 to 7, the semiconductor device 5 further includes a sealing conductor 61 embedded in the insulation layer 51. The sealing conductor 61 is embedded in the form of walls in the insulation layer 51, at intervals from the insulation side walls 53A to 53D as seen in a plan view, and partitions the insulation layer 51 into the device region 62 and an outer region 63. The sealing conductor 61 prevents moisture entry and crack development from the outer region 63 to the device region 62.
- (121) The device region **62** is a region that includes the first functional device **45** (plurality of transformers 21), the second functional device 60, the plurality of low-potential terminals 11, the plurality of high-potential terminals 12, the first low-potential wirings 31, the second low-potential wirings 32, the first high-potential wirings 33, the second high-potential wirings 34, and the dummy pattern **85**. The outer region **63** is a region outside the device region **62**. (122) The sealing conductor **61** is electrically isolated from the device region **62**. Specifically, the sealing conductor **61** is electrically isolated from the first functional device **45** (plurality of transformers **21**), the second functional device **60**, the plurality of low-potential terminals **11**, the plurality of high-potential terminals 12, the first low-potential wirings 31, the second low-potential wirings 32, the first high-potential wirings 33, the second high-potential wirings 34, and the dummy pattern 85. More specifically, the sealing conductor 61 is held in an electrically floating state. The sealing conductor **61** does not form a current path connected to the device region **62**. (123) The sealing conductor **61** is formed in the shape of a stripe along the insulation side walls **53**A to **53**D. In the embodiment, the sealing conductor **61** is formed in a quadrangular ring shape (specifically, a rectangular ring shape) as seen in a plan view. Thus, the sealing conductor **61** defines the outer region **63** in a quadrangular ring shape (specifically, a rectangular ring shape) surrounding the device region **62** as seen in a plan view.
- (124) Specifically, the scaling conductor **61** has a top end part at the insulation principal surface **52** side, a bottom end part at the semiconductor chip **41** side, and a wall part that extends in the form of walls between the top and bottom end parts. In the embodiment, the top end part of the sealing conductor **61** is formed at an interval from the insulation principal surface **52** toward the semiconductor chip **41**, and is located in the insulation layer **51**. In the embodiment, the top end part of the sealing conductor **61** is covered by the top insulation layer **56**. The top end part of the sealing conductor **61** can be covered by one or a plurality of interlayer insulation layers **57**. The top end part of the sealing conductor **61** can be exposed through the top insulation layer **56**. The bottom end part of the sealing conductor **61** is formed at an interval from the semiconductor chip **41** toward the top end part.
- (125) Thus, in the embodiment, the sealing conductor **61** is embedded in the insulation layer **51** so as to be located at the semiconductor chip **41** side of the plurality of low-potential terminals **11** and the plurality of high-potential terminals **12**. Moreover, in the insulation layer **51**, the sealing conductor **61** faces, in the direction parallel to the insulation principal surface **52**, the first functional device **45** (plurality of transformers **21**), the first low-potential wirings **31**, the second low-potential wirings **32**, the first high-potential wirings **33**, the second high-potential wirings **34**, and the dummy pattern **85**. In the insulation layer **51**, the sealing conductor **61** can face, in the direction parallel to the insulation principal surface **52**, part of the second functional device **60**. (126) The sealing conductor **61** includes a plurality of sealing plug conductors **64** and one or a plurality of (in the embodiment, a plurality of) sealing via conductors **65**. Any number of sealing via conductors **65** may be provided. Of the plurality of sealing plug conductors **64**, the top sealing

plug conductor **64** constitutes the top end part of the sealing conductor **61**. The plurality of sealing via conductors **65** constitute the bottom end part of the sealing conductor **61**. Preferably, the sealing plug conductors **64** and the sealing via conductors **65** are formed of the same conductive material as the low-potential coil **22**. That is, preferably, like the low-potential coil **22** and the like, the sealing plug conductors **64** and the sealing via conductors **65** each include a barrier layer and a body layer.

- (127) The plurality of sealing plug conductors **64** are embedded in the plurality of interlayer insulation layers **57** respectively, and are each formed in a quadrangular ring shape (specifically, a rectangular ring shape) surrounding the device region **62**. The plurality of sealing plug conductors **64** are stacked together from the bottom insulation layer **55** to the top insulation layer **56** so as to be connected together. The number of layers stacked in the plurality of sealing plug conductors **64** is equal to the number of layers in the plurality of interlayer insulation layers **57**. Needless to say, one or a plurality of sealing plug conductors **64** may be formed that penetrates a plurality of interlayer insulation layers **57**.
- (128) So long as a set of a plurality of sealing plug conductor **64** constitutes one ring-shaped sealing conductor **61**, not all the sealing plug conductors **64** need be formed in a ring shape. For example, at least one of the plurality of sealing plug conductors **64** can be formed so as to have ends. Or at least one of the plurality of sealing plug conductors **64** may be divided into a plurality of strip-shaped portions with ends. However, with consideration given to the risk of moisture entry and crack development into the device region **62**, preferably, the plurality of sealing plug conductors **64** are formed so as to have no ends (in a ring shape).
- (129) The plurality of sealing via conductors **65** are formed in the bottom insulation layer **55**, in a region between the semiconductor chip **41** and the sealing plug conductors **64**. The plurality of sealing via conductors **65** are formed at an interval from the semiconductor chip **41**, and are connected to the sealing plug conductors **64**. The plurality of sealing via conductors **65** have a plane area smaller than the plane area of the sealing plug conductors **64**. In a case where a single sealing via conductor **65** is formed, the single sealing via conductors **65** can have a plane area larger than the plane area of the sealing plug conductors **64**.
- (130) The sealing conductor **61** can have a width of 0.1  $\mu$ m or more but 10  $\mu$ m or less. Preferably, the sealing conductor **61** has a width of 1  $\mu$ m or more but 5  $\mu$ m or less. The width of the sealing conductor **61** is defined by its width in the direction orthogonal to the direction in which it extends. (131) Referring to FIGS. 7 and 8, the semiconductor device 5 further includes a separation structure **130** that is interposed between the semiconductor chip **41** and the sealing conductor **61** and that electrically isolates the sealing conductor **61** from the semiconductor chip **41**. Preferably, the separation structure **130** includes an insulator. In the embodiment, the separation structure **130** is a field insulation film **131** formed on the first principal surface **42** of the semiconductor chip **41**. (132) The field insulation film 131 includes at least one of an oxide film (silicon oxide film) and a nitride film (silicon nitride film). Preferably, the field insulation film 131 is a LOCOS (local oxidation of silicon) film as one example of an oxide film that is formed through oxidation of the first principal surface **42** of the semiconductor chip **41**. The field insulation film **131** can have any thickness so long as it can insulate between the semiconductor chip **41** and the sealing conductor **61**. The field insulation film **131** can have a thickness of 0.1  $\mu$ m or more but 5  $\mu$ m or less. (133) The separation structure **130** is formed on the first principal surface **42** of the semiconductor chip **41**, and extends in the shape of a stripe along the sealing conductor **61** as seen in a plan view. In the embodiment, the separation structure **130** is formed in a quadrangular ring shape (specifically, a rectangular ring shape) as seen in a plan view. The separation structure **130** has a connection portion 132 to which the bottom end part of the sealing conductor 61 (i.e., the sealing via conductors **65**) is connected. The connection portion **132** can form an anchor portion into which the bottom end part of the sealing conductor **61** (i.e., the sealing via conductors **65**) is anchored

toward the semiconductor chip **41**. Needless to say, the connection portion **132** can be formed to be

flush with the principal surface of the separation structure **130**.

- (134) The separation structure **130** includes an inner end part **130**A at the device region **62** side, an outer end part **130**B at the outer region **63** side, and a main body part **130**C between the inner and outer end parts **130**A and **130**B. As seen in a plan view, the inner end part **130**A defines the region where the second functional device **60** is formed (i.e., the device region **62**). The inner end part **130**A can be formed integrally with an insulation film (not illustrated) formed on the first principal surface **42** of the semiconductor chip **41**.
- (135) The outer end part **130**B is exposed on the chip side walls **44**A to **44**D of the semiconductor chip **41**, and is continuous with the chip side walls **44**A to **44**D of the semiconductor chip **41**. More specifically, the outer end part **130**B is formed so as to be flush with the chip side walls **44**A to **44**D of the semiconductor chip **41**. The outer end part **130**B constitutes a polished surface between, to be flush with, the chip side walls **44**A to **44**D of the semiconductor chip **41** and the insulation side walls **53**A to **53**D of the insulation layer **51**. Needless to say, an embodiment is also possible where the outer end part **130**B is formed within the first principal surface **42** at intervals from the chip side walls **44**A to **44**D.
- (136) The main body part **130**C has a flat surface that extends substantially parallel to the first principal surface **42** of the semiconductor chip **41**. The main body part **130**C has the connection portion **132** to which the bottom end part of the sealing conductor **61** (i.e., the sealing via conductors **65**) is connected. The connection portion **132** is formed in the main body part **130**C, at intervals from the inner and outer end parts **130**A and **130**B. The separation structure **130** can be implemented in many ways other than in the form of a field insulation film **131**.
- (137) Referring to FIG. **7**, the semiconductor device **5** further includes an inorganic insulation layer **140** formed on the insulation principal surface **52** of the insulation layer **51** so as to cover the sealing conductor **61**. The inorganic insulation layer **140** can be called a passivation layer. The inorganic insulation layer **140** protects the insulation layer **51** and the semiconductor chip **41** from above the insulation principal surface **52**.
- (138) In the embodiment, the inorganic insulation layer **140** has a stacked structure composed of a first inorganic insulation layer **141** and a second inorganic insulation layer **142**. The first inorganic insulation layer **141** can contain silicon oxide. Preferably, the first inorganic insulation layer **141** contains USG (undoped silicate glass), which is undoped silicon oxide. The first inorganic insulation layer **141** can have a thickness of 50 nm or more but 5000 nm or less. The second inorganic insulation layer **142** can contain silicon nitride. The second inorganic insulation layer **142** can have a thickness of 500 nm or more but 5000 nm or less. Increasing the total thickness of the inorganic insulation layer **140** helps increase the dielectric strength voltage above the high-potential coils **23**.
- (139) In a configuration where the first inorganic insulation layer **141** is made of USG and the second inorganic insulation layer **142** is made of silicon nitride, USG has the higher dielectric breakdown voltage (V/cm) than silicon nitride. In view of this, when thickening the inorganic insulation layer **140**, it is preferable to form the first inorganic insulation layer **141** thicker than the second inorganic insulation layer **142**.
- (140) The first inorganic insulation layer **141** can contain at least one of BPSG (boron-doped phosphor silicate glass) and PSG (phosphorus silicate glass) as examples of silicon oxide. In that case, however, since the silicon oxide contains a dopant (boron or phosphorus), for an increased dielectric strength voltage above the high-potential coils **23**, it is particularly preferable to form the first inorganic insulation layer **141** of USG. Needless to say, the inorganic insulation layer **140** can have a single-layer structure composed of either the first or second inorganic insulation layer **141** or **142**.
- (141) The inorganic insulation layer **140** covers the entire area of the sealing conductor **61**, and has a plurality of low-potential pad openings **143** and a plurality of high-potential pad openings **144** that are formed in a region outside the sealing conductor **61**. The plurality of low-potential pad

- openings **143** expose the plurality of low-potential terminals **11** respectively. The plurality of high-potential pad openings **144** expose the plurality of high-potential terminals **12** respectively. The inorganic insulation layer **140** can have overlap parts that overlap circumferential edge parts of the low-potential terminals **11**. The inorganic insulation layer **140** can have overlap parts that overlap circumferential edge parts of the high-potential terminals **12**.
- (142) The semiconductor device 5 further includes an organic insulation layer **145** that is formed on the inorganic insulation layer **140**. The organic insulation layer **145** can contain photosensitive resin. The organic insulation layer **145** can contain at least one of polyimide, polyamide, and polybenzoxazole. In the embodiment, the organic insulation layer **145** contains polyimide. The organic insulation layer **145** can have a thickness of 1  $\mu$ m or more but 50  $\mu$ m or less.
- (143) Preferably, the organic insulation layer **145** has a thickness larger than the total thickness of the inorganic insulation layer **140**. Moreover, preferably, the inorganic and organic insulation layers **140** and **145** together have a total thickness larger than the distance D2 between the low- and highpotential coils **22** and **23**. In that case, preferably, the inorganic insulation layer **140** has a total thickness of 2  $\mu$ m or more but 10  $\mu$ m or less. Preferably, the organic insulation layer **145** has a thickness of 5  $\mu$ m or more but 50  $\mu$ m or less. Such structures help suppress an increase in the thicknesses of the inorganic and organic insulation layers **140** and **145** while appropriately increasing the dielectric strength voltage above the high-potential coil **23** owing to the stacked film of the inorganic and organic insulation layers **140** and **145**.
- (144) The organic insulation layer **145** includes a first part **146** that covers a low-potential side region and a second part **147** that covers a high-potential side region. The first part **146** covers the sealing conductor **61** across the inorganic insulation layer **140**. The first part **146** has a plurality of low-potential terminal openings **148** through which the plurality of low-potential terminals **11** (low-potential pad openings **143**) are respectively exposed in a region outside the sealing conductor **61**. The first part **146** can have overlapping parts that overlap circumferential edges (overlap parts) of the low-potential pad openings **143**.
- (145) The second part **147** is formed at an interval from the first part **146**, and exposes the inorganic insulation layer **140** between the first and second parts **146** and **147**. The second part **147** has a plurality of high-potential terminal openings **149** through which the plurality of high-potential terminals **12** (high-potential pad openings **144**) are respectively exposed. The second part **147** can have overlap parts that overlap circumferential edges (overlap parts) of the high-potential pad openings **144**.
- (146) The second part **147** covers the transformers **21**A to **21**D and the dummy pattern **85** together. Specifically, the second part **147** covers the plurality of high-potential coils **23**, the plurality of high-potential terminals **12**, a first high-potential dummy pattern **87**, a second high-potential dummy pattern **88**, and a floating dummy pattern **121** together.
- (147) The present invention can be implemented in any other embodiments. The embodiment described above deals with an example where a first functional device **45** and a second functional device **60** are formed. An embodiment is however also possible that only has a second functional device **60**, with no first functional device **45**. In that case, the dummy pattern **85** may be omitted. This structure provides, with respect to the second functional device **60**, effects similar to those mentioned in connection with the first embodiment (except those associated with the dummy pattern **85**).
- (148) That is, in a case where a voltage is applied to the second functional device **60** via the low-and high-potential terminals **11** and **12**, it is possible suppress unnecessary conduction between the high-potential terminal **12** and the sealing conductor **61**. Likewise, in a case where a voltage is applied to the second functional device **60** via the low- and high-potential terminals **11** and **12**, it is possible suppress unnecessary conduction between the low-potential terminal **11** and the sealing conductor **61**.
- (149) The embodiment described above deals with an example where a second functional device 60

- is formed. The second functional device **60** however is not essential, and can be omitted.
- (150) The embodiment described above deals with an example where a dummy pattern **85** is formed. The dummy pattern **85** however is not essential, and can be omitted.
- (151) The embodiment described above deals with an example where the first functional device **45** is of a multichannel type that includes a plurality of transformers **21**. It is however also possible to employ a single-channel first functional device **45** that includes a single transformer **21**. (152) <Transformer Layout>
- (153) FIG. **9** is a plan view (top view) schematically showing one example of transformer layout in a two-channel transformer chip **300** (corresponding to the semiconductor device **5** described previously). The transformer chip **300** shown there includes a first transformer **301**, a second transformer **302**, a third transformer **303**, a fourth transformer **304**, a first guard ring **305**, a second guard ring **306**, pads a**1** to a**8**, pads b**1** to b**8**, pads c**1** to c**4**, and pads d**1** to d**4**.
- (154) In the transformer chip **300**, the pads a**1** and b**1** are connected to one terminal of the secondary coil L**1**s of the first transformer **301**, and the pads c**1** and d**1** are connected to the other terminal of that secondary coil L**1**s. The pads a**2** and b**2** are connected to one terminal of the secondary coil L**2**s of the second transformer **302**, and the pads c**1** and d**1** are connected to the other terminal of that secondary coil L**2**s.
- (155) Moreover, the pads a**3** and b**3** are connected to one terminal of the secondary coil L**3**s of the third transformer **303**, and the pads c**2** and d**2** are connected to the other terminal of that secondary coil L**3**s. The pads a**4** and b**4** are connected to one terminal of the secondary coil L**4**s of the fourth transformer **304**, and the pads c**2** and d**2** are connected to the other terminal of that secondary coil L**4**s.
- (156) FIG. **9** does not show any of the primary coils of the first, second, third, and fourth transformers **301**, **302**, **303**, and **304**. The primary coils basically have structures similar to those of the secondary coils L**1**s to L**4**s respectively, and are disposed right below the secondary coils L**1**s to L**4**s, respectively, so as to face them.
- (157) Specifically, the pads a**5** and b**5** are connected to one terminal of the primary coil of the first transformer **301**, and the pads c**3** and d**3** are connected to the other terminal of that primary coil. Likewise, the pads a**6** and b**6** are connected to one terminal of the primary coil of the second transformer **302**, and the pads c**3** and d**3** are connected to the other terminal of that primary coil. (158) Likewise, the pads a**7** and b**7** are connected to one terminal of the primary coil of the third transformer **303**, and the pads c**4** and d**4** are connected to the other terminal of that primary coil. Likewise, the pads a**8** and b**8** are connected to one terminal of the primary coil of the fourth transformer **304**, and the pads c**4** and d**4** are connected to the other terminal of that primary coil. (159) The pads a**5** to a**8**, the pads b**5** to b**8**, the pads c**3** and c**4**, and the pads d**3** and d**4** mentioned above are each led from inside the transformer chip **300** to its surface across an unillustrated via. (160) Of the plurality of pads mentioned above, the pads a**1** to a**8** each correspond to a first current feed pad, and the pads b**1** to b**8** each correspond to a first voltage measurement pad; the pads c**1** to c**4** each correspond to a second current feed pad, and the pads d**1** to d**4** each correspond to a second voltage measurement pad.
- (161) Thus, the transformer chip **300** of this configuration example permits, during its defect inspection, accurate measurement of the series resistance component across each coil. It is thus possible not only to reject defective products with a broken wire in a coil but also to appropriately reject defective products with an abnormal resistance value in a coil (e.g., a midway short circuit between coils), and hence to prevent defective products from being distributed in the market. (162) For a transformer chip **300** that has passed the defect inspection mentioned above, the plurality of pads described above can be used for connection with a primary-side chip and a secondary-side chip (e.g., the controller chip **210** and the driver chip **220** described previously). (163) Specifically, the pads a**1** and b**1**, the pads a**2** and b**2**, the pads a**3** and b**3**, and the pads a**4** and b**4** can each be connected to one of the signal input and output terminals of the secondary-side

- chip; the pads c1 and d1 and the pads c2 and d2 can each be connected to a common voltage application terminal (GND2) of the secondary-side chip.
- (164) On the other hand, the pads a**5** and b**5**, the pads a**6** and b**6**, the pads a**7** and b**7**, and the pads a**8** and b**8** can each be connected to one of the signal input and output terminals of the primary-side chip; the pads c**3** and d**3** and the pads c**4** and d**4** can each be connected to a common voltage application terminal (GND**1**) of the primary-side chip.
- (165) Here, as shown in FIG. **9**, the first to fourth transformers **301** to **304** are so arranged as to be coupled for each signal transmission direction. In terms of what is shown in the diagram, for example, the first and second transformers **301** and **302**, which transmit a signal from the primary-side chip to the secondary-side chip, are coupled into a first pair by the first guard ring **305**. Likewise, for example, the third and fourth transformers **303** and **302**, which transmit a signal from the secondary-side chip to the primary-side chip, are coupled into a second pair by the second guard ring **306**.
- (166) Such coupling is intended, in a structure where the primary and secondary coils of each of the first to fourth transformers **301** to **304** are formed so as to be stacked on each other in the up-down direction of the substrate, to obtain a desired withstand voltage between the primary and secondary coils. The first and second guard rings **305** and **306** are however not essential elements.
- (167) The first and second guard rings **305** and **306** can be connected via pads e**1** and e**2**, respectively, to a low-impedance wiring such as a grounded terminal.
- (168) In the transformer chip **300**, the pads c**1** and d**1** are shared between the secondary coils L**1**s and L**2**s. The pads c**2** and d**2** are shared between the secondary coils L**3**s and L**4**s. The pads c**3** and d**3** are shared between the primary coils L**1**p and L**2**p. The pads c**4** and d**4** are shared between the primary coils that correspond to them respectively. This configuration helps reduce the number of pads and helps make the transformer chip **300** compact.
- (169) Moreover, as shown in FIG. **9**, the primary and secondary coils of the first to fourth transformers **301** to **304** are preferably each wound in a rectangular shape (or, with the corners rounded, in a running-track shape) as seen in a plan view of the transformer chip **300**. This configuration helps increase the area over which the primary and secondary coils overlap each other and helps enhance the transmission efficiency across the transformers.
- (170) Needless to say, the illustrated transformer layout is merely an example; any number of coils of any shape can be disposed in any layout, and pads can be disposed in any layout. Any of the chip structure, transformer layouts, etc. described above can be applied to semiconductor devices in general that have a coil integrated in a semiconductor chip.
- (171) < Signal Transmission Device (Embodiment)>
- (172) FIG. **10** is a diagram showing a signal transmission device according to an embodiment. The signal transmission device **400** of this embodiment is a semiconductor integrated circuit device (what is generally called an isolated gate driver IC) that, while isolating between a primary circuit system **400***p* (VCC**1**-GND**1** system) and a secondary circuit system **400***s* (VCC**2**-GND**2** system), transmits a pulse signal from the primary circuit system **400***p* to the secondary circuit system **400***s* to drive the gate of a power transistor (unillustrated) provided in the secondary circuit system **400***s*. The signal transmission device **400** can be understood as corresponding to the signal transmission device **200** described previously.
- (173) The signal transmission device **400** has, as a means for establishing electrical connection with outside it, a plurality of external terminals (of which the diagram shows power terminals VCC1 and VCC2, ground terminals GND1 and GND2, a negative power terminal VEE2, input terminals INA and INB, output terminals OUT1H and OUT1L, a fault terminal FLT, a ready terminal RDY, an enable terminal ENA, an overheat/load power fault detection terminal TO\_VH, a short detection terminal SCPIN, a self-test on terminal BISTON, and a self-test output terminal BISTOUT).
- (174) Along a first side (the left side in the diagram) of the package of the signal transmission

- device **400** are disposed, from top down, the ground terminal GND**1**, the fault terminal FLT, the enable terminal ENA, the input terminal INA, the input terminal INB, the ready terminal RDY, the power terminal VCC**1**, the self-test output terminal BISTOUT, the self-test on terminal BISTON, and the ground terminal GND**1**.
- (175) On the other hand, along a second side (the side opposite from the first side mentioned above, i.e., the right side in the diagram) of the package are disposed, from top down, the negative power terminal VEE2, the output terminal OUT1L, the output terminal OUT1H, the power terminal VCC2, the overheat/load power fault detection terminal TO\_VH, the ground terminal GND2, the short detection terminal SCPIN, and the negative power terminal VEE2.
- (176) In this way, the external terminals for the primary circuit system **400***p* (i.e., GND**1**, FLT, ENA, INA and INB, RDY, VCC**1**, BISTOUT, and BISTON) can be arranged together along the first side of the package, and the external terminals for the secondary circuit system **400**s (i.e., VEE**2**, OUT**1**L, OUT**1**H, VCC**2**, VO\_VH, GND**2**, and SCPIN) can be arranged together along the second side of the package.
- (177) The ground terminal GND1 and the negative power terminal VEE2 can each be disposed at either end of the corresponding one of the first and second sides of the package. That is, two each of the ground terminals GND1 and the negative power terminals VEE2 can be provided.
- (178) The signal transmission device **400** can be employed widely in applications in general that require signal transmission between a primary circuit system **400***p* and a secondary circuit system **400**s while isolating between them (such as motor drivers and DC/DC converters that handle high voltages).
- (179) Referring still to FIG. **10**, the internal configuration of the signal transmission device **400** will be described. The signal transmission device **400** of this configuration example has a controller chip **410** (corresponding to a first chip), a driver chip **420** (corresponding to a second chip), and a transformer chip **430** (corresponding to a third chip) sealed in a single package.
- (180) The controller chip **410** is a semiconductor chip having integrated in it the circuit elements of the primary circuit system **400***p* that operate by being supplied with a supply voltage VCC**1** (e.g., seven volts at the maximum with respect to GND**1**). The controller chip **410** has integrated in it, for example, a logic circuit **411**, an UVLO (undervoltage lock-out)/OVLO (overvoltage lock-out) circuit **412**, and NMOSFETs **413** to **415**.
- (181) The logic circuit **411** generates a driving pulse signal PWM for a power transistor (unillustrated) according to input pulse signals INA and INB. For example, when INB=H (the logic level indicating a disabled state), PWM=L (fixed value); when INB=L (the logic level indicating an enabled state), PWM=INA. The logic circuit **411** also has a function of monitoring various fault detection signals (such as undervoltage, overvoltage, short-circuit, open-circuit, overheat, and load power fault) and driving the NMOSFETs **413** and **414** according to the results of the monitoring to determine the logic levels of the fault signal FLT and the ready signal RDY. The logic circuit **411** also has a function of switching, according to an enable signal ENA, whether to permit the entire signal transmission device **400** to operate (whether to enable or disable it).
- (182) The logic circuit **411** further has a function of performing a self-test (what is generally called a BIST [built-in self test]) on different parts of the signal transmission device **400** according to a self-test on signal BISTON and driving the NMOSFET **415** according to the results of the self-test to determine the logic level of a self-test output signal BISTOUT. That is, the logic circuit **411** functions as part of a self-test circuit built in the signal transmission device **400** (details will be given later).
- (183) The UVLO/OVLO circuit **412** detects an undervoltage/overvoltage in the supply voltage VCC**1**, and outputs the result of the detection to the logic circuit **411**.
- (184) The NMOSFET **413** switches the path between the fault terminal FLT and a ground terminal between a conducting state and a cut-off state according to instructions from the logic circuit **411**. For example, when an overheat or load power fault is detected in the driver chip **420**, the

- NMOSFET **413** turns on and thus the fault terminal FLT turns to low level (the logic level indicating a fault being detected).
- (185) The NMOSFET **414** switches the path between the ready terminal RDY and the ground terminal between a conducting state and a cut-off state according to instructions from the logic circuit **411**. For example, when an undervoltage or overvoltage is detected in either the controller chip **410** or the driver chip **420**, the NMOSFET **414** turns on and thus the ready terminal RDY turns to low level (the logic level indicating a fault being detected).
- (186) The NMOSFET **415** switches the path between the self-test output terminal BISTOUT and the ground terminal between a conducting state and a cut-off state according to instructions from the logic circuit **411**. For example, when the result of the self-test in the signal transmission device **400** is NG, the NMOSFET **415** turns on and thus the self-test output terminal BISTOUT turns to low level (the logic level indicating a fault being detected).
- (187) The driver chip **420** is a semiconductor chip having integrated in it the circuit elements of the secondary circuit system **400**s that operate by being supplied with a supply voltage VCC**2** (e.g., 30 volts at the maximum with respect to GND**2**). The driver chip **420** has integrated in it, for example, a logic circuit **421**, an UVLO/OVLO circuit **422**, comparators **423** and **424**, a PMOSFET **425**, and NMOSFETs **426** and **427**.
- (188) The logic circuit **421** turns on and off the PMOSFET **425** and the NMOSFET **426** according to the driving pulse signal PWM fed to the logic circuit **421** via the transformer chip **430**, and thereby drives the gates of power transistors (unillustrated) connected to the output terminals OUT1H and OUT1L. The output terminals OUT1H and OUT1L can be short-circuited to each other outside the signal transmission device **400**. The logic circuit **421** also has a function of transmitting various fault detection signals (such as undervoltage, overvoltage, short-circuit, opencircuit, overheat, and load power fault) from the driver chip **420** to the controller chip **410** via the transformer chip **430**.
- (189) The logic circuit **421** further has a function of transmitting a self-test result (BIST\_result) from the driver chip **420** to the controller chip **410** via the transformer chip **430**. That is, the logic circuit **421** functions as part of a self-test circuit built in the signal transmission device **400** (details will be given later).
- (190) The UVLO/OVLO circuit **422** detects an undervoltage/overvoltage in the supply voltage VCC**2**, and outputs the result of the detection to the logic circuit **421**.
- (191) The comparator **423** monitors the terminal voltage at the overheat/load power fault detection terminal TO\_VH, and thereby checks for overheating in the power transistors or an overvoltage in a load supply voltage.
- (192) The comparator **424** monitors the terminal voltage at the short detection terminal SCPIN, and thereby checks for a short circuit in the power transistors (checks for a through current across high-and low-side power transistors).
- (193) The PMOSFET **425** switches the path between a power terminal and the output terminal OUT**1**H between a conducting state and a cut-off state according to instructions from the logic circuit **421**. For example, when the driving pulse signal PWM is at high level, the PMOSFET **425** is on, and thus the output terminal OUT**1**H (hence the output pulse signal applied to the gate of the power transistor) is at high level.
- (194) The PMOSFET **426** switches the path between the output terminal OUT**1**L and a ground terminal between a conducting state and a cut-off state according to instructions from the logic circuit **421**. For example, when the driving pulse signal PWM is at low level, the PMOSFET **426** is on, and thus the output terminal OUT**1**L (hence the output pulse signal applied to the gate of the power transistor) is at low level.
- (195) Thus, the PMOSFET **425** and the NMOSFET **426** function as a half-bridge output stage (CMOS [complementary MOS] inverter stage) for gate driving.
- (196) The NMOSFET 427 switches the path between the ground terminal GND2 and the short

- detection terminal SCPIN between a conducting state and a cut-off state according to instructions from the logic circuit **421**. For example, when OUT1H=H, the NMOSFET **427** is off and, when OUT1H=L, the NMOSFET **427** is on. The NMOSFET **427** turns on and off complementarily with the power transistors (not illustrated), and thereby functions as a discharge switch for discharging a capacitor (unillustrated) externally connected between SCPIN and GND2.
- (197) The transformer chip **430** is a semiconductor chip having integrated in it a transformer for signal transmission between the controller chip **410** and the driver chip **420** while isolating between them.
- (198) The signal transmission device **400** of this configuration example has, separately from the controller chip **410** and the driver chip **420**, the transformer chip **430** that incorporates a transformer alone, and these three chips are sealed in a single package.
- (199) With this configuration, the controller chip **410** and the driver chip **420** can each be formed by a common low- to middle-withstand-voltage process (with a withstand voltage of several volts to several tens of volts). This eliminates the need for a dedicated high-withstand-voltage process (with a withstand voltage of several kilovolts), and helps reduce manufacturing costs.
- (200) Moreover, the controller chip **410** and the driver chip **420** can each be fabricated by a time-proven existing process. This eliminates the need for conducting reliability tests anew, and contributes to a shortened development period and reduced development costs.
- (201) Moreover, use of a DC isolating element other than a transformer (e.g., a photocoupler) can be coped with easily by solely mounting the alternative in place of the transformer chip **430**. This eliminates the need for re-developing the controller chip **410** and the driver chip **420**, and contributes to a shortened development period and reduced development costs. (202) <Electronic Device>
- (203) FIG. **11** is a diagram showing one configuration example of an electronic device that incorporates the signal transmission device **400**. The electronic device A of this configuration example includes high-side gate driver ICs  $\mathbf{1}H(u/v/w)$ , low-side gate driver ICs  $\mathbf{1}L(u/v/w)$ , high-side power transistors  $\mathbf{2}H(u/v/w)$ , low-side power transistors  $\mathbf{2}L(u/v/w)$ , an ECU **3**, and a motor **4**. (204) The high-side gate driver ICs  $\mathbf{1}H(u/v/w)$ , while isolating between the ECU **3** and the high-side power transistors  $\mathbf{2}H(u/v/w)$  respectively, generate high-side gate driving signals according to

high-side gate control signals fed from the ECU 3, and thereby drive the high-side power

transistors 2H(u/v/w).

- (205) The low-side gate driver ICs 1L(u/v/w), while isolating between the ECU 3 and the low-side power transistors 2L(u/v/w) respectively, generate low-side gate driving signals according to low-side gate control signals fed from the ECU 3, and thereby drive the low-side power transistors 2L(u/v/w).
- (206) As each of the high- and low-side gate driver ICs  $\mathbf{1}H(u/v/w)$  and  $\mathbf{1}L(u/v/w)$  mentioned above, the signal transmission device **400** described previously can be suitably used.
- (207) The high-side power transistors **2**H(u/v/w) are each connected, as a high-side switch in a half-bridge output stage for one of three phases (U/V/W phases) respectively, between a power-system power terminal (i.e., an application terminal for a load supply voltage PVDD) and the input terminal of the motor **4** for the corresponding phase.
- (208) The low-side power transistors 2L(u/v/w) are each connected, as a low-side switch in a half-bridge output stage for one of three phases (U phase/V phase/W phase) respectively, between the input terminal of the motor 4 for the corresponding phase and a power-system ground terminal.
- (209) In the diagram, the high- and low-side power transistors **2**H(u/v/w) and **2**L(u/v/w) are implemented as IGBTs (insulated-gate bipolar transistors) respectively. Instead of IGBTs, MOSFETs (metal-oxide-semiconductor field-effect transistors) may be used.
- (210) The ECU **3** drives the high- and low-side power transistors 2H(u/v/w) and 2L(u/v/w) via the high- and low-side gate driver ICs 1H(u/v/w) and 1L(u/v/w) respectively, and thereby controls the driving of the rotation of the motor **4**. The ECU **3** also has a function of monitoring the fault

- terminal FLT and the ready terminal RDY of each of the high- and low-side gate driver ICs  $\mathbf{1}H(u/v/w)$  and  $\mathbf{1}L(u/v/w)$  and performing various kinds of safety control based on the results of the monitoring.
- (211) The ECU **3** further has a function of acquiring, by using the self-test on signal BISTON, the result of a self-test in the signal transmission device **400** and a function of checking, based on the logic level of the self-test output signal BISTOUT, whether different protection circuits (for undervoltage, overvoltage, overheat, and short-circuit protection) in the signal transmission device **400** are operating normally.
- (212) The motor **4** is a three-phase motor that is driven to rotate according to three-phase driving voltages U/V/W fed from the half-bridge output stages for three phases (U/V/W phases) respectively.
- (213) <Self-Test Circuit>
- (214) FIG. **12** is a diagram showing one configuration example of a self-test circuit built in the signal transmission device **400**. The self-test circuit B of this configuration example includes, as part of it, the logic circuits **411** and **421** described previously, and further includes switches SW**11** to SW**14** and switches SW**21** to SW**28**. Moreover, the transformer chip **430** has integrated in it transformers TR**1** to TR**5** as isolating elements associated with the self-test circuit B.
- (215) First, a description proceeds with focus on the controller chip **410**.
- (216) The logic circuit **411** includes, as functional blocks associated with the self-test circuit B, for example, a logic block **411***a*, an edge detector **411***b*, a pulse transmitter **411***c*, a logic block **411***d*, latches **411***e* and **411***f*, a NAND gate **411***g*, a latch **411***h*, an edge detector **411***i*, and a flip-flop **411***j*. (217) When an undervoltage or overvoltage is detected in either of the UVLO/OVLO circuits **412** and **422**, the logic block **411***a* raises a gate signal S**411***a* for the NMOSFET **414** to high level to turn on the NMOSFET **414**, and thereby drops the ready signal RDY to low level (the logic level indicating a fault being detected). The results of detection by the UVLO/OVLO circuit **412** (i.e., an overvoltage detection signal OV1 and an undervoltage detection signal UV1) are fed directly to the logic block **411***a*. On the other hand, the results of detection by the UVLO/OVLO circuit **422** (i.e., an overvoltage detection signal OV2 and an undervoltage detection signal UV2) are first fed to the logic circuit **421**, and are then transmitted via the transformers TR1 and TR2 to the logic block **411***a*.
- (218) The edge detector **411***b* detects a falling edge in the gate signal S**411***a* (hence a rising edge in the ready signal RDY), and feeds the result of the detection to the pulse transmitter **411***c*.
- (219) When a falling edge in the gate signal S**411***a* is detected by the edge detector **411***b*, the pulse transmitter **411***c* transmits a pulse signal S**411***c* (i.e., a self-test instruction signal to the driver chip **420**) via the transformer TR**3** to the logic circuit **421**.
- (220) When overheating (or a load power fault) in the driver chip **420** or a short circuit in the power transistors (across high and low sides) is detected, the logic block **411***d* raises a gate signal S**411***d* for the NMOSFET **413** to high level to turn on the NMOSFET **413**, and thereby drops the fault terminal FLT to low level (the logic level indicating a fault being detected). The results of overheat and short-circuit detection (i.e., an overheat detection signal OT and a short detection signal SC) are first fed to the logic circuit **421**, and are then transmitted via the transformer TR**4** to the logic block **411***d*.
- (221) The latch **411***e* latches the gate signal S**411***d* with predetermined timing to generate a latched signal S**411***e*, and feeds it to the NAND gate **411***g*.
- (222) The latch **411***f* latches a secondary-side BIST result (i.e., a pulse signal S**421***e*), which is transmitted from the logic circuit **421** via the transformer TR**5**, with predetermined timing to generate a latched signal S**411***f*, and feeds it to the NAND gate **411***g*.
- (223) Receiving the gate signal S**411***a* and the latched signals S**411***e* and **411***f* as well as the overvoltage detection signal OV**1** and the undervoltage detection signal UV**1**, the NAND gate **411***g* generates a NAND signal S**411***g*. Thus, when at least one of those five signals is at low level (the

- logic level indicating no fault being detected), the NAND signal S**411***g* is at high level and, when those five signals are all at high level (the logic level indicating a fault being detected), the NAND signal S**411***g* is at low level.
- (224) The latch **411***h* latches the NAND signal S**411***g* with predetermined timing to generate a latched signal S**411***h*, and feeds it to the flip-flop **411***j*.
- (225) The edge detector **411***i* detects a rising edge in the self-test on signal BISTON, and generates a pulse in a clock signal S**411***i* for the flip-flop **411***j*.
- (226) At the timing of pulse generation in the clock signal S**411***i*, the flip-flop **411***j* acquires the latched signal S**411***h*, and feeds it as a gate signal S**411***j* for the NMOSFET **415**. When the gate signal S**411***j* is at high level, the NMOSFET **415** is on, so that the self-test output signal BISTOUT is at low level (the logic level indicating the self-test result being NG); when the gate signal S**411***j* is at low level, the NMOSFET **415** is off, so that the self-test output signal BISTOUT is in a high-impedance state (the logic level indicating the self-test result being OK).
- (227) The UVLO/OVLO circuit **412** is among the targets of the testing by the self-test circuit B, and includes comparators **412***a* and **412***b*.
- (228) The comparator **412***a* generates the overvoltage detection signal OV**1** by comparing a monitoring target voltage (DIV**11** or VCC**1**), which is fed to the non-inverting input terminal (+) of the comparator **412***a*, with an overvoltage detection threshold value, which is fed to the inverting input terminal (–) of the comparator **412***a*. The overvoltage detection signal OV**1** is at high level (the logic level indicating faulty condition) when the monitoring target voltage is higher than the overvoltage detection threshold value, and is at low level (the logic level indicating normal condition) when the monitoring target voltage is lower than the overvoltage detection threshold value.
- (229) The comparator **412***b* generates the undervoltage detection signal UV**1** by comparing a monitoring target voltage (DIV**12** or GND**1**), which is fed to the inverting input terminal (–) of the comparator **412***a*, with an undervoltage detection threshold value, which his fed to the non-inverting input terminal (+) of the comparator **412***b*. The undervoltage detection signal UV**1** is at high level (the logic level indicating faulty condition) when the monitoring target voltage is lower than the undervoltage detection threshold value, and is at low level (the logic level indicating normal condition) when the monitoring target voltage is higher than the undervoltage detection threshold value.
- (230) The switch SW11 is connected between an application terminal for a division voltage DIV11 (a division voltage of the supply voltage VCC1) and the non-inverting input terminal (+) of the comparator 412a. The switch SW11 is off during a BIST period, and is on during a non-BIST period. On the other hand, the switch SW12 is connected between an application terminal for the supply voltage VCC1 and the non-inverting input terminal (+) of the comparator 412a. The switch SW12 is on during the BIST period, and is off during the non-BIST period. That is, the non-inverting input terminal (+) of the comparator 412a is fed with, as the monitoring target voltage mentioned above, the division voltage DIV11 during the non-BIST period and the supply voltage VCC1 during the BIST period.
- (231) The switch SW13 is connected between an application terminal for a division voltage DIV12 (a division voltage of the supply voltage VCC1) and the inverting input terminal (–) of the comparator 412b. The switch SW13 is off during the BIST period, and is on during the non-BIST period. On the other hand, the switch SW14 is connected between an application terminal for the ground voltage GND1 and the inverting input terminal (–) of the comparator 412b. The switch SW14 is on during the BIST period, and is off during the non-BIST period. Thus, the inverting input terminal (–) of the comparator 412b is fed with, as the monitoring target voltage mentioned above, the division voltage DIV12 during the non-BIST period and the ground voltage GND1 during the BIST period.
- (232) The switches SW11 to SW 14 mentioned above are each turned on and off according to a

- primary-side self-test signal BIST1. For example, the primary-side self-test signal BIST1 is at low level during the BIST period, and is at high level during the non-BIST period.
- (233) Next, a description proceeds with focus on the driver chip **420**.
- (234) The logic circuit **421** includes, as functional blocks associated with the self-test circuit B, for example, a logic block **421***a*, a pulse receiver **421***b*, a logic block **421***c*, an AND gate **421***d*, and an oscillator **421***e*.
- (235) The logic block **421***a* transmits the detection results (i.e., an overvoltage detection signal OV2 and an undervoltage detection signal UV2) from the UVLO/OVLO circuit 422 via the transformers TR1 and TR2 to the logic block 411a. For example, when an overvoltage or undervoltage is detected, the logic block **421***a* suspends the generation of pulse signals **421***a***1** and S421a2 both (hence the driving of the transformers TR1 and TR2 both). By detecting suspension of the generation of pulse signals **421***a***1** and S**421***a***2** both (hence the driving of the transformers TR**1** and TR2 both), the logic block **411***a* recognizes detection of an undervoltage or overvoltage in the logic block **421***a*. On the other hand, when detection of an overvoltage or undervoltage is canceled (when neither is detected), the logic block **421***a* drives the transformer TR**1** or TR**2** by using the pulse signal **421***a***1** or **S421***a***2**. For example, when the gate signal (OUTH) for the power transistor is at high level, the transformer TR1 is driven by use of the pulse signal **421***a***1** and, when the same gate signal (OUTH) is at low level, the transformer TR2 is driven by use of the pulse signal **421***a***2**. (236) According to the pulse signal S**411***c* (a self-test instruction to the driver chip **420**) received via the transformer TR3, the pulse receiver **421***b* generates a secondary-side self-test signal BIST2. (237) The logic block **421***c* transmits the results of overheat and short-circuit detection (i.e., an overheat detection signal OT and a short detection signal SC) via the transformer TR4 to the logic block **411***d*. For example, when overheating or a short circuit is detected, the logic block **421***c* drives the transformer TR**4** by using a pulse signal S**421***c*.
- (238) Receiving the overvoltage detection signal OV2, the undervoltage detection signal UV2, the overheat detection signal OT, and the short detection signal SC, the AND gate **421***d* generates an AND signal S**421***d*. Thus, when at least one of those four signals is at low level (the logic level indicating no fault being detected), the AND signal S**421***d* is at low level and, when those signals are all at high level (the logic level indicating a fault being detected), the AND signal S**421***d* is at high level.
- (239) When the AND signal S**421***d* rises to high level, the oscillator **421***e* transmits the pulse signal S**421***e* (which is the self-test result to be delivered to the controller chip **410**; e.g., 10 MHz, three clocks) via the transformer TR**5** to the logic circuit **411**.
- (240) The UVLO/OVLO circuit **422** is among the targets of the testing by the self-test circuit B, and includes comparators **422***a* and **422***b*. The comparators **423** and **424** too are among the targets of the testing by the self-test circuit B.
- (241) The comparator **422***a* generates the overvoltage detection signal OV2 by comparing a monitoring target voltage (DIV21 or VCC2), which is fed to the non-inverting input terminal (+) of the comparator **422***a*, with an overvoltage detection threshold value, which is fed to the inverting input terminal (–) of the comparator **422***a*. The overvoltage detection signal OV2 is at high level (the logic level indicating faulty condition) when the monitoring target voltage is higher than the overvoltage detection threshold value, and is at low level (the logic level indicating normal condition) when the monitoring target voltage is lower than the overvoltage detection threshold value.
- (242) The comparator **422***b* generates the undervoltage detection signal UV**2** by comparing a monitoring target voltage (DIV**22** or GND**2**), which is fed to the inverting input terminal (–) of the comparator **422***b*, with an undervoltage detection threshold value, which is fed to the non-inverting input terminal (+) of the comparator **422***b*. The undervoltage detection signal UV**2** is at high level (the logic level indicating faulty condition) when the monitoring target voltage is lower than the undervoltage detection threshold value, and is at low level (the logic level indicating normal

condition) when the monitoring target voltage is higher than the undervoltage detection threshold value.

(243) The comparator **423** generates the overheat detection signal OT by comparing a monitoring target voltage (TO\_VH or GND2), which is fed to the inverting input terminal (–) of the comparator **423**, with an overheat detection threshold value, which is fed to the non-inverting input terminal (+) of the comparator **423**. The overheat detection signal OT is at high level (the logic level indicating faulty condition) when the monitoring target voltage is lower than the overheat detection threshold value, and is at low level (the logic level indicating faulty condition) when the monitoring target voltage is higher than the overheat detection threshold value. (244) The comparator **424** generates the short detection signal SC by comparing a monitoring target voltage (SCPIN or VREG), which is fed to the non-inverting input terminal (+) of the

comparator **424**, with a short detection threshold value, which is fed to the inverting input terminal (+) of the comparator **424**. The short detection signal SC is at high level (the logic level indicating faulty condition) when the monitoring target voltage is higher than the short detection threshold value, and is at low level (the logic level indicating normal condition) when the monitoring target voltage is lower than the short detection threshold value.

(245) The switch SW21 is connected between an application terminal for a division voltage DIV21 (a division voltage of the supply voltage VCC2) and the non-inverting input terminal (+) of the comparator 422a. The switch SW21 is off during the BIST period, and is on during the non-BIST period. On the other hand, the switch SW22 is connected between an application terminal for the supply voltage VCC2 and the non-inverting input terminal (+) of the comparator 422a. The switch SW22 is on during the BIST period, and is off during the non-BIST period. Thus, the non-inverting input terminal (+) of the comparator 422a is fed with, as the monitoring target voltage mentioned above, the division voltage DIV21 during the non-BIST period and the supply voltage VCC2 during the BIST period.

(246) The switch SW23 is connected between an application terminal for a division voltage DIV22 (a division voltage of the supply voltage VCC2) and the inverting input terminal (–) of the comparator 422b. The switch SW23 is off during the BIST period, and is on during the non-BIST period. On the other hand, the switch SW24 is connected between an application terminal for the ground voltage GND2 and the inverting input terminal (–) of the comparator 422b. The switch SW24 is on during the BIST period, and is off during the non-BIST period. Thus, the inverting input terminal (–) of the comparator 422b is fed with, as the monitoring target voltage mentioned above, the division voltage DIV22 during the non-BIST period and the ground voltage GND2 during the BIST period.

(247) The switch SW25 is connected between an application terminal for a short detection voltage SCPIN (the terminal voltage at the short detection terminal SCPIN) and the non-inverting input terminal (+) of the comparator 424. The switch SW25 is off during the BIST period, and is off during the non-BIST period. On the other hand, the switch SW26 is connected between an application terminal for an internal voltage VREG and the non-inverting input terminal (+) of the comparator 424. The switch SW24 is on during the BIST period, and is off during the non-BIST period. Thus, the non-inverting input terminal (+) of the comparator 424 is fed with, as the monitoring target voltage mentioned above, the short detection voltage SCPIN during the non-BIST period and the internal voltage VREG during the BIST period. Moreover, during the BIST period, the NMOSFET 427 is off.

(248) The switch SW27 is connected between an application terminal for an overheat detection voltage TO\_VH (the terminal voltage at the overheat/load power fault detection terminal TO\_VH) and the inverting input terminal (–) of the comparator 423. The switch SW27 is off during the BIST period and is on during the non-BIST period. On the other hand, the switch SW27 is connected between an application terminal for the ground voltage GND2 and the inverting input terminal (–) of the comparator 423. The switch SW27 is on during the BIST period and is off

- during the non-BIST period. Thus, the inverting input terminal (–) of the comparator **423** is fed with, as the monitoring target voltage mentioned above, the overheat detection voltage TO\_VH during the non-BIST period and the ground voltage GND**2** during the BIST period. (249) The switches SW**21** to SW**28** mentioned above are each turned on and off according to the
- secondary-side self-test signal BIST2. For example, the secondary-side self-test signal BIST2 is at low level during the BIST period, and is at high level during the non-BIST period.
- (250) The self-test circuit B described above takes as the targets of its testing not only the UVLO/OVLO circuit **412** (comparators **412***a* and **412***b*), the UVLO/OVLO circuit **422** (comparators **422***a* and **422***b*), the overheat detection circuit (comparator **423**), and the short detection circuit (comparator **424**) but also a first signal transmission path (the transformers TR1 and TR2 for RDY output as well as the transformer TR4 for FLT output) across which fault detection results in the driver chip **420** are transmitted to the controller chip **410**, and can check whether those functional blocks are each operating normally.
- (251) For example, the testing of whether the comparators **412***a* and **412***b*, the comparators **422***a* and **422***b*, and the comparators **423** and **424** are operating normally can be achieved by feeding each of them with, as the monitoring target voltage fed to them, a test voltage (e.g., the supply voltage VCC1 or VCC2, the ground voltage GND1 or GND2, or the internal voltage VREG) that falls outside the normal input and checking whether the corresponding fault detection signal (OV1/UV1, OV2/UV2, SC, or OT) is at high level (the logic level indicating a fault being detected).
- (252) On the other hand, the testing of whether the first signal transmission path (the transformers TR1 and TR2 for RDY output and the transformer TR4 for FLY output) is operating normally can be achieved by checking whether the logic blocks **411***a* and **411***d* keep the ready signal RDY and the fault signal FLT at low level (the logic level indicating a fault being detected), in other words, by checking whether the gate signals S**411***a* and S**411***d* are kept at high level.
- (253) If all of the testing targets mentioned above are operating normally, the five signals (S**411***a*, S**411***e*, S**411***f*, OV**1**, and UV**1**) fed to the NAND gate **411***g* are all at high level (the logic level indicating a fault being detected), and thus the NAND signal S**411***g* is at low level. Accordingly, when the self-test on signal BISTON is raised to high level, the NMOSFET **415** turns off, leaving the self-test output signal BISTOUT at a high impedance (the logic level indicating the self-test result being OK).
- (254) By contrast, if at least one of the testing targets mentioned above is not operating normally, at least one of the five signals (S411a, S411e, S411f, OV1, and UV1) fed to the NAND gate 411g is at low level (the logic level indicating no fault being detected), and thus the NAND signal S411g is at high level. Accordingly, when the self-test on signal BISTON is raised to high level, the NMOSFET 415 turns on, leaving the self-test output signal BISTOUT at low level (the logic level indicating the self-test result being NG).
- (255) As described above, the signal transmission device **400** of this configuration example includes: a first fault detection circuit (a UVLO/OVLO circuit **412**) configured to detect a fault in a controller chip **410** provided in a primary circuit system **400***p*; a second fault detection circuit (a UVLO/OVLO circuit **422**, a comparator **423** for overheat detection, and a comparator **424** for short-circuit detection) configured to detect a fault in a driver chip **420** provided in a secondary circuit system **400**s; a first signal transmission path (TR1, TR2, TR4) configured to transmit a detection result (OV2, UV2, OT, and SC) of the second fault detection circuit from the secondary circuit system **400**s to the primary circuit system **400**p while isolating between the primary and secondary circuit systems **400**p and **400**s; and a self-test circuit B configured to perform a self-test on each of the first fault detection circuit (**412**), the second fault circuit (**422**, **423**, and **424**), and the first signal transmission path (TR1, TR2, and TR4).
- (256) The self-test circuit B includes a second signal transmission path (**421***d*, **421***e*, and TR**5**) configured to transmit a self-test result of the second fault detection circuit (**422**, **423**, and **424**)

- from the driver chip 420 in the secondary circuit system 400s to the controller chip 410 in the primary circuit system 400p while isolating between the controller chip 410 in the primary circuit system 400p and the driver chip 420 in the secondary circuit system 400s.
- (257) In terms of what is shown in FIG. **12**, preferably, the second signal transmission path is configured to transmit the fault detection results (OV2, UV, OT, and SC) in the driver chip **420** in the form of a single pulse signal S**421***e* by using an AND gate **421***d*, an oscillator **421***e*, and a transformer TR**5**.
- (258) <Self-Test Operation>
- (259) FIG. **13** is a diagram showing a first example (at power start-up) of self-test operation, depicting, from top down, the supply voltages VCC**1** and VCC**2**, the ready signal RDY, the fault signal FLT, the enable signal ENA, the input pulse signal INA, the output pulse signal OUT**1** (corresponding to the output pulse signal OUT**1**H mentioned previously), the self-test on signal BISTON, the self-test output signal BISTOUT, and an internal BIST signal BISTINT (a logic signal generated within the logic circuit **411** for the setting of a total self-test period).
- (260) After power start-up, when at time point t**11** the UVLO on each of the supply voltages VCC**1** and VCC**2** is canceled and the ready signal RDY rises from low level to high level (into a state where the ready signal RDY is at a high impedance), the internal BIST signal BISTINT rises to high level, and self-test operation is started.
- (261) At this point, the switches SW11 and SW13 and the switches SW21, SW23, SW25, and SW27 are off, and the switches SW12 and SW14 and the switches SW22, SW24, SW26, and SW28 are on.
- (262) That is, the comparators **412***a* and **412***b*, the comparators **422***a* and **422***b*, and the comparators **423** and **424** are each fed with, as the monitoring target voltage to be fed to them, a test voltage that falls outside the normal input range (e.g., the supply voltage VCC1 or VCC2, or the ground voltage GND1 or GND2, or the internal voltage VREG).
- (263) Incidentally, the internal BIST signal BISTINT can be a signal that does not depend on the enable signal ENA or the like but that only depends on a rising edge in the ready signal RDY. The high-level period of the internal BIST signal BISTINT (corresponding to the total self-test period) can be previously set in an internal timer. This configuration eliminates the need for a completion flag for self-test operation.
- (264) During self-test operation, the input pulse signals INA and INB and the enable signal ENA can be kept disabled. Specifically, during self-test operation, the output pulse signal OUT1 (corresponding to OUT1H and OUT1L mentioned previously) can be fixed at low level so that the power transistor remains in the off state.
- (265) Likewise, during self-test operation, the self-test on signal BISTON (hence the self-test output signal BISTOUT) can be kept disabled. For example, the self-test on signal BISTON can be masked. Then, even if, during self-test operation, the self-test on signal BISTON is raised to high level, the self-test output signal BISTOUT remains fixed at low level.
- (266) Moreover, during self-test operation, the ready signal RDY and the fault signal FLT are both not fixed but have logic levels according to the internal status of the signal transmission device **400**. This permits a check, from outside the device, of whether self-test operation is being performed.
- (267) When at time point t**12** a predetermined period T**1** (e.g., 150 μs at the maximum) elapses after the start of self-test operation (time point t**11**), the switches SW**11** and SW**13** and the switches SW**21**, SW**23**, SW**25**, and SW**27** are turned on, and the switches SW**12** and SW**14** and the switches SW**22**, SW**24**, SW**26**, and SW**28** are turned off.
- (268) That is, the comparators **412***a* and **412***b*, the comparators **422***a* and **422***b*, and the comparators **423** and **424** are fed with the monitoring target voltages that they are inherently designed to be fed with (the division voltages DIV**11** and DIV**12**, the division voltages DIV**21** an DIV**22**, the overheat detection voltage TO\_VH, and the short detection voltage SCPIN).

- (269) At this point, the ready signal RDY rises to high level; to prevent self-test operation from being started anew, during the high-level period of the internal BIST signal BISTINT, a rising edge in the ready signal RDY can be ignored. In other words, even if during self-test operation RDY turns from L to HiZ, the internal timer that counts the high-level period of the internal BIST signal BISTINT is not reset.
- (270) After that, when at time point t13 a predetermined period T2 (e.g., 250  $\mu$ s at the maximum) elapses after the above-mentioned switching (time point t12), the internal BIST signal BISTINT falls to low level, and the above-mentioned sequence of self-test operation is ended. Thereafter, the input pulse signals INA and INB, the enable signal ENA, and the self-test on signal BISTON are all enabled.
- (271) For example, when with a predetermined timing the self-test on signal BISTON is raised to high level, then after a predetermined period T3 elapses, the self-test result at that time point is latched and is output as the self-test output signal BISTOUT. Here, if the self-test result is NG, BISTOUT=L (broken line) and, if the self-test result is OK, BISTOUT=HiZ (solid line). The latching of the self-test output signal BISTOUT can be reset at a falling edge in the ready signal RDY.
- (272) Incidentally, if the comparator **412***b* or **422***b* is faulty and, even after power start-up, the ready signal RDY does not rise to high level, self-test operation cannot be started. Even so, the condition that, even after power start-up, the ready signal RDY remains at low level indicates some fault in the signal transmission device **400**. Thus, an inability to start self-test operation does not pose any serious problem.
- (273) FIG. **14** is a diagram showing a second example (at transition from UV**2** detection to fault release) of self-test operation, depicting, like FIG. **13** referred to previously, from top down, the supply voltages VCC**1** and VCC**2**, the ready signal RDY, the fault signal FLT, the enable signal ENA, the input pulse signal INA, the output pulse signal OUT**1** (corresponding to the output pulse signal OUT**1**H mentioned previously), the self-test on signal BISTON, the self-test output signal BISTOUT, and an internal BIST signal BISTINT.
- (274) As shown in the diagram, the self-test operation described above is performed not only at power start-up (FIG. **13**) but also, for example, in a case where, after UVLO is detected in the supply voltage VCC**2** at time point t**20**, UVLO is canceled at time point t**21**. The self-test operation after time point t**21** is the same as that after time point t**11** in FIG. **13**, and thus no overlapping description will be repeated.
- (275) < Timing Restricting Condition>
- (276) FIG. **15** is a diagram showing timing restricting conditions with respect to the signals relevant to self-test operation, depicting, from top down, the ready signal RDY, the fault signal FLT, the primary-side self-test signal BIST**1**, the driving pulses for the transformer, the secondary-side self-test signal BIST**2**, and the internal BIST signal BISTINT.
- (277) In the diagram, the logic levels of the internal BIST signal BISTINT are reversed compared with those in FIGS. **13** and **14**. Like this, there is no restrictions on the logic levels of various signals including the internal BIST signal BISTINT.
- (278) For the ready signal RDY and the fault signal FLT, hatched regions indicate where their logic levels change as self-test operation proceeds.
- (279) First, periods Ta, Te, Tf, and Tg shown in the diagram will be described. Period Ta, that is, the period after the ready signal RDY rises to high level at time point t**31** until the secondary-side self-test signal BIST**2** falls to low level at time point t**32**, corresponds to a period in which a self-test instruction is transmitted from the primary circuit system **400***p* to the primary circuit system **400***p*.
- (280) Period Td, that is, the period from time point t31 to time point t34 over which the primary-side self-test signal BIST1 is kept at low level, corresponds to a self-test period (typically 70  $\mu$ s) with respect to a first fault detection circuit (e.g., the UVLO/OVLO circuit t31).

- (281) Period Te, that is, the period from time point t32 to time point t33 over which the secondary-side self-test signal BIST2 is kept at low level, corresponds to a self-test period (typically 30  $\mu$ s) with respect to a second fault detection circuit (e.g., the UVLO/OVLO circuit **422**, the comparator **423** for overheat detection, and the comparator **424** for short-circuit detection).
- (282) Period Tf, that is, the period after the secondary-side self-test signal BIST2 rises to high level at time point t33 until the driver chip 420 is restored to normal operation, corresponds to a protection retention period (typically 70  $\mu$ s) after fault detection cancellation with respect to the secondary circuit system 400s.
- (283) Period Tg, that is, the period from time point t31 to time point t36 over which the internal BIST signal BISTINT is kept at low level, corresponds to the total self-test period (typically 200  $\mu$ s).
- (284) Here, as a first timing restricting condition, it is preferable that periods Ta, Te, Tf, and Tg be set such that the maximum value of Ta+Te+Tf is shorter than the minimum value of Tg.
- (285) Assuming that, though not shown in the diagram, the fault detection masking period (noise filtering period) of the second fault detection circuit (e.g., the UVLO/OVLO circuit **422**, the comparator **423** for overheat detection, and the comparator **424** for short-circuit detection) is Tb and the self-test result transmission period from the secondary circuit system **400**s to the primary circuit system **400**p is Tc, then as a second timing restricting condition, it is preferable that periods Ta, Tb, Tc, and Td be set such that the maximum value of Ta+Tb+Tc is shorter than the minimum value of Td.
- (286) Further, as a third timing restricting condition, it is preferable that periods Tb and Te be set such that the maximum value of Tb is shorter than the minimum value of Te.
- (287) < Means for Transmitting a BIST Instruction to the Secondary Circuit System>
- (288) FIG. **16** is a diagram showing a scheme, according to a first embodiment (pulse number discrimination), for transmitting a self-test instruction (an instruction to start self-test operation in the secondary circuit system **400**s, hereinafter also referred to as a BIST instruction) from the primary circuit system **400**p to the secondary circuit system **400**s.
- (289) Prior to a description of BIST instruction transmission schemes in the self-test circuit B, a brief description will be given of an isolated signal transmission circuit C as a principal functional block in the signal transmission device **400**.
- (290) The isolated signal transmission circuit C transmits a pulse signal from a primary circuit system **400***p* to a secondary circuit system **400***s* via transformers TR**11** and TR**12**, which are integrated in the transformer chip **430**, while isolating between the primary and secondary circuit systems **400***p* and **400***s*. In terms of what is shown in FIG. **16**, the isolated signal transmission circuit C transmits an input pulse signal IN (e.g., corresponding to the input pulse signal INA mentioned previously) to the primary circuit system **400***p* as an output pulse signal OUT (e.g., corresponding to the output pulse signal OUT**1**H mentioned previously) from the secondary circuit system **400***s*.
- (291) For example, the isolated signal transmission circuit C includes a pulse transmitter **411***x*, a pulse receiver **421***x*, transformers TR**11** and TR**12**, and buffers BUF**1** and BUF**2**.
- (292) The pulse transmitter **411***x* pulse-drives one of transmission pulse signals S**411** and S**412** according to the logic level of the input pulse signal IN. For example, when indicating that the input pulse signal IN is at high level, the pulse transmission circuit **411***x* pulse-drives (outputs a single or a plurality of pulses in) a transmission pulse signal S**411**, which is fed to the primary winding of the transformer TR**11**; when indicating that the input pulse signal IN is at low level, the pulse transmission circuit **211** pulse-drives a transmission pulse signal S**412**, which is fed to the primary winding of the transformer TR**12**.
- (293) For example, it is assumed that, when pulse-driving either of the transmission pulse signals S**411** and S**412**, the pulse transmitter **411***x* generates seven pulses in it at 10 MHz.
- (294) The pulse transmitter **411***x* is one of the functional blocks included in the logic circuit **411**,

and is integrated in the controller chip **410** in the primary circuit system **400***p*.

- (295) According to reception pulse signals S421 and S422 fed from the transformers TR11 and TR12 via the buffers BUF1 and BUF2 respectively, the pulse receiver 421x generates an output pulse signal OUT. For example, on detecting an induced pulse in the reception pulse signal S421 that appears in the secondary winding of the transformer TR11 as a result of the transmission pulse signal S411 being pulse-driven, the pulse receiver 421x erases the output pulse signal OUT to high level. On the other hand, on detecting an induced pulse in the reception pulse signal S422 that appears in the secondary winding of the transformer TR12 as a result of the transmission pulse signal S412 being pulse-driven, the pulse receiver 421x drops the output pulse signal OUT to low level. Thus, according to the logic level of the input pulse signal IN, the output pulse signal OUT switches its logic level.
- (296) The pulse receiver **421***x* is one of the functional blocks included in the logic circuit **421** mentioned previously, and is integrated in the driver chip **420** in the secondary circuit system **400***s*. (297) According to the transmission pulse signal S**411** fed to its primary winding, the transformer TR**11** outputs from its secondary winding the reception pulse signal S**421**. On the other hand, according to the transmission pulse signal S**412** fed to its primary winding, the transformer TR**12** outputs from its secondary winding the reception pulse signal S**422**.
- (298) The transformers TR11 and TR12 are both integrated in the transformer chip **430**. The transformer chip **430**, while isolating between the controller chip **410** and the driver chip **420** with the transformers TR11 and TR12, transmits the transmission pulse signals S**411** and S**412** fed from the pulse transmitter **411***x* to, as the reception pulse signals S**421** and S**422** respectively, to the pulse receiver **421***x*.
- (299) In this way, owing to the characteristics of spiral coils used in isolated communication, the input pulse signal IN is split into two transmission pulse signals S**411** and S**412** (corresponding to a rise signal and a fall signal) to be transmitted via the two transformers TR**11** and TR**12** from the primary circuit system **400***p* to the secondary circuit system **400***s*.
- (300) Here, preferably, the self-test circuit B is configured to share part of the isolated signal transmission circuit C as a means for transmitting a BIST instruction from the primary circuit system **400***p* to the secondary circuit system **400***s*, more specifically, to share, as the transformer TR**3** in FIG. **12**, the transformer TR**12** in the isolated signal transmission circuit C (the transformer for transmitting a gate-off signal for the power transistor).
- (301) In terms of what is shown in FIG. **16**, in the self-test circuit B of this configuration example, when the edge detector **411***b* detects a falling edge in the gate signal S**411***a*, the pulse transmitter **411***c* pulse-drives the transmission pulse signal S**412** fed to the primary winding of the transformer TR**12** (corresponding to the transformer TR**3**), and thereby transmits a BIST instruction to the secondary circuit system **400**s. On the other hand, by receiving the reception pulse signal S**422** transmitted via the transformer TR**12** (corresponding to the transformer TR**3**), the pulse receiver **421***b* generates the secondary-side self-test signal BIST**2**.
- (302) This configuration eliminates the need for a dedicated signal transmission path (a separate transformer), and thus helps achieve size reduction in the transformer chip **430** (hence the signal transmission device **400** as a whole).
- (303) Meanwhile, sharing the transformer TR**12** in the isolated signal transmission circuit C as described above necessitates discriminating whether the reception pulse signal S**422** transmitted via the transformer TR**12** is the gate-off signal for the power transistor or a BIST instruction.
- (304) Accordingly, the self-test circuit B (in particular, the pulse transmitter **411***c*), when transmitting a BIST instruction from the primary circuit system **400***p* to the secondary circuit system **400**s, drives the transmission pulse signal S**412**, which inherently functions as the gate-off signal for the power transistor, with a different number of pulses than usually, thereby achieving signal discrimination based on a difference in the number of pulses.
- (305) For example, when turning off the power transistor, the pulse transmitter **411***x* in the isolated

- signal transmission circuit C generates seven pulses at 10 MHz in the transmission pulse signal S**412**. By contrast, when transmitting a BIST instruction, the pulse transmitter **411***c* in the self-test circuit B generates 15 pulses at 10 MHz in the transmission pulse signal S**412**.
- (306) Accordingly, for example, the pulse receiver **421***b* in the self-test circuit B can count the number of pulses in the reception pulse signal S**422** with a counter b**10** so that, if the number of pulses in the reception pulse signal S**422** is eight or more (e.g., eleven), it can recognize the reception pulse signal S**422** as a BIST instruction and generates the secondary-side self-test signal BIST**2**. Even if 11 pulses are sufficient for recognition of a BIST instruction, generating 15 pulses helps secure redundancy in case of missing pulses.
- (307) After recognizing a BIST instruction, the pulse receiver **421**b can keep the driver chip **420** in a BIST mode for a predetermined period (corresponding to period Te in FIG. **15**; 35  $\mu$ m at the maximum, 20  $\mu$ s at the minimum) and then, after the lapse of the predetermined period, terminate the BIST mode. This configuration eliminates the need to receive a BIST mode termination signal from the controller chip **410**.
- (308) During the transmission of a BIST instruction, as during the gate-off period of the power transistor, the transmission pulse signal S**412** is pulse-driven. Accordingly, the pulse receiver **421***x* in the isolated signal transmission circuit C drops the output pulse signal OUT to low level to keep the power transistor off. This prevents malfunctioning of the motor **4** during a self-test by the signal transmission device **400**.
- (309) Though not specifically shown in FIG. **16**, as a means for preventing malfunctioning ascribable to common mode noise, a noise mask circuit may be built in the pulse receivers **421***x* and **421***b*. Moreover, as a means for suppressing logic corruption in the counter b**10**, an RC filter for suppressing variation of the logic power can be built in the pulse receiver **421***b*.
- (310) In normal operation of the signal transmission device **400**, the input pulse signal IN may repeatedly sway between high and low levels. In that case, every falling edge in the input pulse signal IN causes seven pulses to appear in the reception pulse signal S**422**. Thus, cumulatively counting such consecutive pulses may lead to erroneous recognition of a BIST instruction. To prevent that, preferably, the counter b**10** in the UVLO/OVLO circuit **422** is reset every time pulses are generated in the transmission pulse signal S**411** (hence the reception pulse signal S**421**).
- (311) What needs to be taken into account is that the pulse transmitter **411***x* in the isolated signal transmission circuit C may be provided with a function of detecting disagreement between the input pulse signal IN and the output pulse signal OUT and repeating the pulse-driving of the transmission pulse signal S**411** or S**412**. In that case, for example, if while the input pulse signal IN is at low level the output pulse signal OUT remains at high level, the transmission pulse signal S**412** may be pulse-driven with 11 or more consecutive pulses (seven pulses repeated n times). Thus, with the BIST instruction transmission scheme according to the first example, which achieves signal discrimination based on a difference in the number of pulses, even if the counter
- (312) Proposed below will be another BIST instruction transmission scheme (according to a second embodiment) that is free from the inconveniences mentioned above.

**b10** is reset as described above, a BIST instruction may be recognized erroneously.

- (313) FIG. **17** is a diagram showing a scheme, according to a second embodiment (pulse period discrimination), for transmitting a BIST instruction from the primary circuit system **400***p* to the secondary circuit system **400**s. In the signal transmission device **400** according to this embodiment, the self-test circuit B (in particular, the pulse transmitter **411***c*), when transmitting a BIST instruction from the primary circuit system **400***p* to the secondary circuit system **400**s, drives the transmission pulse signal S**412**, which inherently functions as the gate-off signal for the power transistor, with a different pulse period than in ordinary operation, thereby achieving signal discrimination based on a difference in the pulse period.
- (314) For example, as described previously, when turning off the power transistor, the pulse transmitter **411**x generates seven pulses at 10 MHz (period T=0.1  $\mu$ s) in the transmission pulse

- signal S**412**. By contrast, when transmitting a BIST instruction, the pulse transmitter **411**c in the self-test circuit B generates seven pulses at 1 MHz (period T=1  $\mu$ s) in the transmission pulse signal S**412**.
- (315) The pulse receiver **421***b* in the self-test circuit B includes, for example, an upper-limit period checker b**11**, a lower-limit period checker b**12**, an inverter b**13**, an AND gate b**14**, a counter b**15**, and a latch b**16**.
- (316) The upper-limit period checker b**11** outputs an internal signal Sb**1** for confirming that the pulse period T of the reception pulse signal S**422** is shorter than a upper-limit period TH (e.g., TH=1.5  $\mu$ m). The internal signal Sb**1**, for example, turns to high level when a pulse is generated in the reception pulse signal S**422**, and turns to low level when the upper-limit period TH elapses without the next pulse being generated. That is, the internal signal Sb**1** is kept at high level while T<TH, and falls to low level when it turns out that T>TH.
- (317) The lower-limit period checker b12 outputs an internal signal Sb2 for confirming that the pulse period T of the reception pulse signal S422 is longer than a lower-limit period TL (e.g., TL=0.5  $\mu$ m). The internal signal Sb2, for example, turns to low level when a pulse is generated in the reception pulse signal S422, and turns to high level when the lower-limit period TL elapses without the next pulse being generated. That is, the internal signal Sb2 is kept at low level while T<TL, and rises to high level when it turns out that T>TL. In other words, when T>TL, the internal signal Sb2 is pulse-driven at the pulse period T.
- (318) The inverter b**13** inverts the logic level of the reception pulse signal S**421** (corresponding to the gate-on signal), and thereby generates an internal signal Sb**3**. Accordingly, the internal signal Sb**3** is at low level when the reception pulse signal S**421** is at high level, and is high level when the reception pulse signal S**421** is at low level.
- (319) The AND gate b**14** performs an AND operation between the internal signals Sb**1** and Sb**3**, and thereby generates an internal signal Sb**4**. Accordingly, the internal signal Sb**4** is at low level when at least one of the internal signals Sb**1** and Sb**3** is at low level, and is at high level when the internal signals Sb**1** and Sb**3** are both at high level. That is, the internal signal Sb**4** is at low level when the pulse period T of the reception pulse signal S**422** is longer than the upper-limit period TH, or when a pulse is generated in the reception pulse signal S**421**.
- (320) The counter b**15** counts the number of pulses in the internal signal Sb**2**, and thereby generates the internal signal Sb**4**. For example, when the number of pulses in the internal signal Sb**2** reaches a predetermined threshold value (e.g., three), the counter b**15** raises an internal signal Sb**5** to high level. Incidentally, the count value of the counter b**15** (i.e., the number of pulses in the internal signal Sb**2**) is reset to zero when the internal signal Sb**4** is dropped to low level.
- (321) The latch b**16** receives the internal signal Sb**5** and generates the secondary-side self-test signal BIST**2**. More specifically, the latch b**16** can, for a predetermined period (corresponding to period Te in FIG. **15**; 35  $\mu$ s at the maximum, 20  $\mu$ s at the minimum) after a rise of the internal signal Sb**5**, keep the secondary-side self-test signal BIST**2** at the logic level that it has in the BIST mode and, at the lapse of the just-mentioned predetermined period, turn the secondary-side self-test signal BIST**2** back to the logic level that it has when the BIST mode is terminated. This configuration eliminates the need to receive a BIST mode termination signal from the controller chip **410**.
- (322) With the pulse receiver **421***b* of this configuration example, it is possible, on receipt of a plurality of (e.g., three or more) pulses in the reception pulse signal S**422** with a pulse period T within a predetermined range (TL<T<TH), to judge that the reception pulse signal S**422** is a BIST instruction and generate the secondary-side self-test signal BIST**2**. Even if three pulses are sufficient for recognition of a BIST instruction, generating seven pulses helps secure redundancy in case of missing pulses.
- (323) During transmission of a BIST instruction, as during the gate-off period of the power transistor, the transmission pulse signal S**412** is pulse-driven. Accordingly, the pulse receiver **421***x*

- in the isolated signal transmission circuit C drops the output pulse signal OUT to low level and thus the power transistor is turned off. This prevent malfunctioning of the motor **4** during a self-test by the signal transmission device **400**.
- (324) Though not specifically shown in FIG. **17**, as a means for preventing malfunctioning ascribable to common mode noise, a noise mask circuit can be built in the pulse receivers **421***x* and **421***b*. Moreover, as a means for suppressing logic corruption in the counter b**15**, an RC filter for suppressing variation of the logic power can be built in the pulse receiver **421***b*. These modifications are similar as in the first example (pulse number discrimination) described previously.
- (325) Moreover, as described previously, in normal operation of the signal transmission device **400**, the input pulse signal IN may repeatedly sway between high and low levels. Here, if the pulse period of the input pulse signal IN is close to the pulse period (e.g., 1 μs) of the transmission pulse signal S**412** generated by the pulse transmitter **411***c* in the self-test circuit B, the pulse period T of the pulses in the reception pulse signal S**422** that appear every falling edge in the input pulse signal IN may apparently fall within the previously mentioned predetermined range (TL<T-TH), leading to erroneous recognition of a BIST instruction. To prevent that, preferably, as in this configuration example, the counter b**15** in the pulse receiver **421***b* is reset every time pulses are generated in the transmission pulse signal S**411** (hence the reception pulse signal S**421**).
- (326) With the BIST instruction transmission scheme according to the second example, which achieves signal discrimination based on a difference in the pulse period, even if the pulse transmitter **411***x* in the isolated signal transmission circuit C is provided with a function of detecting disagreement between the input pulse signal IN and the output pulse signal OUT and repeatedly pulse-driving the transmission pulse signal S**411** or S**412**, there is no possibility of erroneous recognition of a BIST instruction.
- (327) FIG. **18** is a diagram showing a first example (TL<T<TH) of BIST instruction transmission operation according to the second embodiment, depicting, from top down, the reception pulse signal S**422**, the internal signals Sb**1**, Sb**2**, and Sb**5**, and the secondary-side self-test signal BIST**2**. (328) In the diagram, the logic levels of the secondary-side self-test signal BIST**2** are reversed compared with those in FIG. **15**. Like this, there is no restrictions on the logic levels of various signals including the secondary-side self-test signal BIST**2**.
- (329) In a case where the pulse period T of the reception pulse signal S422 falls within the predetermined range (TL<T<TH), while the internal signal Sb1 is kept at high level, consecutive pulses are generated in the internal signal Sb2. Meanwhile the counter b15 keeps counting the number of pulses in the internal signal Sb2 without being reset and, when the count value reaches a predetermined threshold value (in the diagram, three), raises the internal signal Sb5 to high level. As a result, the secondary-side self-test signal BIST2 turns to high level and, for period Te, self-test operation is performed in the driver chip 420. After pulses cease to be generated in the reception pulse signal S422, when the upper-limit period TH elapses, the internal signal Sb1 falls to low level and the counter b15 is reset; thus the internal signal Sb5 too falls to low level.
- (330) FIG. **19** is a diagram showing a second example (T<TL) of BIST instruction transmission operation according to the second embodiment, depicting, like FIG. **18** referred to previously, from top down, the reception pulse signal S**422**, the internal signals Sb**1**, Sb**2**, and Sb**5**, and the secondary-side self-test signal BIST**2**.
- (331) The second example shown there deals with a case where the pulse period T of the reception pulse signal S422 is short (e.g., a case where the usual gate-off signal is being transmitted). In this case, the internal signal Sb2 does not rise to high level (no pulses are generated), and thus the count value of the counter b15 does not reach the predetermined threshold value. As a result, the secondary-side self-test signal BIST is kept at low level; thus the driver chip 420 does not switch to the BIST mode. Incidentally, after pulses cease to be generated in the reception pulse signal S422, when the lower-limit period TL elapses, the internal signal Sb2 rises to high level, and the count

- value is incremented by one. With no delay thereafter, the internal signal Sb1 falls to low level, and the counter b15 is reset; thus the internal signal Sb5 does not rise to high level.
- (332) FIG. **20** is a diagram showing a third example (T>TH) of BIST instruction transmission operation according to the second embodiment, depicting, like FIGS. **18** and **19** referred to previously, from top down, the reception pulse signal S**22**, the internal signals Sb**1**, Sb**2**, and Sb**5**, and the secondary-side self-test signal BIST**2**.
- (333) The third example shown there deals with a case where the pulse period T of the reception pulse signal S422 is short (e.g., a case where it is mixed periodically with noise of 0.1 MHz). In this case, every time a pulse is generated in the reception pulse signal S422, the internal signal Sb2 rises to high level and the count value is incremented by one. However, before the next pulse is generated, the upper-limit period TH elapses and the internal signal Sb1 falls to low level; thus the internal signal Sb5 does not rise the high level. As a result, the secondary-side self-test signal BIST is kept at low level, and thus the driver chip 420 does not switch to the BIST mode.
- (334) < Application to Vehicles>
- (335) FIG. **21** is a diagram showing the exterior appearance of a vehicle that incorporates an electronic device. The vehicle X**10** of this configuration example incorporates electronic devices X**11** to X**18** that operate by being supplied with electric power from an unillustrated battery. (336) The vehicle X**10** can be an engine vehicle or an electric vehicle (an xEV such as a BEV [battery electric vehicle], HEV [hybrid electric vehicle], PHEV/PHV [plug-in hybrid electric vehicle/plug-in hybrid vehicle], or FCEV/FCV [fuel cell electric vehicle/fuel cell vehicle]). (337) For the sake of convenience, in the diagram, the electronic devices X**11** to X**18** may be shown at places different from where they are actually arranged.
- (338) The electronic device X11 is an electronic control unit that performs control with respect to an engine (injection control, electronic throttle control, idling control, oxygen sensor heater control, automatic cruise control, etc.), or an electronic control unit that performs control with respect to a motor (torque control, electric power regeneration control, etc.).
- (339) The electronic device X12 is a lamp control unit that controls the lighting and extinguishing of HIDs (high-intensity discharged lamps), DRLs (daytime running lamps), and the like.
- (340) The electronic device X**13** is a transmission control unit that performs control with respect to a transmission.
- (341) The electronic device X**14** is a movement control unit that performs control with respect to the movement of the vehicle X**10** (ABS [anti-lock brake system] control, EPS [electric power steering] control, electronic suspension control, and the like).
- (342) The electronic device X**15** is a security control unit that drives and controls door locks, burglar alarms, and the like.
- (343) The electronic device X**16** comprises electronic devices incorporated in the vehicle X**10** as standard or manufacturer-fitted equipment at the stage of factory shipment, such as wipers, power side mirrors, power windows, dampers (shock absorbers), a power sun roof, and power seats. (344) The electronic device X**17** comprises electronic devices fitted to the vehicle X**10** optionally
- as user-fitted equipment, such as A/V (audio/visual) equipment, a car navigation system, and an ETC (electronic toll control system).
- (345) The electronic device X18 comprises electronic devices provided with high-withstand-voltage motors, such as a vehicle-mounted blower, an oil pump, a water pump, and a battery cooling fan.
- (346) The electronic devices X**11** to X**18** can be understood as specific examples of the electronic device A described previously. That is, the signal transmission device **400** described previously can be built into any of the electronic devices X**11** to X**18**.
- Overview
- (347) To follow is an overview of the various embodiments described above.
- (348) For example, according to one aspect of what is disclosed herein, a signal transmission

device that transmits a driving signal for a power transistor from a primary circuit system to a secondary circuit system while isolating between the primary and secondary circuit systems includes: a first fault detection circuit configured to detect a fault in the primary circuit system; a second fault detection circuit configured to detect a fault in the secondary circuit system; a first signal transmission path configured to transmit the result of detection by the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems; and a self-test circuit configured to perform a self-test on each of the first fault detection circuit, the second fault detection circuit, and the first signal transmission path. (A first configuration.)

- (349) In the signal transmission device according to the first configuration described above, the self-test circuit may include a second signal transmission path configured to transmit the result of the self-test on the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems. (A second configuration.)
- (350) In the signal transmission device according to the first or second configuration described above, when the self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, the self-test period with respect to the second fault detection circuit is represented by Te, the protection retention period after cancellation of fault detection in the secondary circuit system is represented by Tf, and the total self-test period is represented by Tg, then the maximum value of Ta+Te+Tf may be less than the minimum value of Tg. (A third configuration.)
- (351) In the signal transmission device according to any of the first to third configuration described above, when the self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, the fault detection masking period Tb of the second fault detection circuit is represented by Tb, the self-test result transmission period from the secondary circuit system to the primary circuit system is represented by Tc, and the self-test period with respect to the first fault detection circuit is represented by Td, then the maximum value of Ta+Tb+Tc may be less than the minimum value of Td. (A fourth configuration.)
- (352) In the signal transmission device according to any of the first to fourth configuration described above, when the fault detection masking period Tb of the second fault detection circuit is represented by Tb, and the self-test period with respect to the second fault detection circuit is represented by Te, then the maximum value of Tb may be less than the minimum value of Te. (A fifth configuration.)
- (353) In the signal transmission device according to any of the first to fifth configuration described above, the self-test circuit may be configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a number of pulses different than in ordinary operation. (A sixth configuration.)
- (354) In the signal transmission device according to any of the first to fifth configuration described above, the self-test circuit may be configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a pulse period different than in ordinary operation. (A seventh configuration.)
- (355) In the signal transmission device of any of the first to seventh configurations described above, a first chip having integrated on it the circuit elements of the primary circuit system, a second chip having integrated on it circuit the elements of the secondary circuit system, and a third chip having integrated on it an isolating element configured to isolate between the primary and secondary circuit systems may be sealed in a single package. (An eighth configuration.)
- (356) According to another aspect of what is disclosed herein, an electronic device includes: a power transistor; and a gate driver IC configured to drive a gate of the power transistor. Here, the gate driver IC is the signal transmission device according to any of the first to eighth configurations described above. (A ninth configuration.)

(357) According to yet another aspect of what is disclosed herein, a vehicle includes the electronic device according to the ninth configuration described above. (A tenth configuration.)

Other Modifications

(358) The various technical features disclosed herein may be implemented in any manners other than as in the embodiments described above, and allow for many modifications without departure from the spirit of their technical ingenuity. That is, the embodiments described above should be understood to be in every aspect illustrative and not restrictive, and the technical scope of the present invention is defined not by the description of the embodiments given above but by the appended claims and encompasses any modifications within a scope and sense equivalent to those claims.

### REFERENCE SIGNS LIST

(359)  $\mathbf{1}H(u/v/w)$  high-side gate driver IC  $\mathbf{1}L(u/v/w)$  low-side gate driver IC  $\mathbf{2}H(u/v/w)$  high-side power transistor **2**L(u/v/w) low-side power transistor **3** ECU **4** motor **5** semiconductor device **11**, 11A-11F low-potential terminal 12, 12A-12F high-potential terminal 21, 21A-21D transformer 22 low-potential coil (primary coil) 23 high-potential coil (secondary coil) 24 first inner end 25 first outer end **26** first spiral portion **27** second inner end **28** second outer end **29** second spiral portion 31 first low-potential wiring 32 second low-potential wiring 33 first high-potential wiring 34 second high-potential wiring **41** semiconductor chip **42** first principal surface **43** second principal surface **44**A-**44**D chip side wall **45** first functional device **51** insulation layer **52** insulation principal surface **53**A-**53**D insulation side wall **55** bottom insulation layer **56** top insulation layer 57 interlayer insulation layer 58 first insulation layer 59 second insulation layer 60 second functional device **61** sealing conductor **62** device region **63** outer region **64** sealing plug conductor 65 sealing via conductor 66 first inner region 67 second inner region 71 through wiring 72 lowpotential connection wiring 73 lead wiring 74 first connection plug electrode 75 second connection plug electrode **76** pad plug electrode **77** substrate plug electrode **78** first electrode layer **79** second electrode layer **80** wiring plug electrode **81** high-potential connection wiring **82** pad plug electrode 85 dummy pattern 86 high-potential dummy pattern 87 first high-potential dummy pattern 88 second high-potential dummy pattern **89** first region **90** second region **91** third region **92** first connection part 93 first pattern 94 second pattern 95 third pattern 96 first outer circumferential line 97 second outer circumferential line 98 first middle line 99 first connection line 100 slit 130 separation structure **140** inorganic insulation layer **141** first inorganic insulation layer **142** second inorganic insulation layer 143 low-potential pad opening 144 high-potential pad opening 145 organic insulation layer 146 first part 147 second part 148 low-potential terminal opening 149 highpotential terminal opening **200** signal transmission device **200***p* primary circuit system **200**s secondary circuit system 210 controller chip (first chip) 211 pulse transmission circuit (pulse generator) 212, 213 buffer 220 driver chip (second chip) 221, 222 buffer 223 pulse reception circuit (RS flip-flop) **224** driver **230** transformer chip (third chip) **230***a* first wiring layer (lower layer) 230b second wiring layer (upper layer) 231, 232 transformer 231p, 232p primary coil 231s, 232s secondary coil **300** transformer chip **301** first transformer **302** second transformer **303** third transformer **304** fourth transformer **305** first guard ring **306** second guard ring **400** signal transmission device (isolated gate driver IC) **400***p* primary circuit system **400**s secondary circuit system **410** controller chip **411** logic circuit **411***a* logic block **411***b* edge detector **411***c* pulse transmitter **411***d* logic block **411***e*, **411***f* latch **411***g* NAND gate **411***h* latch **411***i* edge detector **411***j* flip-flop **411***x* pulse transmitter **412** UVLO/OVLO circuit **412***a*, **412***b* comparator **413**, **414**, **415** NMOSFET **420** driver chip **421** logic circuit **421***a* logic block **421***b* pulse receiver **421***c* logic block **421***d* AND gate **421***e* oscillator **421***x* pulse receiver **422** UVLO/OVLO circuit **422***a*, **422***b* comparator 423, 424 comparator 425 PMOSFET 426 NMOSFET 427 NMOSFET (discharge switch) **430** transformer chip a**1**-a**8** pad (corresponding to first current feed pad) b**1**-b**8** pad (corresponding to first voltage measurement pad) b10 counter b11 upper-limit period checker b12 lower-limit period checker b13 inverter b14 AND gate b15 counter b16 latch c1-c4 pad

(corresponding to second current feed pad) d1-d4 pad (corresponding to second voltage measurement pad) e1, e2 pad A electronic device B self-test circuit BUF1, BUF2 Schmitt buffer C isolated signal transmission circuit L1p, L2p primary coil L1s, L2s, L3s, L4s secondary coil SW11-SW14, SW21-SW28 switch T21, T22, T23, T24, T25, T26 external terminal TR1-TR5, TR11, TR12 transformer X first direction X21, X22, X23 internal terminal Y second direction Y21, Y22, Y23 wiring Z normal direction Z21, Z22, Z23 via X10 vehicle X11-X18 electronic device

### **Claims**

- 1. A signal transmission device configured to transmit a driving signal for a power transistor from a primary circuit system to a secondary circuit system while isolating between the primary and secondary circuit systems, comprising: a first fault detection circuit configured to detect a fault in the primary circuit system; a second fault detection circuit configured to detect a fault in the secondary circuit system; a first signal transmission path configured to transmit a result of detection by the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems; and a self-test circuit configured to perform a self-test on each of the first fault detection circuit and the second fault detection circuit, wherein the first signal transmission path includes a transformer.
- 2. The signal transmission device according to claim 1, wherein the self-test circuit is configured to transfer data between the primary circuit system and the secondary circuit system.
- 3. The signal transmission device according to claim 2, wherein the self-test circuit includes a second signal transmission path configured to transmit a result of the self-test on the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems.
- 4. The signal transmission device according to claim 3, wherein when a self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, a self-test period with respect to the second fault detection circuit is represented by Te, a protection retention period after cancellation of fault detection in the secondary circuit system is represented by Tf, and a total self-test period is represented by Tg, then a maximum value of Ta+Te+Tf is less than a minimum value of Tg.
- 5. The signal transmission device according to claim 4, wherein when a self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, a fault detection masking period Tb of the second fault detection circuit is represented by Tb, a self-test result transmission period from the secondary circuit system to the primary circuit system is represented by Tc, and a self-test period with respect to the first fault detection circuit is represented by Td, then a maximum value of Ta+Tb+Tc is less than a minimum value of Td.
  6. The signal transmission device according to claim 5, wherein when a fault detection masking period Tb of the second fault detection circuit is represented by Tb, and a self-test period with respect to the second fault detection circuit is represented by Te, then a maximum value of Tb is less than a minimum value of Te.
- 7. The signal transmission device according to claim 6, wherein the self-test circuit is configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a number of pulses different than in ordinary operation.
- 8. The signal transmission device according to claim 7, wherein the self-test circuit is configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a pulse period different than in ordinary operation.
- 9. The signal transmission device according to claim 8, wherein a first chip having integrated therein circuit elements of the primary circuit system, a second chip having integrated therein

circuit elements of the secondary circuit system, and a third chip having integrated therein an isolating element configured to isolate between the primary and secondary circuit systems are sealed in a single package.

- 10. An electronic device comprising: a power transistor; and a gate driver IC configured to drive a gate of the power transistor, wherein the gate driver IC is the signal transmission device according to claim 9.
- 11. A vehicle comprising the electronic device according to claim 10.
- 12. The signal transmission device according to claim 1, wherein the self-test circuit includes a second signal transmission path configured to transmit a result of the self-test on the second fault detection circuit from the secondary circuit system to the primary circuit system while isolating between the primary and secondary circuit systems.
- 13. The signal transmission device according to claim 1, wherein when a self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, a self-test period with respect to the second fault detection circuit is represented by Te, a protection retention period after cancellation of fault detection in the secondary circuit system is represented by Tf, and a total self-test period is represented by Tg, then a maximum value of Ta+Te+Tf is less than a minimum value of Tg.
- 14. The signal transmission device according to claim 1, wherein when a self-test instruction transmission period from the primary circuit system to the secondary circuit system is represented by Ta, a fault detection masking period Tb of the second fault detection circuit is represented by Tb, a self-test result transmission period from the secondary circuit system to the primary circuit system is represented by Tc, and a self-test period with respect to the first fault detection circuit is represented by Td, then a maximum value of Ta+Tb+Tc is less than a minimum value of Td.

  15. The signal transmission device according to claim 1, wherein when a fault detection masking period Tb of the second fault detection circuit is represented by Tb, and a self-test period with respect to the second fault detection circuit is represented by Te, then a maximum value of Tb is less than a minimum value of Te.
- 16. The signal transmission device according to claim 1, wherein the self-test circuit is configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a number of pulses different than in ordinary operation.
- 17. The signal transmission device according to claim 1, wherein the self-test circuit is configured to transmit a self-test instruction from the primary circuit system to the secondary circuit system by driving an off signal for the power transistor with a pulse period different than in ordinary operation.
- 18. The signal transmission device according to claim 1, wherein a first chip having integrated therein circuit elements of the primary circuit system, a second chip having integrated therein circuit elements of the secondary circuit system, and a third chip having integrated therein an isolating element configured to isolate between the primary and secondary circuit systems are sealed in a single package.
- 19. An electronic device comprising: a power transistor; and a gate driver IC configured to drive a gate of the power transistor, wherein the gate driver IC is the signal transmission device according to claim 1.
- 20. A vehicle comprising the electronic device according to claim 19.