# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250266346 A1 August 21, 2025 Jin; Sang Hyun et al.

# SEMICONDUCTOR DEVICES AND METHODS OF MANUFACTURING SEMICONDUCTOR DEVICES

### Abstract

In one example, a semiconductor device can include a first dielectric layer comprising an inner wall that defines a via. A seed layer can be disposed over the first dielectric layer and in the via. A first conductor can be disposed over the seed layer and in the via, and the first conductor can have a cylindrical geometry. A second conductor can be disposed over the first conductor and the first dielectric layer. The second conductor can extend into a gap defined between the inner wall of the first dielectric layer and a lateral side of the first conductor. Other examples and related methods are also disclosed herein.

Inventors: Jin; Sang Hyun (Incheon, KR), Cha; Hyun Goo (Incheon, KR), Jeong; Yun

Kyung (Incheon, KR), Jeong; Jin Suk (Incheon, KR)

**Applicant:** Amkor Technology Singapore Holding Pte. Ltd. (N/A, N/A)

Family ID: 1000007708988

Assignee: Amkor Technology Singapore Holding Pte. Ltd. (N/A, omitted)

Appl. No.: 18/583737

Filed: February 21, 2024

## **Publication Classification**

Int. Cl.: H01L23/522 (20060101); H01L21/768 (20060101); H01L23/528 (20060101)

**U.S. Cl.:** 

CPC **H01L23/5226** (20130101); **H01L21/76877** (20130101); **H01L23/5283** (20130101);

# **Background/Summary**

#### TECHNICAL FIELD

[0001] The present disclosure relates, in general, to electronic devices, and more particularly, to semiconductor devices and methods for manufacturing semiconductor devices.

#### **BACKGROUND**

[0002] Prior semiconductor packages and methods for forming semiconductor packages are inadequate, resulting in, for example, excess cost, decreased reliability, relatively low performance, or package sizes that are too large. Further limitations and disadvantages of conventional and traditional approaches will become apparent to one of skill in the art, through comparison of such approaches with the present disclosure and reference to the drawings.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- [0003] FIG. **1** shows a cross-sectional view of an example electronic component.
- [0004] FIGS. 2A to 2R show an example method for manufacturing an electronic component.
- [0005] FIG. **3**A shows a cross-sectional view of an example electronic component.
- [0006] FIG. **3**B shows a top-down view of the example electronic component of FIG. **3**A taken along the line **3**B-**3**B in FIG. **3**A.
- [0007] FIG. 4 shows a cross-sectional view of an example electronic device.
- [0008] FIG. **5** shows a cross-sectional view of an example electronic device.
- [0009] FIG. **6** shows a cross-sectional view of an example electronic device.
- [0010] FIG. 7 shows a cross-sectional view of an example electronic device.
- [0011] FIG. **8** shows a cross-sectional view of an example electronic component.
- [0012] FIGS. **9**A to **9**N show an example method for manufacturing an example electronic component.
- [0013] FIG. **10** shows a cross-sectional view of an example electronic device.
- [0014] FIG. 11 shows a cross-sectional view of an example electronic device.
- [0015] FIG. 12 shows a cross-sectional view of an example electronic device.
- [0016] FIG. 13 shows a cross-sectional view of an example electronic device.
- [0017] The following discussion provides various examples of semiconductor devices and methods of manufacturing semiconductor devices. Such examples are non-limiting, and the scope of the appended claims should not be limited to the particular examples disclosed. For example, the steps recited in any of the method or process descriptions may be executed in any order and are not necessarily limited to the order presented. In the following discussion, the terms "example" and "e.g." are non-limiting.
- [0018] The figures illustrate the general manner of construction, and descriptions and details of well-known features and techniques may be omitted to avoid unnecessarily obscuring the present disclosure. In addition, elements in the drawing figures are not necessarily drawn to scale. For example, the dimensions of some of the elements in the figures may be exaggerated relative to other elements to help improve understanding of the examples discussed in the present disclosure. The same reference numerals in different figures denote the same elements.
- [0019] The term "or" means any one or more of the items in the list joined by "or". As an example, "x or y" means any element of the three-element set  $\{(x), (y), (x, y)\}$ . As another example, "x, y, or z" means any element of the seven-element set  $\{(x), (y), (z), (x, y), (x, z), (y, z), (x, y, z)\}$ .
- [0020] The terms "comprises," "comprising," "includes," and "including" are "open ended" terms and specify the presence of stated features, but do not preclude the presence or addition of one or more other features.
- [0021] The terms "first," "second," etc. may be used herein to describe various elements, and these

elements should not be limited by these terms. These terms are only used to distinguish one element from another. Thus, for example, a first element discussed in this disclosure could be termed a second element without departing from the teachings of the present disclosure. [0022] Unless specified otherwise, the term "coupled" may be used to describe two elements directly contacting each other or describe two elements indirectly connected by one or more other elements. For example, if element A is coupled to element B, then element A can be directly contacting element B or indirectly connected to element B by an intervening element C. Similarly, the terms "over" or "on" may be used to describe two elements directly contacting each other or describe two elements indirectly connected by one or more other elements. As used herein, the term "coupled" can refer to an electrical coupling or a mechanical coupling.

#### **DESCRIPTION**

[0023] An example method of making a semiconductor device can include the step of providing a first dielectric layer. An inner wall of the first dielectric layer can define a first via. A first photoresist can be provided over the first dielectric layer and in the first via. An inner wall of the first photoresist can define a second via extending into the first via. A first conductor can be provided in the second via, and a first gap can be defined between a lateral side of the first conductor and the inner wall of the first dielectric layer. The first photoresist can be removed from the first gap defined between the lateral side of the first conductor and the inner wall of the first dielectric layer. A second photoresist can be provided over the first dielectric layer and can define a third via over the first conductor. A second conductor can be provided in the third via. The second conductor can extend into the first gap defined between the lateral side of the first conductor and the inner wall of the first dielectric layer.

[0024] Another example method of making a semiconductor device can include the steps of providing a first conductor, providing a second conductor protruding above the first conductor, and providing a first dielectric layer. A first gap can be defined between an inner wall of the first dielectric layer and a lateral side of the second conductor. A first seed layer can be provided over the second conductor, over the first dielectric layer, and in the first gap. A third conductor can be provided over the first seed layer. The third conductor can extend into the first gap defined between the lateral side of the second conductor and the inner wall of the first dielectric layer.

[0025] An example semiconductor device can include a first dielectric layer comprising an inner wall that defines a via. A seed layer can be disposed over the first dielectric layer and in the via. A first conductor can be disposed over the seed layer and in the via, and the first conductor can have a cylindrical geometry. A second conductor can be disposed over the first conductor and the first dielectric layer. The second conductor can extend into a gap defined between the inner wall of the first dielectric layer and a lateral side of the first conductor.

[0026] Other examples are included in the present disclosure. Such examples may be found in the figures, in the claims, or in the description of the present disclosure.

[0027] Examples of devices and methods described below tend to prevent the collapse of traces formed above conductive layers and dielectric layers. The conductive structures can have widths wider than a maximum via fill width and a top side that is substantially flat. The conductive structures can be formed in phases to produce the substantially flat top side. Dielectric layers subsequently formed over the substantially flat top side of a conductive structure tend to also have substantially flat top sides. Traces formed over the substantially flat top sides of dielectric layers tend to avoid collapsing. As used herein to describe a side or a surface characteristic, "substantially flat" can mean a surface having a maximum dimple depth or surface variation of about 4-6 micrometers ( $\mu$ m), about 3-7  $\mu$ m, about 2-8  $\mu$ m, or about 1-10  $\mu$ m. As used herein with units of distance, the term "about" can mean +/-5%, +/-10%, +/-15%, +/-20%, or +/-25%. [0028] In some prior art, traces could collapse due to underlying dimples (e.g., depressions or recesses) in the top sides of the dielectric layers. The dimples in dielectric structures of the prior art would appear when the top sides of dielectric layers reflected dimples in the top side of underlying

conductive structures. Dimples could form in the underlying conductive structures of the prior art when attempting to fill a wide via (e.g., wider than a maximum fill width) with conductive material. Examples of devices and methods described below tend to limit the formation of dimples by depositing conductive structures in wide vias using steps described below.

[0029] Referring now to FIG. **1**, a cross-sectional view of an example electronic component **100** is shown. In the example shown in FIG. **1**, electronic component **100** can comprise substrate **110** and redistribution structure **101**. Redistribution structure **101** can comprise dielectric structure **120**, conductive structure **130**, and component interconnects **140**.

[0030] Conductive structure **130** can include one or more conductive patterns, such as conductive pattern **130**.sub.1, conductive pattern **130**.sub.2, conductive pattern **130**.sub.3, and conductive pattern **130**.sub.4, interleaved with one or more dielectric layers, such as dielectric layer **123**, **124**, **125**, **126**, and **127**, of dielectric structure **120**. Conductive pattern **130**.sub.1 can comprise seed layer **131**.sub.1, conductors **132**.sub.1, conductors **133**.sub.1, and traces **134**.sub.1. Conductive pattern **130**.sub.2 can comprise seed layer **131**.sub.2, traces **134**.sub.2, and conductors **135**.sub.1. Conductive pattern **130**.sub.3 can comprise seed layer **131**.sub.3, conductors **132**.sub.2, conductors **133**.sub.2, and traces **134**.sub.3. Conductive pattern **130**.sub.4 can comprise seed layer **131**.sub.4, traces **134**.sub.4, and conductors **135**.sub.2. Component interconnects **140** can each comprise contact pad **141** and terminal tip **142**. In some examples, conductive structure **130** can electrically couple component interconnects **140** to substrate **110**. In some examples, redistribution structure **101** can provide electrical coupling between external electrical components and substrate **110**. [0031] FIGS. **2A** to **2R** show cross-sectional views and top views of an example method for manufacturing an example electronic component, such as electronic component **100** in FIG. **1**. Top views can accompany cross-sectional views in some illustrations.

[0032] FIG. **2**A shows a cross-sectional view of electronic component **100** at an early stage of manufacture. In the example shown in FIG. 2A, dielectric layer 123 of dielectric structure 120 can be provided on substrate **110**. In some examples, substrate **110** can comprise or be referred to as a wafer, a reconstituted wafer, or a removable carrier. For example, substrate **110** can be a wafer having a plurality of semiconductor die separated by saw streets and can be used to manufacture electronic devices comprising Wafer Level Packages (WLPs) or Wafer Level Chip Size Packages (WLCSPs). In some examples, substrate **110** can be a reconstituted wafer comprising a plurality of known good semiconductor die aggregated and reconstituted (e.g., encapsulated) to form substrate **110** (e.g., encapsulant can be located between adjacent semiconductor die). The reconstituted wafer can be used to manufacture electronic devices comprising, for example, Wafer Level Fan Out (WLFO) devices. In some examples, substrate **110** can comprise a removable (or temporary) carrier and can be used to manufacture electronic devices comprising redistribution layer (RDL) substrates (e.g., redistribution structure **101**) on which electronic components (e.g., semiconductor die, passive devices, or other electronic packages) are coupled. The removable carrier can be formed of, for example, silicon, glass, ceramic, or metal, and can be removed from the RDL substrate after the electronic components have been attached to the RDL substrate. The height of substrate 110 can range from about 200 µm to about 1000 µm.

[0033] Dielectric layer **123** can be formed by providing dielectric material on substrate **110**. In some examples, the dielectric material can comprise one or more layers of photo imageable organic passivation material such as, polyimide (PI), benzocyclobutene (BCB), or polybenzoxazole (PBO). In some examples, dielectric layer **123** can comprise phenolic resin or Ajinomoto Buildup Film (ABF). In some examples, the dielectric material can comprise one or more layers of inorganic dielectric material, such as for example silicon oxide (SiO2), silicon nitride (Si3N4), or silicon oxynitride (SiON). Dielectric layer **123** can be provided by spin coating, spray coating, dip coating, rod coating, printing, oxidation, PVD, CVD, MOCVD, ALD, LPCVD, PECVD, or attached as a pre-formed film on substrate **110**. The height of dielectric layer **123** can range from about 1  $\mu$ m to about 100  $\mu$ m.

[0034] FIG. **2**B and FIG. **2**B-**1** show a cross-sectional view and a top-down view, respectively, of electronic component 100 at a later stage of manufacture. The cross-section of FIG. 2B is taken along line 2B-2B in FIG. 2B-1. In the example shown in FIGS. 2B and 2B-1, dielectric layer 123 can be patterned to provide one or more via(s) (or opening(s)) **121** in dielectric layer **123**. An inner wall **1231** of dielectric layer **123** can define via **121**. Dielectric layer **123** can be patterned using, for example, a photolithography and/or etching process. The diameter or width of each via **121** can range from about 5 μm to about 90 μm. In some examples, via **121** can have a diameter or width greater than a width of a via filling limit, which can be about 10 µm. In some examples, the via filling limit can range from about 0.1 µm to about 30 µm. As used herein, a via filling limit can be a maximum width of a via that can be filled with conductive material without creating a dimple on a top side of the conductive material. In some examples, via **121** can be substantially circular when viewed from above (e.g., can have a circular cross-section in an x-y (or horizontal) plane). In examples where substrate **110** comprises a wafer or a reconstituted wafer, the location of via(s) **121** can corresponding to input/output (i/o) terminal(s) of the semiconductor die (e.g., via 121 can vertically overlap and expose an i/o terminal of the semiconductor die). In some examples, the i/o terminal can comprise or be referred to as a pad, land, stud bump, interconnect, or Under Bump Metallization (UBM).

[0035] FIG. 2C shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. 2C, seed layer **131**.sub.1 can be provided on dielectric layer **123** and in via **121**. Seed layer **131**.sub.1 can also be provided on the portion of substrate **110** that is exposed through via **121**. In some examples, seed layer **131**.sub.1 can comprise Copper (Cu), Titanium/Copper (Ti/Cu), Thallium/Copper (Ta/Cu), Titanium Tungsten/Copper (TiW/Cu), or Titanium/Titanium Nitride/Copper (Ti/TiN/Cu). For example, a barrier metal such as Ti, Ta, TiW, or TiN can first be provided on dielectric layer **123** and in via **121**, and then Cu can be provided on the barrier metal. The barrier metal tends to reduce or prevent Cu from diffusing into dielectric layer **123**. The barrier metal comprising Ti, Ta, TiW, or TiN can be provided through Atomic Layer Deposition (ALD), Physical Vapor Deposition (PVD), Chemical Vapor Deposition (CVD), Low Pressure Chemical Vapor Deposition (LPCVD), or Plasma Enhanced Chemical Vapor Deposition (PECVD). The Cu portion of seed layer **131**.sub.1 can be provided through PVD, ALD, CVD, LPCVD, or PECVD. The thickness or height of seed layer **131**.sub.1 can range from about 0.05 µm to about 1 µm. Seed layer **131**.sub.1 can provide a current supply path for electroplating conductive structures over substrate **110** and dielectric **123**, as further described below.

[0036] FIG. 2D shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. 2D, photoresist **410** can be provided on seed layer **131**.sub.1 by spin coating, spray coating, dip coating, rod coating, or, in some examples, by laminating a dry film. Photoresist **410** can be patterned to provide vias **411** and **412** in photoresist **410**. For example, a mask having a pattern corresponding to the locations of vias **411** and **412** can be positioned on photoresist **410**. The mask can then be exposed to ultraviolet rays, which transfers the pattern to photoresist **410**. The portion of photoresist **410** that includes the transferred pattern, or, in some examples, the portion that does not include the transferred pattern is then developed and cured, leaving vias **411** and **412** patterned in photoresist **410**. In some examples, vias **411** and **412** can be substantially circular when viewed from the top (e.g., can have a circular cross-section in a horizontal plane).

[0037] In accordance with various examples, a diameter or width of via **411** can be less than the diameter or width of via **121**. For example, via **411** can be provided inside of, or within, via **121** such that photoresist **410** and via **411** extend into via **121** and a portion of photoresist **410** overlaps sidewall **1231** in the lateral (or horizontal) direction. The portion of photoresist **410** that is located inside via **121** can have an annular geometry. Inner wall **4111** of photoresist **410** can define via **411**. In some examples, via **412** can be provided on or above dielectric layer **123**. Inner wall **4121** of photoresist **410** can define via **412**. The lateral thickness of photoresist **410**, as measured between

the inner wall **4111** of photoresist **410** and seed layer **131**.sub.1, can be less than a maximum via fill width. In some examples, the maximum via fill width can be about 8  $\mu$ m, about 9  $\mu$ m, about 10  $\mu$ m, about 11  $\mu$ m, or about 12  $\mu$ m.

[0038] In some examples, the depth of via **411** can be greater than the depth of via **412** (i.e., the height or vertical thickness of inner wall **4111** of photoresist **410** can be greater than the height or vertical thickness, respectively, of inner wall **4121** of photoresist **410**). In some examples, the diameter or width of via **411** can be similar to or the same as the diameter or width of via **412**. In some examples, the diameter or width of vias **411** and **412** can be adjusted based on the diameter of via **121**. For example, diameter of via **411** can range from about 5  $\mu$ m to about 20  $\mu$ m less than the diameter of via **121**.

[0039] FIG. 2E and FIG. 2E-1 show a cross-sectional view and a top-down view, respectively, of electronic component 100 at a later stage of manufacture. The cross-section of FIG. 2E is taken along line 2E-2E in FIG. 2E-1. In the example shown in FIGS. 2E and 2E-1, one or more conductor(s) 132.sub.1 can be provided over seed layer 131.sub.1. Conductor 132.sub.1 can be provided on seed layer 131.sub.1 in via 411. The annular portion of photoresist 410 that is disposed in via 121 can surround the conductor 132.sub.1 located in via 411. In some examples, conductor 132.sub.1 located in via 411 can be coupled to an i/o terminal of substrate 110. In some examples, a conductor 132.sub.1 can also be provided on seed layer 131.sub.1 in via 412. The height of the top side of the conductor 132.sub.1 in via 412 can be higher than the height of the top side of the conductor 132.sub.1 in via 411.

[0040] In some examples, conductors **132**.sub.1 in vias **411** and **412** can be circular when viewed from above (i.e., can have a circular cross-section in a horizontal plane). In some examples, conductor(s) **132**.sub.1 can be provided by PVD, CVD, electrolytic plating, electroless plating process, or any other suitable metal deposition process. conductor(s) **132**.sub.1 can comprise one or more layers of Cu, nickel (Ni), gold (Au), silver (Ag), aluminum (Al), titanium (Ti), titanium tungsten (TiW), or other suitable electrically conductive material. The width or diameter of conductor **132**.sub.1 can range from about 1 µm to about 200 µm.

[0041] FIG. **2**F shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. **2**F, photoresist **410** is removed. In some examples, photoresist **410** can be removed by a liquid resist stripper. In some examples, the liquid resist stripper can comprise monoethanolamine and 2-butoxy ethanol. In some examples, photoresist **410** can be removed by an oxygen-containing plasma. In some examples, photoresist **410** can be removed by a solvent such as, for example, 1-methyl-2-pyrrolidone (NMP). In some examples, once photoresist **410** is dissolved by a solvent, the solvent can be removed by heating to about 80° C. to leave seed layer **131**.sub.1 devoid of residue from photoresist **410**.

[0042] In response to removal of photoresist **410**, the top side and lateral sides of conductors **132**.sub.1 can be exposed. In some examples, lateral sides of the conductor **132**.sub.1 in via **121** can be spaced apart from inner wall **1231** of via **121** of dielectric layer **123** by gap **122**.sub.1 (also referred to herein as a space or void). Gap **122**.sub.1 can be defined between the lateral side of conductor **132**.sub.1 disposed in via **121** and the inner wall **1231** of dielectric layer **132** that defines via **121**. Gap **122**.sub.1 can range from about 5  $\mu$ m to about 20  $\mu$ m. In some examples, gap **122**.sub.1 is less than about 8  $\mu$ m, about 9  $\mu$ m, about 10  $\mu$ m, about 11  $\mu$ m, or about 12  $\mu$ m. In some examples, gap **122**.sub.1 is selected based on a width of a via filling limit. As described in further detail below, gap **122**.sub.1 can be filled with conductor **133**.sub.1 (FIG. **2H**), and conductor **133**.sub.1 can have a substantially flat top side.

[0043] In some examples, the top side of the conductor **132**.sub.1 in via **121** can be coplanar with the top side of seed layer **131**.sub.1 located on dielectric layer **123**. In some examples, the height of the conductor **132**.sub.1 in via **121** can be similar to or the same as the height of the inner wall **1231** of dielectric layer **123**. Conductors **132**.sub.1 can be provided on a portion of seed layer **131**.sub.1 located in via **121** and on a portion seed layer **131**.sub.1 located over dielectric layer **123**.

As described above, the conductor **132**.sub.1 located on dielectric layer **123** can be located a greater distance above substrate **110** than the conductor **132**.sub.1 in via **121**. In some examples, the height of the conductor **132**.sub.1 located on dielectric layer **123** can be similar to or the same as the height of the conductor **132**.sub.1 located in via **121**.

[0044] FIG. **2**G shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. **2**G, patterned photoresist **420** can be provided over seed layer **131**.sub.1. Photoresist **420** can be patterned in a manner similar to or the same as photoresist **410** described above. In some examples, vias **421** and **422** and RDL vias **423** can be defined by inner sides of photoresist **420**. In some examples, vias **421** and **422** can be circular when viewed from the top (e.g., vias **421** and **422** can have a circular cross-section in a horizontal plane). In some examples, RDL vias **423** can be linear when viewed from the top (e.g., RDL vias **423** can have a rectangular cross-section in a horizontal plane).

[0045] In accordance with various examples, via **421** can have a greater diameter than the diameter of conductor **132** and the diameter of via **121**. In some examples, via **422** can have a greater diameter than the diameter of conductor **132** (i.e., a diameter greater than the diameter of via **412** in in FIG. **2E**). The diameter or width of vias **421** and **422** can range from about 11  $\mu$ m to about 150  $\mu$ m. In some examples, conductors **132** and a portion of seed layer **131**.sub.1 can be exposed through vias **421** and **422**. In some examples, RDL vias **423** can be provided over dielectric layer **123**. The width of RDL vias **423** can be less than the widths of vias **421** and **422**. The width of RDL vias **423** can range from about 0.1  $\mu$ m to about 100  $\mu$ m.

[0046] FIG. 2H shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. 2H, conductors **133**.sub.1 and traces **134**.sub.1 can be provided over seed layer **131**.sub.1 and conductors **132**.sub.1. In some examples, an additive or a plating accelerant can be deposited in gap **122**.sub.1 to increase a plating rate of the portion of conductor **133**.sub.1 disposed in via **121**. An example accelerant can include Bis (3-sulfopropyl) Disulfide (SPS). Gap **122**.sub.1 may be filled with a curvature enhanced accelerator coverage (CEAC) to leave a substantially flat top side. Conductors **133**.sub.1 and traces **134** can be provided by PVD, CVD, electrolytic plating, electroless plating process, or any other suitable metal deposition process. Conductors **133**.sub.1 and traces **134**.sub.1 can comprise one or more layers of Cu, Ni, Au, Ag, Al, Ti, TiW, or other suitable electrically conductive material.

[0047] The conductor **133**.sub.1 in vias **421** and **121** can surround, cover, or contact the conductor **132**.sub.1 located in via **121**. Conductor **133**.sub.1 can extend into gap **122**.sub.1, between a lateral side of conductor **132**.sub.1 and inner side **1231** of dielectric layer **123**.

[0048] In some examples, conductor **133**.sub.1 in via **421** can have a substantially flat top side. The top side of conductor **133**.sub.1 in via **421** can lack dimples as a result of gap **122**.sub.1 having a width less than a via filling limit. In some examples, the via filling limit can range from about 0.1  $\mu$ m to about 30  $\mu$ m. If a width of a via exceeds the via filling limit, a dimple can be formed on the top side of the conductor that fills the via. By avoiding formation of dimples on the top side of conductor **133**.sub.1, narrow width and/or fine pitch RDL traces (e.g., traces having a width of 0.5  $\mu$ m to about 2  $\mu$ m and a pitch of about 1  $\mu$ m to 4  $\mu$ m) can be provided above conductor **133**.sub.1. Additionally, the risk of RDL traces above conductor **133**.sub.1 collapsing can be minimized or eliminated due to the planarity of (i.e., lack of dimples on) the top side of conductor **133**.sub.1, which can increase the likelihood of the fine RDL traces passing an Automatic Optics Inspection (AOI). The height of conductor **133**.sub.1 can range from about 1  $\mu$ m to about 20  $\mu$ m from the top of dielectric layer **123**. In some examples, conductor **133**.sub.1 can be coupled to an input/output terminal of substrate **110** together with conductor **132**.sub.1. Conductor **133**.sub.1 can also be coupled to at least one trace **134**.sub.1, as shown in FIG. **2J-1**.

[0049] The conductor **133**.sub.1 provided in via **422** can surround, cover, or contact the conductor **132**.sub.1 in via **422**. In some examples, conductor **133**.sub.1 can cover the lateral side and top side of the conductor **132**.sub.1 in via **422**. In some examples, a portion of the conductor **133**.sub.1 on

```
the top side of conductor 132.sub.1 can protrude above conductor 132.sub.1. In some examples, a
protrusion portion of the conductor 133.sub.1 in via 422 can be higher than the top side of the
conductor 133.sub.1 in via 421. In some examples, conductors 132 and 133 in via 422 are
electrically coupled to one or more trace(s) 134 on the same layer (e.g., to one or more trace(s)
134.sub.1 on dielectric layer 123), to a conductor on another layer (e.g., to conductor 135.sub.1 in
FIG. 2N), or to one or more trace(s) 134 on another layer (e.g., to one or more trace(s) 134.sub.2 in
FIG. 2N). In some examples, the combined height (e.g., above seed layer 131.sub.1) of conductors
132.sub.1 and 133.sub.1 in via 421 can be similar to the same as the combined height (e.g., above
seed layer 131.sub.1) of conductors 132.sub.1 and 133.sub.1 in via 422.
[0050] FIG. 2I shows a cross-sectional view of electronic component 100 at a later stage of
manufacture. In the example shown in FIG. 2I, photoresist 420 can be removed by, for example, a
liquid resist stripper. In some examples, the process of removing photoresist 420 can be similar to
or the same as the process for removing photoresist 410, as described above. In some examples,
seed layer 131.sub.1, conductor 132.sub.1, and conductor 133.sub.1, provided on substrate 110 can
be collectively referred to as conductive pattern 130.sub.1. The height (i.e., in the direction away
from substrate 110) of conductive pattern 130.sub.1 can range from about 1 μm to about 200 μm. In
some examples, conductive pattern 130.sub.1 can further comprise traces 134.sub.1 provided on
dielectric layer 123. In some examples, conductive pattern 130.sub.1 can further comprise
conductor 132.sub.1 and conductor 133.sub.1 provided on dielectric layer 123.
[0051] In some examples, conductive pattern 130.sub.1 can comprise one or more conductive
components defining signal distribution elements such as traces, vias, pads, conductive paths, or
UBM. Conductive structure 130 can form conductive paths horizontally and vertically through
dielectric structure 120. In some examples, conductor 132.sub.1 and conductor 133.sub.1 can be
referred to as a via or pad. In some examples, trace 134.sub.1 can comprise or be referred to as a
RDL or RDL pattern. In some examples, the width of each conductor 132.sub.1 and conductor
133.sub.1 is greater than the width of each trace 134.sub.1.
[0052] FIG. 2J and FIG. 2J-1 show a cross-sectional view and a top-down view, respectively, of
electronic component 100 at a later stage of manufacture. The cross-section of FIG. 2J is taken
along line 2J-2J in FIG. 2J-1. In the example shown in FIGS. 2J and 2J-1, a portion of seed layer
131.sub.1 can be removed. In some examples, conductors 133.sub.1 and traces 134.sub.1 can be
used as masks, such that the portion of seed layer 131.sub.1 that is uncovered by conductors
133.sub.1 and traces 134.sub.1 is removed. In some examples, the exposed portion of seed layer
131.sub.1 can be removed by an etching process. In some examples, a Cu portion of seed layer
131.sub.1 can be etched first, and a Ti or TiW portion of seed layer 131.sub.1 can then be etched
after removal of the Cu portion. In response to removal of seed layer 131.sub.1, the top side of
dielectric layer 123 (i.e., the portion of dielectric layer 132 that is outside the footprints of
conductors 133.sub.1 and traces 134.sub.1) can be exposed. The ends of seed layer 131.sub.1 can
also be exposed and can be coplanar with conductors 133.sub.1 or traces 134.sub.1.
[0053] FIG. 2K shows a cross-sectional view of electronic component 100 at a later stage of
manufacture. In the example shown in FIG. 2K, dielectric layer 124 of dielectric structure 120 can
be provided over the top side of the dielectric layer 123 and over conductive pattern 130.sub.1. The
elements, features, materials, and formation processes of dielectric layer 124 can be similar to or
the same as the elements, features, materials, and formation processes described above for
dielectric structure 123, and will thus not be repeated herein. In some examples, the top side of
conductor 133.sub.1 can be exposed at the top side of dielectric layer 124. In some examples, the
top side of conductor 133.sub.1 can be coplanar with the top side of dielectric layer 124.
[0054] FIG. 2L shows a cross-sectional view of electronic component 100 at a later stage of
manufacture. In the example shown in FIG. 2L, dielectric layer 124 can be patterned to provide via
121.sub.2 in dielectric layer 124. The elements, features, materials, and steps of the patterning
process of dielectric layer 124 can be similar to or the same as the patterning process described
```

above with respect to dielectric layer **123** and will thus not be repeated herein. Via **121**.sub.2 can be defined by inner wall **124**.sub.1 of dielectric layer **124**. The diameter or width of via **121**.sub.2 can range from about 10  $\mu$ m to about 100  $\mu$ m.

[0055] In accordance with various examples, the top side and lateral sides of conductor **133**.sub.1 can be exposed through via **121**.sub.2. An inner wall **124**.sub.1 of dielectric layer **124** defines via **121**.sub.2. In some examples, a portion of conductor **132**.sub.1 can also be exposed through via **121**.sub.2. In some examples, gap **122**.sub.2 can be defined between the lateral side of conductor **133**.sub.1 and inner wall **124**.sub.1 of dielectric layer **124**. In some examples, gap **122**.sub.2 can range from about 5  $\mu$ m to about 20  $\mu$ m. In some examples, gap **122**.sub.2 is less than the via filling limit, as previously described.

[0056] FIG. 2M shows a cross-sectional view of electronic component 100 at a later stage of manufacture. In the example shown in FIG. 2M, seed layer 131.sub.2 can be provided on dielectric layer 124 and in via 121.sub.2. In some examples, seed layer 131.sub.2 can be provided on conductor 133.sub.1. In some examples, seed layer 131.sub.2 can be provided on the portion of conductor 133.sub.1 that is located on dielectric layer 123 and on the portion of conductor 133.sub.1 that is located on conductor 132.sub.1. In some examples, seed layer 131.sub.2 can also be provided on the inner wall 124.sub.1 of dielectric layer 124. The elements, features, materials, and formation processes of seed layer 131.sub.2 can be similar to or the same as the elements, features, materials, and formation processes described above for seed layer 131.sub.1, and will thus not be repeated herein.

[0057] FIG. 2N shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. 2N, conductor **135**.sub.1 and traces **134**.sub.2 can be provided on seed layer **131**.sub.2. The elements, features, materials, and formation processes of conductor **135**.sub.1 and traces **134**.sub.2 can be similar to or the same as the elements, features, materials, and formation processes described above for conductor **133** and traces **134**.sub.1 and will thus not be repeated herein. Conductor **135**.sub.1 can be provided on seed layer **131**.sub.2 in via **431** of photoresist **430**. Conductor **135**.sub.1 can extend into gap **122**.sub.2 and into via **121**.sub.2. In some examples, conductor **135**.sub.1 can have a dimple-free top side due to gap **122**.sub.2 filling with a substantially flat top side. Gap **122**.sub.2 inside via **421** can have a width less than the via filling limit to avoid dimples in the top side of conductor **135**.sub.1. In some examples, the top side of conductor **135**.sub.1 can be substantially flat or planar. The height of conductor **135**.sub.1 above seed layer **131**.sub.2 can range from about 1  $\mu$ m to about 20  $\mu$ m, and the width can range from about 1  $\mu$ m to about 200  $\mu$ m. Conductor **135**.sub.1 can be coupled to conductor **133**.sub.1. Conductor **135**.sub.1 can also be coupled to one or more trace(s) **134**.sub.1 or one or more trace(s)

[0058] In some examples, traces **134**.sub.2 can be provided in trace vias **433**. Traces **134**.sub.2 can be provided over dielectric layer **124** of dielectric structure **120** and can be located above conductive pattern **130**.sub.1. The top side of dielectric layer **124** can be substantially flat due to being formed on the substantially flat top side of conductive pattern **130**.sub.1 (e.g., the substantially flat top side of conductor **133**.sub.1). The substantially flat top side of dielectric layer **124**, which results from the substantially flat top side of conductive pattern **130**.sub.1) tends to reduce a likelihood of trace vias **433** collapsing (or tilting), which can result in misshaping of traces **134**.sub.2. Maintaining the proper shape of trace vias **433** results in traces **134**.sub.2 each comprising vertical sidewalls that are substantially parallel to one another in the region above conductor **133**.sub.1. The height of each trace **134**.sub.2 can range from about 1 µm to about 20 µm, and the width can range from about 0.5 µm to about 200 µm. In some examples, seed layer **131**.sub.2, conductor **135**.sub.1, and traces **134**.sub.2 can be referred to as conductive pattern **130**.sub.2.

[0059] FIG. **2**O shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. **2**O, dielectric layer **125** of dielectric structure **120**,

seed layer 131.sub.3, and one or more conductor(s) 132.sub.2 can be provided over dielectric layer 124 and conductive pattern 130.sub.2. In accordance with various examples, a conductor 132.sub.2 is provided in via 121.sub.3 and on conductor 135.sub.1. The structure shown in FIG. 2O can be provided using a process similar to or the same as process described above with reference to FIGS. 2A-2F. The elements, features, materials, and formation processes of dielectric layer 125 can be similar to or the same as the elements, features, materials, and formation processes described above for dielectric layer 123. In some examples, via 121.sub.3 can be provided in a portion of dielectric layer 125 that is disposed over and around conductor 135.sub.1 using a process similar to or the same as the process shown in FIG. 2B. Seed layer 131.sub.3 can be provided in via 121.sub.3 and on dielectric layer 125. Seed layer 131.sub.3 can be provided on the exposed region of conductor 135.sub.1. Conductor 132 can be provided on a portion of seed layer 131 that vertically overlaps conductor 135.sub.1 using a process similar to or the same as the processes shown in FIGS. 2D, 2E, and 2F. In accordance with various embodiments, one or more conductor(s) 132.sub.2 can be provided on seed layer 131 over a top side of dielectric layer 125 using a process similar to or the same as the processes shown in FIGS. 2D, 2E, and 2F.

[0060] FIG. 2P shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the example shown in FIG. 2P, conductors **133**.sub.2, traces **134**.sub.3, and dielectric layer **126** can be provided by repeating the steps and processes described above with reference to FIGS. 2G, 2H, 2I, and 2K. In some examples, seed layer **131**.sub.3, conductors **132**.sub.2, traces **134**.sub.2, and conductors **133**.sub.2 can be referred to as conductive pattern **130**.sub.3. In accordance with various examples, seed layer **131**.sub.4, conductor(s) **135**.sub.2, and traces **134**.sub.4 can be provided over conductive pattern **130**.sub.3 and dielectric layer **126** by repeating the steps and processes described above with reference to seed layer **131**.sub.2, conductor **135**.sub.1, and traces **134**.sub.2 in FIGS. 2L, 2M, 2N and 2O. In some examples, seed layer **131**.sub.4, conductor(s) **135**.sub.2, and traces **134**.sub.4 can be referred to as conductive pattern **130**.sub.4.

[0061] Dielectric layer **127** of dielectric structure **120** can be provided over conductive pattern **130**.sub.4 and conductive layer **126**. The elements, features, materials, and formation processes of dielectric layer **127** can be similar to or the same as the elements, features, materials, and formation processes described above for dielectric layer **123**. In various examples, conductive structure **130** can include conductive patterns **130**.sub.1 **130**.sub.2 **130**.sub.3, and **130**.sub.4, and dielectric structure **120** can include dielectric layers **123**, **124**, **125**, **126**, and **127**. However, it is contemplated and understood that dielectric structure **120** and conductive structure **130** can each include any number of dielectric layer and conductive patterns, respectively. In this regard, dielectric structure **120** can include more or fewer dielectric layers and conductive structure **130** can include more or fewer conductive patterns.

[0062] As further shown in FIG. 2P, via(s) 121.sub.4 can be provided in dielectric layer 127. Vias 121.sub.4 can be located over and expose, at least, a portion of conductors 135.sub.2. Seed layer 131.sub.5 can be provided on dielectric layer 127 and on conductor 135.sub.2 in via 121.sub.4. The elements, features, materials, and formation processes of seed layer 131.sub.5 can be similar to or the same as the elements, features, materials, and formation processes described above for seed layer 131.sub.1.

[0063] FIG. 2Q shows a cross-sectional view of electronic component **100** at a later stage of manufacture. In the examples shown in FIG. 2Q, component interconnects **140** can be provided conductive structure **130** (e.g., on the top side of conductors **135**.sub.2). In some examples, component interconnect **140** can comprise contact pad **141** and terminal tip **142**. Contact pad **141** can be provided on seed layer **131**.sub.5. In some examples, contact pad **141** can be provided in via **121**.sub.4 (FIG. **2P**) and via **441** defined by photoresist **440**. In some examples, contact pad **141** can have a substantially flat top side. The height of contact pad **141** can range from about 1 µm to about 500 µm. In some examples, terminal tip **142** can be electrolytically deposited on contact pad

141. Terminal tip 142 can also be provided by depositing tip in via 121.sub.4 in photoresist 440. In some examples, terminal tip 142 can comprise Sn (tin), Ag (silver), Pb (lead), Cu (copper), Sn—Pb, Sn.sub.37—Pb, Sn.sub.95—Pb, Sn—Pb—Ag, Sn—Cu, Sn—Ag, Sn—Au, Sn—Bi, or Sn—Ag—Cu. The width of terminal tip 142 can range from about 0.001 mm (millimeter) to about 10 mm. Terminal tip 142 can serve to couple electronic component 100 to an external device. [0064] FIG. 2R shows a cross-sectional view of electronic component 100 at a later stage of manufacture. In the example shown in FIG. 2R, photoresist 440 (FIG. 2Q) and the portions of seed layer 131.sub.5 that are not covered by component interconnects 140 can be removed, as previously described. The top side and lateral sides of component interconnect 140, comprising contact pad 141 and terminal tip 142, can be exposed. In some examples, terminal tip 142 of component interconnect 140 can be made rounded by a reflow process or laser assisted process. In some examples, the processes for rounding terminal tip 142 can be performed using temperatures of about 150° C. to about 250° C.

[0065] In accordance with various examples, individual electronic components **100** can be provided by a singulation process. In some examples, the singulation process can include sawing or cutting through substrate **110**, dielectric structure **120**, or conductive structure **130**. In some examples, in response to singulation, lateral sides of substrate **110**, dielectric structure **120**, or conductive structure **130** can be coplanar.

[0066] In examples where substrate **110** is a removable carrier, substrate **110** can be separated from redistribution structure **101**. In some examples, a wafer support system can be attached to redistribution structure **101** (e.g., over the top side of dielectric layer **127** and component interconnects **140**), and substrate **110** can then be removed from the opposite side of redistribution structure **101**. In some examples, a temporary bond layer (e.g., a temporary bonding film, a temporary bonding tape, or a temporary adhesive coating) can be interposed between redistribution structure **101** and substrate **110**. For example, the temporary bond layer can be a heat release tape (film) or an optical release tape (film), in which the adhesive strength is weakened or removed by heat or light, respectively. The temporary bond layer can allow redistribution structure **101** to be separated from substrate **10**. In some examples, a force (e.g., chemical or physical) can also be used to overcome the adhesive strength of the temporary bond layer. In some examples, substrate **110** can be removed by mechanical grinding and chemical etching.

[0067] In response to removing or separating substrate **110**, the bottom side of redistribution structure **101** can be exposed (e.g., the bottom sides of dielectric layer **123** and seed layer **131**.sub.1 or conductors **132**.sub.1 and **133**.sub.1 can be exposed). In some examples, the bottom side of seed layer **131**.sub.1 and the bottom side of dielectric layer **123** can be coplanar. In some examples, the exposed (or bottom) portions of conductive pattern **130**.sub.1 can comprise or be referred to as internal terminals.

[0068] FIGS. 3A and 3B show a cross-sectional view and a top view, respectively, of an example electronic component 200. The top view of FIG. 3B is taken along line 3B-3B in FIG. 3A. In the example shown in FIGS. 3A and 3B, conductors 132.sub.1, conductors 133.sub.1, and conductors 135.sub.1 can vary in diameter (or width) at different locations. In some examples, a relatively small diameter of conductor 132.sub.1, conductor 133.sub.1, or conductor 135.sub.1 can range from about 1  $\mu$ m to about 95  $\mu$ m. In some examples, a relatively large diameter of conductor 132.sub.1, conductor 133.sub.1, or conductor 135.sub.1 can range from about 10  $\mu$ m to about 100  $\mu$ m. However, regardless of whether the diameter of conductor 132.sub.1 or conductor 133.sub.1 is relatively small or large, each of the gap between the lateral side of the conductor 132.sub.1 and inner wall 1231 of dielectric layer 123 (e.g., gap 122.sub.1) and the gap between the lateral wall of conductor 133.sub.1 and inner wall 124.sub.1 of dielectric layer 124 (e.g., gap 122.sub.2) can be less than the via filling limit. Maintaining a width of gaps 122.sub.1, 122.sub.2 less than the via filling limit tends to prevent formation of a dimple in the top side of the conductor 133.sub.1 provided on

conductor 133.sub.1.

[0069] FIG. 4 shows a cross-sectional view of an example electronic device 100A. In the example shown in FIG. 4, electronic device 100A can comprise substrate 110 and redistribution structure 101. Redistribution structure 101 includes dielectric structure 120 and conductive structure 130, as previously described with reference to FIGS. 2A-2R. In some examples, redistribution structure 101 can further include component interconnects 140. In accordance with various examples, electronic device 100A can be manufactured using a process similar to the processes shown in FIGS. 2A-2R. In some examples, redistribution structure 101 of electronic device 100A can comprise dimple-less vias provided using processes similar to or the same as those shown in FIGS. 2A-2R. In some examples, electronic device 100A can comprise or be referred to as WLP or WLCSP.

[0070] In some examples, substrate **110** of electronic device **100**A can comprise or be referred to as a semiconductor die, a semiconductor chip, or a semiconductor package. In some examples, the die or chip can comprise an integrated circuit die singulated from a semiconductor wafer having multiple die. In some examples, substrate **110** can comprise a DSP (digital signal processor), a network processor, a power management unit, an audio processor, a RF (radio-frequency) circuit, a wireless baseband SoC (system-on-chip) processor, a sensor, or an ASIC (application specific integrated circuit). Substrate 110 can perform calculation and control processing, store data, or remove noise from electrical signals. The bottom sides of conductors **132**.sub.1 and **133**.sub.1 can provide internal terminals of redistribution structure **101** (i.e., terminals opposite component interconnects **140**), and can be coupled to I/O terminals (or contact pads) of substrate **110**. [0071] FIG. **5** shows a cross-sectional view of an example electronic device **100**B. In the example shown in FIG. 5, electronic device **100**B can comprise substrate **110**, redistribution structure **101**, and encapsulant **150**B. Redistribution structure **101** includes dielectric structure **120** and conductive structure **130**, as previously described with reference to FIGS. **2A-2**R. In some examples, redistribution structure **101** can further include component interconnects **140**. Electronic device 100B shown in FIG. 5 can be similar to electronic device 100A shown in FIG. 4 with electronic device **1001**B comprising encapsulant **150**B. In some examples, electronic device **100**B can be fabricated by a process similar to or the same as processes shown in FIGS. 2A-2R with the addition of substrate **110** being encapsulated with encapsulant **150**B.

[0072] In some examples, encapsulant **150**B can comprise an epoxy resin or a phenol resin, carbon black, or a silica filler. In some examples, encapsulant **150**B can comprise or be referred to as a mold compound, a resin, a sealant, a filler-reinforced polymer, or an organic body. In some examples, encapsulant **150**B can cover or contact a bottom side or lateral sides of substrate **110**. In some examples, a bottom side of encapsulant **150**B can be lower than the bottom side of substrate **110**. In some examples, the bottom side of encapsulant **150**B and the bottom side of substrate **110** can be coplanar such that the bottom side of substrate **110** can be exposed from the bottom side of encapsulant **150**B. In some examples, the top side of substrate **110** and the top side of encapsulant **150**B can be coplanar.

[0073] Encapsulant **150**B can be provided by transfer molding, compression molding, liquid encapsulant molding, vacuum lamination, paste printing, film assist molding or any other suitable deposition process. The height of encapsulant **150**B can range from about 10  $\mu$ m to about 2000  $\mu$ m. Encapsulant **150**B can protect substrate **110** from the external environment or environmental exposure and can dissipate heat from substrate **110**.

[0074] In some examples, redistribution structure **101**, including conductive structure **130** and dielectric structure **120**, can be provided on the top side of encapsulant **150**B and on the top side of substrate **110**. In accordance with various examples, the processes described above with reference to FIGS. **2A-2**R can be implemented to provide redistribution structure **101** over substrate **110** and encapsulant **150**B. In some examples, redistribution structure **101** can further include component interconnects **140** provided over the top side of conductive structure **130**. In some examples, one or

more of the component interconnects **140** or portions of conductive structure **130** can be located vertically over the top side of encapsulant **150**B. In some examples, dielectric structure **120** (e.g., dielectric layer **123** in FIG. **2**A) can contact encapsulant **150**B. In some examples, electronic device **1001**B can comprise or be referred to as a WLFO. The bottom sides of conductors **132**.sub.1 and **133**.sub.1 can provide internal terminals of redistribution structure **101** (i.e., terminals opposite component interconnects **140**), and can be coupled to I/O terminals (or contact pads) of substrate **110**.

[0075] In accordance with various examples, individual electronic devices **1001**B can be provided by a singulation process. In some examples, singulation can include sawing or cutting through encapsulant **150**B and redistribution structure **101**. In some examples, lateral sides of encapsulant **150**B, dielectric structure **120**, or conductive structure **130** can be coplanar.

[0076] FIG. **6** shows a cross-sectional view of an example electronic device **1000**. In the example shown in FIG. **6**, electronic device **1000** can comprise electronic component **160**C, encapsulant **150**C, underfill **170**C, and redistribution structure **101**. Redistribution structure **101** includes dielectric structure **120** and conductive structure **130**, as previously described with reference to FIGS. **2A-2R**. In some examples, redistribution structure **101** can further include component interconnects **140**. In the example shown in FIG. **6**, electronic device **1000** can be formed by providing redistribution structure **101** prior to coupling electronic component **160**C to redistribution structure **101**.

[0077] In accordance with various examples, substrate **110** (FIG. **2**R) can be removed from redistribution structure **101** after the process shown in FIG. **2**R. In some examples, redistribution structure **101** can be turned over (i.e., rotated 180°) and electronic component **160**C can be attached to internal terminals of redistribution structure **101** (e.g., to exposed portions of conductors **132**.sub.1 and **133**.sub.1, which can also include seed layer **131**.sub.1). In some examples, electronic component **160**C can comprise or be referred to as a die, chip, package, or passive element. In some examples, the height of electronic component **160**C can range from about 20  $\mu$ m to about 1000  $\mu$ m.

[0078] In accordance with various examples, component interconnects **161**C of electronic component **160**C can be coupled to the internal terminals of redistribution structure **101**. In some examples, component interconnects **161**C can comprise or be referred to as bumps, pads, or pillars. In some examples, the height of component interconnects **161**C can range from about 1  $\mu$ m to about 10  $\mu$ m. In some examples, component interconnects **161**C can be coupled to or contact seed layer **131**.sub.1. In some examples, component interconnects **161**C can be coupled to or contact the bottoms sides of conductors **132**.sub.1 and **133**.sub.1. In some examples, component interconnects **161**C can be coupled to the internal terminals of redistribution structure **101** via solder. In some examples, component interconnects **161**C can be coupled to the internal terminals of redistribution structure **101** by a thermocompression bonding process, an ultrasonic bonding process, a laser assisted bonding process, or a hybrid bonding process. In some examples, a conductive structure, such as a UBM or bond pad, can be formed over the internal terminals of redistribution structure **101** after removal of the substrate **110**, and component interconnects **161**C can be coupled to or contact said conductive structure.

[0079] Underfill **170**C can be provided between redistribution structure **101** and electronic component **160**C. In some examples, underfill **170**C can contact redistribution structure **101** (e.g., dielectric structure **120** or conductive structure **130**), component interconnects **161**C, and/or electronic component **160**C. In some examples, underfill **170**C can comprise or be referred to as capillary underfill (CUF), non-conductive pasted (NCP), non-conductive film (NCF), or anisotropic conductive film (ACF). In some examples, underfill **170**C can be injected into the volume between electronic component **160**C and redistribution structure **101** after coupling electronic component **160**C to redistribution structure **101**. In some examples, underfill **170**C can be pre-coated onto redistribution structure **101** prior to coupling electronic component **160**C to

redistribution structure **101**. In some examples, underfill **170**C can be pre-coated on electronic component **160**C prior to coupling electronic component **160**C to redistribution structure **101**. In some examples, a curing process (for example, a thermal curing process or a photocuring process) of underfill **170**C can be performed.

[0080] In some examples, encapsulant **150**C can be disposed over redistribution structure **101**, electronic component **160**C, and underfill **170**C. In some examples, encapsulant **150**C can cover or contact redistribution structure **101**, electronic component **160**C, and underfill **170**C. In some examples, underfill **170**C can be omitted, and encapsulant **150**C can be filled between electronic component **160**C and redistribution structure **101**. In some examples, encapsulant **150**C can be located over a top side of electronic component **160**C. In some examples, encapsulant **150**C can be coplanar with the top side of electronic component **160**C.

[0081] FIG. 7 shows a cross-sectional view of an example electronic device **100**D. In the example shown in FIG. 7, electronic device **100**D can comprise one or more electronic component(s) **160**D, redistribution structure **101**, encapsulant **150**D, underfill **170**D, base substrate **310**D, external interconnects **320**D, underfill **180**D, lid **190**D, and interface materials **191**D and **192**D. Redistribution structure **101** includes dielectric structure **120**, conductive structure **130**, and component interconnects **140**, as previously described with respect to FIGS. **2A-2R**. In the example shown in FIG. **7**, electronic device **100**D can be formed by providing redistribution structure **101** prior to coupling electronic components **160**D to redistribution structure **101**.

[0082] In accordance with various examples, base substrate **310**D can comprise dielectric structure **311**D and conductive structure **312**D. In some examples, dielectric structure **311**D can comprise one or more layers of dielectric materials interleaved with the layers of conductive structure **312**D. In some examples, the dielectric materials can comprise PI, BCB, PBO, resin, or ABF. In some examples, conductive structure **312**D can comprise one or more conductive layers defining signal distribution elements (e.g., traces, vias, pads, conductive paths, or UBM). Conductive structure **312**D can comprise substrate inward terminal **314**D1 and substrate outward terminal **314**D2. In some examples, substrate inward terminal **314**D1 can comprise pads, lands, UBM, or studs. In some examples, substrate outward terminal **314**D2 can comprise pads, lands, or UBM. External interconnects **320**D can comprise solder balls, bumps, pads, or pillars. External interconnects **320**D can be coupled to substrate outward terminal **314**D2 of base substrate **310**D. In some examples, outward terminal **314**D2 can comprise an LGA (land grid array).

[0083] In some examples, base substrate **310**D can be a pre-formed substrate. Pre-formed substrates can be manufactured prior to attachment to an electronic device and can comprise dielectric layers between respective conductive layers. The conductive layers can comprise copper and can be formed using an electroplating process. The dielectric layers can be relatively thicker non-photo-definable layers, can be attached as a pre-formed film rather than as a liquid, and can include a resin with fillers such as strands, weaves, or other inorganic particles for rigidity or structural support. Since the dielectric layers are non-photo-definable, features such as vias or openings can be formed by using a drill or laser. In some examples, the dielectric layers can comprise a prepreg material or ABF. The pre-formed substrate can include a permanent core structure or carrier such as, for example, a dielectric material comprising BT or FR4, and dielectric and conductive layers can be formed on the permanent core structure. In other examples, the preformed substrate can be a coreless substrate omitting the permanent core structure, and the dielectric and conductive layers can be formed on a sacrificial carrier and removed after formation of the dielectric and conductive layers and before attachment to the electronic device. The preformed substrate can be referred to as a printed circuit board (PCB) or a laminate substrate. Such pre-formed substrates can be formed through semi-additive or modified-semi-additive processes. [0084] In some examples, base substrate **310**D can be an RDL substrate. RDL substrates can comprise one or more conductive layers and one or more dielectric layers and (a) can be formed layer by layer over an electronic device to which the RDL substrate is electrically coupled, or (b)

can be formed layer by layer over a carrier that can be entirely removed or at least partially removed after the electronic device and the RDL substrate are coupled together. RDL substrates can be manufactured layer by layer as a wafer-level substrate on a round wafer in a wafer-level process, and/or as a panel-level substrate on a rectangular or square panel carrier in a panel-level process. RDL substrates can be formed in an additive buildup process and can include one or more dielectric layers alternatingly stacked with one or more conductive layers and define respective conductive patterns or traces configured to collectively (a) fan-out electrical traces outside the footprint of the electronic device, and/or (b) fan-in electrical traces within the footprint of the electronic device. The conductive patterns can be formed using a plating process such as, for example, an electroplating process or an electroless plating process. The conductive patterns can comprise an electrically conductive material such as, for example, copper or other plateable metal. The locations of the conductive patterns can be made using a photo-patterning process such as, for example, a photolithography process and a photoresist material to form a photolithographic mask. The dielectric layers of the RDL substrate can be patterned with a photo-patterning process and can include a photolithographic mask through which light is exposed to photo-pattern desired features such as vias in the dielectric layers. The dielectric layers can be made from photo-definable organic dielectric materials such as, for example, PI, BCB, or PBO. Such dielectric materials can be spunon or otherwise coated in liquid form, rather than attached as a pre-formed film. To permit proper formation of desired photo-defined features, such photo-definable dielectric materials can omit structural reinforcers or can be filler-free, without strands, weaves, or other particles, and could interfere with the light from the photo-patterning process. In some examples, such filler-free characteristics of filler-free dielectric materials can permit a reduction in the vertical thickness or height of the resulting dielectric layer. Although the photo-definable dielectric materials described above can be organic materials, in some examples the dielectric materials of the RDL substrates can comprise one or more inorganic dielectric layers. Some examples of inorganic dielectric layer(s) can comprise silicon nitride (Si3N4), silicon oxide (SiO2), or silicon oxynitride (SiON). The inorganic dielectric layer(s) can be formed by growing the inorganic dielectric layers using an oxidation or nitridization process instead using photo-defined organic dielectric materials. Such inorganic dielectric layers can be filler-free, without strands, weaves, or other dissimilar inorganic particles. In some examples, the RDL substrates can omit a permanent core structure or carrier such as, for example, a dielectric material comprising bismaleimide triazine (BT) or FR4 and these types of RDL substrates can be referred to as coreless substrates.

[0085] Component interconnects **140** of redistribution structure **101** can be coupled to substrate inward terminals **314**D**1** of base substrate **310**D. In some examples, component interconnects **140** can be coupled to inward terminal **314**D**1** by thermal compression bonding, ultrasonic bonding, or laser assisted bonding. In some examples, solder can be interposed between component interconnects **140** and inward terminals **314**D**1**. In some examples, underfill **180**D can be interposed between redistribution structure **101** and base substrate **310**D. In some examples, underfill **180**D can be located over or can cover the lateral sides of the redistribution structure **101**. [0086] In some examples, lid **190**D can be coupled to electronic components **160**D via interface material **191**D. Lid **190**D can be coupled to base substrate **310**D via interface material **192**D. In some examples, lid **190**D can comprise a heat spreader and be coupled (e.g., thermally and/or mechanically) to electronic component **160**D via a thermal adhesive interface material **191**D. For example, interface material **191**D can comprise a thermal interface material (TIM). In some examples, interface material **191**D can also be interposed between encapsulant **150**D and lid **190**D. Lid **190**D can comprise or be referred to as a cover, case, or housing. In some examples, lid **190**D can provide electromagnetic interference (EMI) shielding. The height of lid **190**D can range from about 100 μm to about 1000 μm. Interface material **192**D can coupled lid **190**D to the upper side of base substrate **310**D. Interface material **192**D can comprise, for example, an adhesive. In some examples, interface material 192D can be electrically insulating. In some examples, interface

material **192**D can be electrically conductive and can couple lid **190**D to conductive structure **312**D of base substrate **310**D. Lid **190**D can dissipate heat from electronic components **160**D and/or can protect redistribution structure **101** and electronic components **160**D from the external environment.

[0087] FIG. **8** shows a cross-sectional view of an example electronic component **200**. In the example shown in FIG. **8**, electronic component **200** can comprise substrate **210** and redistribution structure **201**. Redistribution structure **201** can comprise dielectric structure **220** and conductive structure **230**. In some examples, redistribution structure **201** can further comprise component interconnects **240**. Electronic component **200** can be similar to electronic component **100** shown in FIG. **1**, but with conductive structure **230** of electronic component **200** comprising a pad-less small vias.

[0088] Conductive structure **230** can include one or more conductive patterns, such as conductive pattern **230**.sub.1, conductive pattern **230**.sub.3, and conductive pattern **230**.sub.4, interleaved with one or more dielectric layers, such as dielectric layer **223**, **224**, **225**, **226**, and **227**, of dielectric structure **120**. Conductive pattern **230**.sub.1 can comprise seed layer **231**.sub.1, conductors **232**.sub.1, conductors **233**.sub.1, and traces **234**.sub.1. Conductive pattern **230**.sub.2 can comprise seed layer **231**.sub.2, traces **234**.sub.2, conductors **235**.sub.1, conductors **235**.sub.2, and conductors **233**.sub.2. Conductive pattern **230**.sub.3 can comprise seed layer **231**.sub.3, conductors **235**.sub.2, conductors **232**.sub.3, conductors **233**.sub.3, and traces **234**.sub.3. Conductive pattern **130**.sub.4 can comprise seed layer **231**.sub.4 and conductors **135**.sub.2. Component interconnects **240** can each comprise contact pad **241** and terminal tip **242**. In some examples, conductive structure **230** can electrically couple component interconnects **240** to substrate **210**. In some examples, redistribution structure **201** can provide electrical coupling between external electrical components and substrate **110**.

[0089] FIGS. **9**A to **9**N show cross-sectional views of an example method for manufacturing electronic component **200**. FIG. **9**A shows a cross-sectional view of electronic component **200** at an early stage of manufacture. The processes for forming electronic component **200** to the stage shown in FIG. **9**A can be similar to or the same as the processes for forming electronic component 100, as described above with reference to FIGS. 2A-2G. In accordance with various embodiments, the diameter or width of via **451** in photoresist **450** is less than the diameter or width of via **221** in dielectric layer **223**. The diameter or width of via **452** in photoresist **450** can be similar or equal to the diameter or width of the conductor **232**.sub.1 located on dielectric layer **223**. In some examples, photoresist **450** can be provided on seed layer **231**.sub.1 and then via **451**, via **452**, and RDL vias **453** can be provided by patterning photoresist **450**. The process for patterning photoresist **450** can be similar to or the same as the process for patterning photoresists **410** and **420**, as described above with reference to FIGS. 2D and 2G. In some examples, vias 451 and 452 can be substantially circular when viewed from the top (e.g., vias 451 and 452 can have a circular cross-section in a horizontal plane). In some examples, RDL vias 453 can be substantially linear when viewed from the top (e.g., RDL vias **453** can have a rectangular cross-section in a horizontal plane). [0090] In some examples, via **451** can be patterned to have a diameter that is less than the diameter of via **221** greater than the diameter of conductor **232**.sub.1. In some examples, conductor **232**.sub.1 and a portion of seed layer **231**.sub.1 can be exposed through via pattern **451**. The diameter or width of via **451** can range from about 1 μm to about 100 μm. In some examples, the diameter or width of via **452** can range from about 0.5 μm to about 100 μm. In some examples, RDL vias **453** can be provided on dielectric layer **223**. The width of RDL vias **453** can be less than or equal to the widths of vias **451** and **452**. The width of each RDL via **453** can range from about  $0.1 \mu m$  to about  $100 \mu m$ .

[0091] FIG. **9**B shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**B, conductors **233**.sub.1 and traces **234**.sub.1 can be provided on seed layer **231**.sub.1. In some examples, a conductor **233**.sub.1 can be provided on

seed layer **231**.sub.1 and conductor **232**.sub.1 by forming the conductor **233**.sub.1 in via **451**. Via **451** can allow the conductor **233**.sub.1 to surround, cover, or contact the conductor **232**.sub.1 within via **451**. The conductor **233**.sub.1 can extend into via **221** and into the gap **228** between conductor **232**.sub.1 and photoresist **450**.

[0092] Conductor 233.sub.1 can cover conductor 232.sub.1 and a portion of seed layer 231.sub.1 exposed along a bottom (or floor) of via 451. In some examples, conductor 233.sub.1 can cover the top side and the lateral side of the conductor 232.sub.1 in via 451. The diameter or width of conductor 233.sub.1 in via 451 can be greater than the diameter or width of the conductor 232.sub.1 in via 451. The inner wall 2231 of dielectric layer 223 defines via 221. Inner wall 2231 can be spaced from a lateral side of conductor 233.sub.1 by a gap 222.sub.1 that is less than the via filling limit. In some examples, a portion of conductor 233.sub.1 on the top side of conductor 232.sub.1 can protrude upward and can be coplanar with the top side of traces 234.sub.1. In some examples, the conductor 232.sub.1 and conductor 233.sub.1 in via 451 can be coupled to an input/output terminal of substrate 210.

[0093] In some examples, a conductor 233.sub.1 can also be provided on the conductor 232.sub.1 in via 452 of photoresist 420. Via 452 can allow the conductor 233.sub.1 to contact the top side of the conductor 232.sub.1 located on dielectric layer 223. In some examples, traces 234.sub.1 can be provided on seed layer 231.sub.1 by providing conductive material (e.g., Cu, Ni, Au, Ag, Al, Ti, TiW, or other suitable electrically conductive material) in RDL vias 453. RDL vias 453 can allow trace 234 to be provided on dielectric layer 223. The materials and manufacturing process of conductors 233.sub.1 and traces 234.sub.1 can be similar to or the same as the materials and the manufacturing process, respectively, of conductors 133.sub.1 and traces 134.sub.1, as discussed above with respect to FIG. 2H.

[0094] The conductor 233.sub.1 over dielectric layer 223 can contact a top side of the conductor 232.sub.1 and in via 452. The diameter or width of conductor 233.sub.1 can be similar or equal to the diameter or width of the conductor 232.sub.1 in via 452. In some examples, a portion of the conductor 233.sub.1 on the top side of conductor 232.sub.1 can protrude upward and can be above a top side of traces 234.sub.1. In some examples, conductors 232.sub.1 and 233.sub.1 in via 451 or via 452 can be coupled to a trace 234 on the same layer (e.g., trace 234.sub.1), to a conductor on another layer (e.g., conductor 235.sub.1 of conductor 232.sub.2, with momentary reference to FIG. 8), or to a trace 234 on another layer (e.g., trace 234.sub.2, with momentary reference to FIG. 8). In some examples, the combined height of the conductor 232.sub.1 and conductor 233.sub.1 in via 451 can be similar or the same as the combined height of the conductor 232.sub.1 and conductor 233.sub.1 in via 451, relative to substrate 210 or dielectric layer 223, can be different from the height of a top side of the conductor 233.sub.1 in via 452.

[0095] In some examples, conductors 233.sub.1 can be pad-less or have a generally uniform diameter. For example, conductors 233.sub.1 that include pads can have a pad portion with a first diameter and a non-pad portion, which may extend vertically from the pad portion and has a second diameter that is less than the first diameter. In some examples, the diameter or width of conductor 233.sub.1 and the width of a trace 234.sub.1 connected or contacting conductor 233.sub.1 can be similar. For example, the width of trace 234.sub.1 can be at least 90% of the width of 233.sub.1. Thus, the width of the conductive via (e.g., vertical portion of conductor 233.sub.1) can be similar to or the same as the width of the trace 234.sub.1 connected to the via. The width of the via being similar or equal to the width of the trace tends to reduce or suppress electrical signal loss through the via.

[0096] FIG. **9**C shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**C, photoresist **450** can be removed and portions of seed layer **231**.sub.1 not covered by conductors **232**.sub.1, conductors **233**.sub.1, or traces **234**.sub.1 can be removed. The process of removing photoresist **450** can be similar to or the same

as the process of removing photoresist **410** or **420**, as described above. In some examples, conductors **232**.sub.1, conductors **233**.sub.1, and traces **234**.sub.1 can be used as a mask, and the portion of seed layer **231**.sub.1 outside the footprints of conductors **232**.sub.1, conductors **233**.sub.1, and traces **234**.sub.1 can be removed. The process of removing seed layer **231**.sub.1 can be similar to or the same as the process of removing seed layer **131**.sub.1, as described above with reference to FIG. **2**J.

[0097] In some examples, seed layer 231.sub.1, conductors 232.sub.1, conductors 233.sub.1, and traces 234.sub.1 located on substrate 210 and dielectric layer 223 can be referred to as conductive pattern 230.sub.1. Conductive pattern 230.sub.1 can comprise one or more conductive components defining signal distribution elements such as traces, vias, conductive paths, or UBM. In some examples, conductors 232.sub.1 and conductors 233.sub.1 can be referred to as a conductive via. In some examples, traces 234.sub.1 can comprise or be referred to as a RDL or RDL pattern. In some examples, the width of each of conductors 232.sub.1 and conductors 233.sub.1 is similar or equal to the width of traces 234.

[0098] FIG. **9**D shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**D, dielectric layer **224** of dielectric structure **220** can be provided on dielectric layer **223** of dielectric structure **220** and on conductive pattern **230**.sub.1. The elements, features, materials, and formation processes of dielectric layer **224** can be similar to or the same as the elements, features, materials, and formation processes described above for dielectric layer **123**. In some examples, the top side of conductor **233**.sub.1 can be exposed at the top side of dielectric layer **224**. In some examples, the top side of conductor **233**.sub.1 can be coplanar with the top side of dielectric layer **224**.

[0099] FIG. **9**E shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**E, dielectric layer **224** can be patterned to provide via **221**.sub.2 in dielectric layer **224**. The elements, features, materials, and patterning process of dielectric layer **224** can be similar to or the same as those described above with respect to dielectric layers **123** and **124**. Via **221**.sub.2 can be defined by inner wall **224**.sub.1 of dielectric layer **224**. The diameter or width of via **221**.sub.2 is greater than the diameter or width, respectively, of the conductors **232**.sub.1 and **233**.sub.1 located in an exposed by via **221**.sub.2. The diameter or width of via **221**.sub.2 can range from about 1  $\mu$ m to about 100  $\mu$ m.

[0100] In accordance with various examples, via **221**.sub.2 can expose the lateral sides of seed layer **231**.sub.1 and conductor **232**.sub.1, and a top side and lateral sides of conductor **233**.sub.1. In accordance with various examples, a gap **222**.sub.2 can be defined between the lateral sides of conductors **232**.sub.1, **233**.sub.1 and inner wall **224**.sub.1 of dielectric layer **224**. In some examples, gap **222**.sub.2 can range from about 5  $\mu$ m to about 20  $\mu$ m.

[0101] FIG. **9**F shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**F, seed layer **231**.sub.2 can be provided on dielectric layer **224** and in via **221**. In some examples, seed layer **231**.sub.2 can be provided on conductors **232**.sub.1, **233**.sub.1 and seed layer **231**.sub.1 in via **221**.sub.2. In some examples, seed layer **231**.sub.2 can be provided on the lateral sides of conductor **232**.sub.1, conductor **233**.sub.1, and seed layer **231**.sub.2 can also be provided on the top side and inner wall **224**.sub.1 of dielectric layer **224**. The elements, features, materials, and manufacturing processes of seed layer **231**.sub.2 can be similar to or the same as those of seed layers **131**.sub.1 and **131**.sub.2, as described above with reference to FIGS. **2**C and **2**M.

[0102] FIG. **9**G shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**G, photoresist **460** can be provided on seed layer **231**.sub.2. Photoresist **460** can be patterned to provide vias **461** and **462** in photoresist **460**. The elements, features, materials, and patterning process of photoresist **460** can be similar to or the same as those described above with respect to photoresists **410**, **420**, and **430**. The diameter or

width of via **461** can be less than the diameter or width of via **221**.sub.2 in dielectric layer **224**. The diameter or width of via **461** can be greater than the diameter or width of conductors **232**.sub.1 and **233**.sub.1 such that a gap or space is provided between conductors **232**.sub.1, **233**.sub.1 and photoresist **460**. The diameter or width of via **462** can be similar or equal to the diameter or width of conductors **232**.sub.1.

[0103] FIG. **9**H shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**H, conductor **235**.sub.1 and conductor **232**.sub.2 can be provided on seed layer **231**.sub.2. Conductor **235**.sub.1 can be provided in via **461** and can cover conductors **232**.sub.1 and **233**.sub.1 in via **221**.sub.2. Conductor **235**.sub.1 can extend into the gap between conductors **232**.sub.1, **233**.sub.1 and photoresist **460**. Conductor **235**.sub.1 can extend into via **221** and around lateral sides of conductor **232**.sub.1 and conductor **233**.sub.1. Seed layer **231**.sub.2 can be interposed between conductor **235**.sub.1 and conductors **232**.sub.1, **233**.sub.1 in via **221**.sub.2.

[0104] Conductor 232.sub.2 can be provided in via pattern 462 and can contact seed layer 231.sub.2. The height of conductor 232.sub.2, as measured from the top of dielectric layer 224, can be similar or equal to the height of conductor 235.sub.1, as measured from the top of dielectric layer 224. In some examples, the top side of conductor 232.sub.2 can be coplanar with the top side of conductor 235.sub.1. Conductor 235.sub.1 can be coupled to conductors 232.sub.1 and 233.sub.1, one or more trace(s) 234.sub.1, and/or one or more trace(s) 234.sub.2, with momentary reference to FIG. 9K. The elements, features, materials, and manufacturing processes of conductors 232.sub.2 and 235.sub.1 can be similar to or the same as those of conductors 132.sub.2 and 135.sub.1, as previously described with referent to FIGS. 2N and 2O.

[0105] In accordance with various examples, conductor **235**.sub.1 can be pad-free. For example, conductor **235**.sub.1 can have a uniform, or substantially, uniform diameter between the top side and bottom side of conductor **235**.sub.1. Stated differently, a diameter the annular, or ring-shaped, portion of conductor **235**.sub.1 that is located around conductors **232**.sub.1 and **233**.sub.1 can be equal to the diameter of the upper portion of conductor **235**.sub.1 that is located over the top side of conductor **233**.sub.1.

[0106] FIG. **9**I shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**I, photoresist **460** can be removed. The process of removing photoresist **460** can be similar to or the same as the process of removing photoresist **410**, **420**, or **430**, as described above with reference to FIGS. **2**F, **2**I, and **2**O. Removal of photoresist **460** can expose seed layer **231**.sub.2 and the laterals sides of conductor **232**.sub.2 and conductor **235**.sub.1.

[0107] FIG. 9J shows a cross-sectional view of electronic component 200 at a later stage of manufacture. In the example shown in FIG. 9J, photoresist 470 can be provided on seed layer 231 and over conductor 232.sub.2 and conductor 235.sub.1. In accordance with various examples, photoresist 470 can be patterned to provide via 472 and RDL vias 473. Via 472 can be located over and can expose conductor 232.sub.2. RDL vias 473 can expose seed layer 231.sub.2. The diameter or width of via 472 similar or equal to the diameter or width of conductors 232.sub.2. The diameter or width of RDL vias 473 can be similar or equal to the diameter or width of conductors 232.sub.1, 232.sub.2, 233.sub.1, 233.sub.1, or 235.sub.1. The elements, features, materials, and patterning process of photoresist 470 can be similar to or the same as those described above with respect to photoresists 410, 420, and 430.

[0108] FIG. **9**K shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**K, conductor **233**.sub.2 and traces **234**.sub.2 can be provided on conductor **232**.sub.2 and seed layer **231**.sub.2, respectively. Conductor **233**.sub.2 can be provided in via **472** and can on or contacting conductor **232**.sub.2. Traces **234**.sub.2 can be provided on seed layer **231**.sub.2 by providing conductive material (e.g., Cu, Ni, Au, Ag, Al, Ti, TiW, or other suitable electrically conductive material) in RDL vias **473**. The elements, features,

materials, and manufacturing process of conductor **233**.sub.2 can be similar to or the same as those described above with respect to conductors **133**.sub.1 and **233**.sub.1. The elements, features, materials, and manufacturing process of traces **234**.sub.2 can be similar to or the same as those described above with respect to traces **134**.sub.1, **134**.sub.2, and **234**.sub.1.

[0109] FIG. **9**L shows a cross-sectional view of electronic component **200** at a later stage of manufacture. In the example shown in FIG. **9**L, photoresist **470** and exposed portions of seed layer **231**.sub.2 are removed. Removal of photoresist **470** can expose conductors **232**.sub.2, **233**.sub.2, **235**.sub.1, traces **234**.sub.2, and seed layer **231**.sub.2. The process of removing photoresist **470** can be similar to or the same as the process of removing photoresist **410**, **420**, or **430**, as described above with reference to FIGS. **2F**, **2I**, and **2O**.

[0110] In accordance with various examples, removal of exposed portions of seed layer 231.sub.2 can expose the top side and inner walls 224.sub.1 of dielectric layer 224 and a portion of the top side of dielectric layer 223 (e.g., the portion of dielectric layer 223 that forms the floor of via 221.sub.2). In some examples, conductor 232.sub.2, conductor 233.sub.2, conductor 235.sub.1, and traces 234.sub.2 can be used as a mask, and the portion of seed layer 231.sub.2 outside the footprints of conductor 232.sub.2, conductor 233.sub.2, conductor 235.sub.1, and traces 234.sub.2 is removed. The process of removing seed layer 231.sub.2 can be similar to or the same as the process of removing seed layer 131.sub.1, as described above with reference to FIG. 2J. In some examples, seed layer 231.sub.2, conductor 235.sub.1, traces 234.sub.2, conductor 232.sub.2, and conductor 233.sub.2 can be referred to as conductive pattern 230.sub.2. In response to removal of photoresist 470 and seed layer 231.sub.2, the gap 229 defined by conductor 235.sub.1 and inner wall 224.sub.1 of dielectric layer 224 may be devoid of material.

[0111] FIG. 9M shows a cross-sectional view of electronic component 200 at a later stage of manufacture. In the example shown in FIG. 9M, dielectric layer 225 can be provided over conductive pattern 230.sub.2 (e.g., conductor 232.sub.2, conductor 233.sub.2, traces 234.sub.2, and conductor 235.sub.1) and dielectric layer 224. Via 221.sub.3 can be provided in dielectric layer 225. Conductors 232.sub.2 and 233.sub.2 can be exposed in via 221.sub.3. Via 221.sub.3 can also expose a lateral side (or terminal end) of seed layer 231.sub.2 and a portion of the upper side of dielectric layer 224. This process can be similar to or the same as the process shown in FIG. 9F. [0112] In accordance with various examples, dielectric layer 225 can extend into via 221.sub.2 such that dielectric layer 225 is located in the gap 229 between conductor 235.sub.1 and inner wall 224.sub.1 of dielectric layer 224. The portion of dielectric layer 225 in via 221.sub.2 can also contact an upper side of dielectric layer 223. In some examples, an upper side of dielectric layer 225 can be coplanar with the upper side of conductor 233.sub.2.

[0113] FIG. 9N shows a cross-sectional view of electronic component 200 at a later stage of manufacture. In the example shown in FIG. 9N, the steps illustrated in FIGS. 9F to 9M and FIGS. 2P to 2R can be performed to provide conductive patterns 230.sub.3 and 230.sub.4, dielectric layers 226 and 227, and interconnect structures 240. Conductive pattern 230.sub.3 can comprise seed layer 231.sub.3, conductor 235.sub.2, conductors 232.sub.3, conductors 233.sub.3, and traces 234.sub.3. Conductive pattern 130.sub.4 can comprise seed layer 231.sub.4 and conductors 135.sub.2. Conductive pattern 130.sub.4 can also comprise traces, similar to traces 234.sub.3, located over dielectric layer 226. Component interconnects 240 can each comprise contact pad 241 and terminal tip 242.

[0114] In accordance with various examples, individual electronic components **200** can be provided by a singulation process. In some examples, the singulation process can include sawing or cutting through substrate **210** and dielectric structure **220**. In some examples, the singulation process can also cut through conductive structure **230**. In some examples, in response to singulation, lateral sides of substrate **210**, dielectric structure **120**, or conductive structure **230** can be coplanar. [0115] In accordance with various examples, redistribution structure **201** can be provided having a pad-less, small-diameter conductive vias, such as the conductive via formed by conductor

232.sub.1 and conductor 233.sub.1, the conductive via formed by conductor 232.sub.1, conductor 233.sub.1, and conductor 235.sub.1, the conductive via formed by conductor 232.sub.2, conductor 233.sub.2, and conductor 235.sub.2, or the conductive via formed by conductor 232.sub.3, conductor 233.sub.3, and conductor 2353. In this way, even if the resolution of the dielectric material of dielectric structure is low (e.g., if dielectric layer 223, 224, 225, 226, or 227, comprises a low-resolution PI that does not support 10  $\mu$ m diameter patterns) a pad-less, small-diameter conductive via can be implemented. Electrical loss can be reduced by the pad-less, small-diameter conductive via structure, as a width of the RDL patterns and a width of the conductive vias can be similar or the same. Since the diameter or width of the conductive vias is relatively small due to the pad-less conductive via structure, a greater density and/or smaller-pitch RDL pattern can be provided between the conductive vias.

[0116] FIG. 10 shows a cross-sectional view of an example electronic device 200A. In the example shown in FIG. 10, electronic device 200A can comprise substrate 210 and redistribution structure 201. Redistribution structure 201 includes dielectric structure 220 and conductive structure 230, as previously described with reference to FIGS. 9A-9N. In some examples, redistribution structure 201 can further include component interconnects 240. In accordance with various examples, electronic device 200A can be manufactured using a process similar to the processes shown in FIGS. 9A-9N. In some examples, electronic device 200A can comprise or be referred to as WLP or WLCSP. Electronic device 200A can be similar to electronic device 100A shown in FIG. 4, but redistribution structure with 201 provided in place of redistribution structure 101. In some examples, redistribution structure 201 of electronic device 200A can comprise pad-less conductive vias.

[0117] FIG. 11 shows a cross-sectional view of an example electronic device 200B. In the example shown in FIG. 11, electronic device 200B can comprise substrate 210, redistribution structure 201, and encapsulant 250B. Redistribution structure 201 includes dielectric structure 220 and conductive structure 230, as previously described with reference to FIGS. 9A-9N. In some examples, redistribution structure 101 can further include component interconnects 240. Encapsulant 250B can be similar to encapsulant 150B, as previously described with reference to FIG. 5. Electronic device 200B can be similar to electronic device 100B shown in FIG. 5, but redistribution structure with 201 provided in place of redistribution structure 101. In some examples, redistribution structure 201 of electronic device 200B can comprise pad-less conductive vias.

[0118] FIG. 12 shows a cross-sectional view of an example electronic device 2000. In the example shown in FIG. 12, electronic device 2000 can comprise electronic component 260C, encapsulant 250C, underfill 270C, and redistribution structure 201. Redistribution structure 201 includes dielectric structure 220 and conductive structure 230, as previously described with reference to FIGS. 9A-9N. In some examples, redistribution structure 901 can further include component interconnects 240. In the example shown in FIG. 12, electronic device 2000 can be formed by providing redistribution structure 201 prior to coupling electronic component 260C to redistribution structure 201. Electronic device 2000 can be similar to electronic device 100C shown in FIG. 6, but redistribution structure with 201 provided in place of redistribution structure 101. In some examples, redistribution structure 201 of electronic device 2000 can comprise pad-less conductive vias.

[0119] FIG. 13 shows a cross-sectional view of an example electronic device 200D. In the example shown in FIG. 13, electronic device 200D can comprise electronic component 260D, one or more electronic component(s) 260D, redistribution structure 201, encapsulant 250D, underfill 270D, base substrate 310D, external interconnects 320D, underfill 280D, lid 290D, and interface materials 291D and 292D. Redistribution structure 201 includes dielectric structure 220, conductive structure 230, and component interconnects 240, as previously described with respect to FIGS. 9A-9N. In the example shown in FIG. 13, electronic device 200D can be formed by providing redistribution

structure **201** prior to coupling electronic components **260**D to redistribution structure **101**. Electronic device **200**D can be similar to electronic device **100**D shown in FIG. **7**, but redistribution structure with **201** provided in place of redistribution structure **101**. In some examples, redistribution structure **201** of electronic device **2000** can comprise pad-less conductive vias.

[0120] Some devices and processes described above can comprise dimple-free conductive vias. The pre-via preparation can leave a small gap (e.g., less than the via filling limit) between a conductor and the wall of the via. Another conductor fills the gap and covers the first conductor to leave a substantially flat top side of the second conductor. The substantially flat top side of the conductor tends to prevent trace patterns above the top side of the conductor from collapsing. [0121] Some examples can comprise pad-less, small-diameter conductive vias formed using pre-via structures. Pad-less, small-diameter conductive vias described herein can also have resolution finer than the resolution of the dielectric layers defining the vias. The pad-less, small-diameter conductive vias tend to enable fine pitch RDLs with improved signal integrity. [0122] The present disclosure includes reference to certain examples; however, it will be understood by those skilled in the art that various changes may be made, and equivalents may be substituted without departing from the scope of the disclosure. In addition, modifications may be made to the disclosed examples without departing from the scope of the present disclosure. Therefore, it is intended that the present disclosure not be limited to the examples disclosed, but that the disclosure will include all examples falling within the scope of the appended claims.

# **Claims**

- 1. A method of making a semiconductor device, comprising: providing a first dielectric layer, wherein an inner wall of the first dielectric layer defines a first via; providing a first photoresist over the first dielectric layer and in the first via, wherein an inner wall of the first photoresist defines a second via extending into the first via; providing a first conductor in the second via, wherein a first gap is defined between a lateral side of the first conductor and the inner wall of the first dielectric layer; removing the first photoresist from the first gap defined between the lateral side of the first conductor and the inner wall of the first dielectric layer; providing a second photoresist over the first dielectric layer, wherein the second photoresist defines a third via over the first conductor; and providing a second conductor in the third via, wherein the second conductor extends into the first gap defined between the lateral side of the first conductor and the inner wall of the first dielectric layer.
- **2**. The method of claim 1, further comprising: providing a second dielectric layer over a top side of the second conductor; and providing traces over the second dielectric layer above the second conductor, wherein the traces above the second conductor comprise vertical sidewalls that are substantially parallel.
- **3.** The method of claim 1, further comprising providing a seed layer over the first dielectric layer and in the first via, wherein the first conductor and the second conductor are provided over the seed layer.
- **4**. The method of claim 1, wherein a portion of the second conductor that extends into the first gap comprises an annular geometry.
- **5.** The method of claim 1, wherein a first side of the first conductor is coplanar with a first side of the second conductor.
- **6.** The method of claim 1, further comprising: providing a third conductor; providing a fourth conductor protruding above the third conductor; providing a second dielectric layer over the third conductor and the fourth conductor, wherein a second gap is defined between an inner wall of the second dielectric layer and a lateral side of the fourth conductor; and providing a fifth conductor over the fourth conductor and the second dielectric layer, wherein the fifth conductor extends into

the second gap defined between the lateral side of the fourth conductor and the inner wall of the second dielectric layer, wherein the first dielectric layer is provided over a top side of the fifth conductor.

- 7. The method of claim 1, further comprising: removing the second photoresist to define a second gap between a lateral side of the second conductor and the inner wall of the first dielectric layer; and providing a second dielectric layer over the second conductor, wherein the second dielectric layer fills the second gap.
- **8**. The method of claim 1, wherein the lateral side of the first conductor is separated from the inner wall of the first dielectric layer by a width less than about 10 micrometers.
- **9.** The method of claim 8, wherein providing the second conductor in the third via further comprises: providing a plating accelerant in the first gap defined between the lateral side of the first conductor and the inner wall of the first dielectric layer; and plating the second conductor in the third via using the plating accelerant to increase a plating rate.
- **10.** A method of making a semiconductor device, comprising: providing a first conductor; providing a second conductor protruding above the first conductor; providing a first dielectric layer, wherein a first gap is defined between an inner wall of the first dielectric layer and a lateral side of the second conductor; providing a first seed layer over the second conductor, over the first dielectric layer, and in the first gap; and providing a third conductor over the first seed layer, wherein third conductor extends into the first gap defined between the lateral side of the second conductor and the inner wall of the first dielectric layer.
- **11**. The method of claim 10, wherein third conductor extends through the first gap and into a second gap defined between a lateral side of the first conductor and the inner wall of the first dielectric layer.
- **12**. The method of claim 10, wherein providing the third conductor over the first seed layer further comprises: providing a plating accelerant in the first gap defined between the lateral side of the second conductor and the inner wall of the first dielectric layer; and plating the second conductor using the plating accelerant to increase a plating rate.
- **13**. The method of claim 10, further comprising: providing a second dielectric layer over the first dielectric layer and the third conductor, wherein an inner wall of the second dielectric layer defines a first via over the third conductor; providing a second seed layer over the third conductor and the second dielectric layer; providing a photoresist in the first via, wherein the photoresist defines a second via extending into the first via; and providing a fourth conductor in the second via, wherein a second gap is defined between a lateral side of the fourth conductor and the inner wall of the second dielectric layer.
- **14.** The method of claim 10, wherein the lateral side of the second conductor is separated from the inner wall of the first dielectric layer by less than about 10 micrometers.
- **15**. The method of claim 10, further comprising: providing a second dielectric layer over the first dielectric layer and a top side of the third conductor; and providing traces over the second dielectric layer and above the third conductor, wherein the traces above the third conductor comprise vertical sidewalls that are substantially parallel.
- **16.** The method of claim 10, further wherein a portion of the third conductor between the inner wall of the first dielectric layer and the lateral side of the second conductor comprises an annular geometry.
- 17. A semiconductor device, comprising: a first dielectric layer comprising an inner wall that defines a via; a seed layer disposed over the first dielectric layer and in the via; a first conductor disposed over the seed layer and in the via, wherein the first conductor comprises a cylindrical geometry; and a second conductor disposed over the first conductor and the first dielectric layer, wherein the second conductor extends into a gap defined between the inner wall of the first dielectric layer and a lateral side of the first conductor.
- 18. The semiconductor device of claim 17, wherein a portion of the second conductor extending

into the gap comprises an annular geometry.

- **19**. The semiconductor device of claim 17, further comprising: a second dielectric layer disposed over a top side of the second conductor; and traces disposed over the second dielectric layer and above the second conductor, wherein the traces above the second conductor comprise vertical sidewalls that are substantially parallel.
- **20**. The semiconductor device of claim 17, wherein the lateral side of the first conductor is separated from the inner wall of the first dielectric layer by a width less than about 10 micrometers.