## US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12395169

August 19, 2025

Miura; Mineo et al.

# Semiconductor device, semiconductor module, relay unit, battery unit, and vehicle

#### **Abstract**

A semiconductor device includes a first terminal for a battery, a second terminal for an inverter circuit, and a transistor. The semiconductor device is configured to control a voltage applied to a control terminal of the transistor to allow supply of a current from the first terminal to the second terminal and allow supply of a current from the second terminal to the first terminal. A withstand voltage between the first terminal and the second terminal is greater than or equal to a voltage between the battery and the inverter circuit.

Inventors: Miura; Mineo (Kyoto, JP), Hayashiguchi; Masashi (Kyoto, JP), Terada; Jun

(Kyoto, JP)

**Applicant: ROHM CO., LTD.** (Kyoto, JP)

Family ID: 1000008766545

Assignee: ROHM CO., LTD. (Kyoto, JP)

Appl. No.: 18/342599

Filed: June 27, 2023

#### **Prior Publication Data**

**Document Identifier**US 20230344427 A1

Publication Date
Oct. 26, 2023

## **Foreign Application Priority Data**

JP 2018-207433 Nov. 02, 2018

## **Related U.S. Application Data**

continuation parent-doc US 17288833 US 11784639 WO PCT/JP2019/042651 20191030 child-doc US 18342599

## **Publication Classification**

Int. Cl.: H03K17/567 (20060101); B60L3/00 (20190101); B60L15/00 (20060101); B60L50/60 (20190101); H01H47/00 (20060101); H01L25/07 (20060101); H02P27/06 (20060101); H10D8/00 (20250101); H10D12/00 (20250101); H10D84/40 (20250101)

#### **U.S. Cl.:**

CPC **H03K17/567** (20130101); **B60L3/0046** (20130101); **B60L15/007** (20130101); **B60L50/60** (20190201); **H01H47/00** (20130101); **H01L25/072** (20130101); **H02P27/06** (20130101); **H10D8/00** (20250101); **H10D12/481** (20250101); **H10D84/403** (20250101);

## **Field of Classification Search**

**CPC:** H03K (17/567); B60L (50/60); B60L (3/0046); B60L (15/007); H01H (47/00); H01L (25/072); H01L (29/7397); H02P (27/06)

## **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC        |
|--------------|--------------------|----------------------|----------|------------|
| 4954917      | 12/1989            | Wirth                | N/A      | N/A        |
| 5859772      | 12/1998            | Hilpert              | N/A      | N/A        |
| 6323717      | 12/2000            | Omura et al.         | N/A      | N/A        |
| 2003/0202296 | 12/2002            | Hamano et al.        | N/A      | N/A        |
| 2005/0083097 | 12/2004            | Bayerer              | N/A      | N/A        |
| 2006/0187604 | 12/2005            | Ohshima              | N/A      | N/A        |
| 2006/0279890 | 12/2005            | Lott                 | N/A      | N/A        |
| 2007/0108959 | 12/2006            | Amano                | N/A      | N/A        |
| 2009/0066404 | 12/2008            | Heppenstall et al.   | N/A      | N/A        |
| 2010/0163922 | 12/2009            | Yoneda et al.        | N/A      | N/A        |
| 2011/0234177 | 12/2010            | Kohara et al.        | N/A      | N/A        |
| 2011/0278918 | 12/2010            | Shindo et al.        | N/A      | N/A        |
| 2011/0297964 | 12/2010            | Miura                | N/A      | N/A        |
| 2013/0009624 | 12/2012            | Tagome               | N/A      | N/A        |
| 2014/0111171 | 12/2013            | Kosugi               | N/A      | N/A        |
| 2015/0035464 | 12/2014            | Maekawa et al.       | N/A      | N/A        |
| 2016/0181794 | 12/2015            | Kimura et al.        | N/A      | N/A        |
| 2016/0226238 | 12/2015            | Matsushita et al.    | N/A      | N/A        |
| 2017/0162662 | 12/2016            | Naito                | N/A      | N/A        |
| 2017/0267105 | 12/2016            | Fratelli             | N/A      | B60L 15/20 |
| 2018/0019750 | 12/2017            | Takao                | N/A      | H03K 5/02  |
| 2018/0041107 | 12/2017            | Yamahira             | N/A      | H02M 1/08  |
| 2018/0097390 | 12/2017            | Kube                 | N/A      | N/A        |

| 2018/0102649 | 12/2017 | Dewa        | N/A | H02M 7/219      |
|--------------|---------|-------------|-----|-----------------|
| 2018/0262149 | 12/2017 | Uchida      | N/A | H02P<br>29/0241 |
| 2018/0294660 | 12/2017 | Byun        | N/A | N/A             |
| 2019/0109462 | 12/2018 | Götz et al. | N/A | N/A             |
| 2021/0152072 | 12/2020 | Suzuki      | N/A | H03K 17/145     |

## FOREIGN PATENT DOCUMENTS

| FOREIGN PATE    | NT DOCUMENTS            |         |     |
|-----------------|-------------------------|---------|-----|
| Patent No.      | <b>Application Date</b> | Country | CPC |
| 1453918         | 12/2002                 | CN      | N/A |
| 196 39 279      | 12/1997                 | DE      | N/A |
| 102 55 602      | 12/2003                 | DE      | N/A |
| 10 2005 027 013 | 12/2005                 | DE      | N/A |
| 112014003904    | 12/2015                 | DE      | N/A |
| 102016201506    | 12/2015                 | DE      | N/A |
| 10 2016 209 354 | 12/2016                 | DE      | N/A |
| 10 2016 219 098 | 12/2017                 | DE      | N/A |
| 2368749         | 12/2010                 | EP      | N/A |
| 2 593 949       | 12/2015                 | EP      | N/A |
| H04354156       | 12/1991                 | JP      | N/A |
| H05111240       | 12/1992                 | JP      | N/A |
| 5-235722        | 12/1992                 | JP      | N/A |
| H06222845       | 12/1993                 | JP      | N/A |
| 2003324843      | 12/2002                 | JP      | N/A |
| 2005065459      | 12/2004                 | JP      | N/A |
| 2005137060      | 12/2004                 | JP      | N/A |
| 2006340390      | 12/2005                 | JP      | N/A |
| 2007143221      | 12/2006                 | JP      | N/A |
| 2008235405      | 12/2007                 | JP      | N/A |
| 2010161009      | 12/2009                 | JP      | N/A |
| 2010259241      | 12/2009                 | JP      | N/A |
| 2011055695      | 12/2010                 | JP      | N/A |
| 2011211761      | 12/2010                 | JP      | N/A |
| 2011254387      | 12/2010                 | JP      | N/A |
| 2012064677      | 12/2011                 | JP      | N/A |
| 2013027095      | 12/2012                 | JP      | N/A |
| 2013045847      | 12/2012                 | JP      | N/A |
| 2013110373      | 12/2012                 | JP      | N/A |
| 2013198202      | 12/2012                 | JP      | N/A |
| 2014087180      | 12/2013                 | JP      | N/A |
| 2015023663      | 12/2014                 | JP      | N/A |
| 2015065802      | 12/2014                 | JP      | N/A |
| 2015138824      | 12/2014                 | JP      | N/A |
| 2017017839      | 12/2016                 | JP      | N/A |
| 2018011411      | 12/2017                 | JP      | N/A |
| 2018046647      | 12/2017                 | JP      | N/A |
|                 |                         |         |     |

### **OTHER PUBLICATIONS**

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553999, Dispatch Date: Jun. 27, 2023, 8 pages including English machine translation. cited by applicant

Office Action issued for U.S. Appl. No. 17/288,825, dated Oct. 6, 2023, 51 pages. cited by applicant

Decision of Refusal issued for Japanese Patent Application No. 2020-553999, Dispatch Date: Nov. 14, 2023, 4 pages including English machine translation. cited by applicant

Office Action issued for U.S. Appl. No. 17/288,827, dated Aug. 10, 2023, 46 pages. cited by applicant

Office Action issued for Chinese Patent Application No. 201980070751.1, dated Sep. 27, 2023, 11 pages including partial English machine translation. cited by applicant

Office Action issued in corresponding German Patent Application No. 11 2019 005 478.3, Jul. 14, 2023, and machine translation (18 pages). cited by applicant

Office Action issued for U.S. Appl. No. 17/288,825, dated Apr. 11, 2024, 29 pages. cited by applicant

Reconsideration Report by Examiner before Appeal issued for Japanese Patent Application No. 2020-553999, dated May 20, 2024, 4 pages including English machine translation. cited by applicant

International Search Report and Written Opinion issued for International Patent Application No. PCT/JP2019/042651, Date of mailing: Jan. 21, 2020, 9 pages including English translation of Search Report. cited by applicant

International Preliminary Report on Patentability issued for International Patent Application No. PCT/JP2019/042651, Dale of issuance: Apr. 27, 2021, 14 pages including English translation. cited by applicant

International Preliminary Report on Patentability issued for International Patent Application No. PCT/JP2019/042652, Dale of issuance: Apr. 27, 2021, 14 pages including English translation. cited by applicant

International Preliminary Report on Palentability issued for International Patent Application No. PCT/JP2019/042653, Dale of issuance: Apr. 27, 2021, 16 pages including English translation. cited by applicant

OfficeAction issued for Chinese Patent Application No. 201980070740.3, dated Feb. 8, 2023, 26 pages including partial English machine translation. cited by applicant

Office Action issued for German Patent Application No. 11 2019 005 495.3, dated May 11, 2023, 13 pages including English machine translation. cited by applicant

Office Action issued for German Patent Application No. 11 2019 005 468.6, dated May 11, 2023, 12 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553997, Dispatch dale: Jun. 6, 2023, 12 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553998, Dispatch dale: Jun. 6, 2023, 10 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553997, Dispatch

Date: Oct. 24, 2023, 10 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553998, Dispatch

Date: Oct. 31, 2023, 10 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2020-553999, Dispatch

date: Dec. 3, 2024, 5 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2024-028265, Dispatch date: Mar. 11, 2025, 9 pages including English machine translation. cited by applicant

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2024-028265

Notice of Reasons for Refusal issued for Japanese Patent Application No. 2024-028265, Dispatch date: May 20, 2025, 7 pages including English machine translation. cited by applicant

date. May 20, 2025, 7 pages including English machine translation. Cited by applica

*Primary Examiner:* Fureman; Jared

Assistant Examiner: Pham; Duc M

Attorney, Agent or Firm: HSML P.C.

## **Background/Summary**

#### TECHNICAL FIELD

(1) The present disclosure relates to a semiconductor device, a semiconductor module, a relay unit, a battery unit, and a vehicle.

## **BACKGROUND ART**

(2) As shown in FIG. **53**, for example, a motor-driven vehicle such as a hybrid car or an electric car includes a battery **210**, an inverter circuit **230** that controls a motor **220** driving the motor-driven vehicle, and a relay unit **200** arranged between a positive electrode of the battery **210** and the inverter circuit **230**. The relay unit **200** includes a main relay **201**, which is a mechanical contact type relay, and a relay circuit **202** connected in parallel to the main relay **201** and used for precharging (refer to, for example, Patent Document 1). A capacitor **240** is arranged between the relay unit **200** and the inverter circuit **230**. The pre-charging relay circuit **202** is configured to avoid a flow of an inrush current into the inverter circuit from the battery and includes a mechanical contact type relay **203** and a current limiting resistor **204** that are connected in series.

## PRIOR ART DOCUMENT

Patent Document

(3) Patent Document 1: Japanese Laid-Open Patent Publication No. 2010-161009 SUMMARY OF THE INVENTION

Problems that the Invention is to Solve

- (4) When the pre-charging relay circuit **202** limits the inrush current flowing from the battery **210** to the capacitor **240**, the current limiting resistor **204** consumes most of the power. The current limiting resistor **204** needs to have a large resistance value in order to limit inrush currents. Since the power is consumed by the current limiting resistor **204**, the resistor needs to be increased in size.
- (5) Further, each of the mechanical contact type main relay **201** and the pre-charging relay circuit **202** has a large body and is relatively heavy. In addition, the reliability as a relay is low because when a high-voltage high-current flows, the contact of the main relay **201** welds and fails to block the current, an electric arc is generated, and the number of times the relay can open and close is limited. Moreover, the mechanical contact type main relay **201** and the pre-charging relay circuit **202** produce noise when opening and closing.
- (6) It is an object of the present disclosure to provide a semiconductor device, a semiconductor module, a relay unit, a battery unit, and a vehicle that achieve reduction in the size and weight of the relay unit while limiting the lowering of the reliability and production of noise.

Means for Solving the Problems

- (7) To achieve the above object, a semiconductor device includes a first terminal for a battery, a second terminal for an inverter circuit, and a transistor. The semiconductor device is configured to control a voltage applied to a control terminal of the transistor to allow supply of a current from the first terminal to the second terminal and allow supply of a current from the second terminal to the first terminal. A withstand voltage between the first terminal and the second terminal is greater than or equal to a voltage between the battery and the inverter circuit.
- (8) In this configuration, the semiconductor device including the transistor is used as a main relay and a pre-charging relay circuit. That is, a relay unit does not have to include a mechanical contact type relay of a pre-charging relay circuit, a mechanical contact type main relay, and a current

limiting resistor that limits an inrush current from the battery. This eliminates the shortcomings including the low reliability of relays, that is, a failure to block a current caused by a welded contact of the mechanical contact type main relay, generation of an electric arc, and the limited number of times a relay can open and close, and noise produced when the main relay and the precharge relay circuit open and close. Accordingly, while limiting the lowering of the reliability and production of noise, the relay unit is reduced in size and weight.

- (9) Preferably, in the semiconductor device described above, the transistor is an insulated gate bipolar transistor (IGBT). The semiconductor device further includes a diode connected in antiparallel to the IGBT. The IGBT includes a collector used as the first terminal and an emitter used as the second terminal.
- (10) To achieve the above object, a semiconductor device includes a positive electrode of a battery, an IGBT arranged between the battery and an inverter circuit electrically connected, and a reverse blocking insulated gate bipolar transistor (RB-IGBT) connected in antiparallel to the IGBT.
- (11) In this configuration, the IGBT and the RB-IGBT are used as a main relay and a pre-charging relay circuit. That is, a relay unit does not have to include a mechanical contact type relay of a pre-charging relay circuit, a mechanical contact type main relay, and a current limiting resistor that limits an inrush current from the battery. This eliminates the shortcomings including the low reliability of relays, that is, a failure to block a current caused by a welded contact of the mechanical contact type main relay, generation of an electric arc, and the limited number of times a relay can open and close, and noise produced when the main relay and the pre-charge relay circuit open and close. Accordingly, while limiting the lowering of the reliability and production of noise, the relay unit is reduced in size and weight.

Effects of the Invention

(12) As described above, the semiconductor device, the semiconductor module, the relay unit, the battery unit, and the vehicle achieve reduction in the size and weight of the relay unit while limiting the lowering of the reliability and production of noise.

## **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) FIG. **1** is a block diagram schematically showing an electrical configuration of part of a vehicle including a first embodiment of a semiconductor device.
- (2) FIG. **2** is a circuit diagram schematically showing an electrical configuration of the relay unit shown in FIG. **1** and its surroundings.
- (3) FIG. **3**A is a graph showing a relationship between a collector current flowing to an IGBT of the semiconductor device and a collector-emitter voltage during driving operation of the vehicle.
- (4) FIG. **3**B is a graph showing a relationship between a current flowing to a diode of the semiconductor device and a forward voltage during regenerative operation of the vehicle.
- (5) FIG. **4**A is a schematic cross-sectional view of the IGBT of the first embodiment.
- (6) FIG. 4B is a schematic cross-sectional view of a comparative example of an IGBT.
- (7) FIG. **5** is a schematic cross-sectional view of a diode.
- (8) FIG. **6** is a perspective view of a semiconductor module including a semiconductor device.
- (9) FIG. 7 is a schematic plan view of the semiconductor module showing a layout of the semiconductor device.
- (10) FIG. 8 is a cross-sectional view of the semiconductor module taken along line 8-8 in FIG. 7.
- (11) FIG. **9** is a bottom view of the semiconductor module.
- (12) FIG. **10** is a side view of a semiconductor unit.
- (13) FIG. **11** is a graph showing a collector-emitter voltage and a terminal-to-terminal voltage of a capacitor in a first comparative example of pre-charge control.

- (14) FIG. **12** is a graph showing a current flowing to the semiconductor module during pre-charge control of the first comparative example.
- (15) FIG. **13** is a graph showing a collector-emitter voltage and a terminal-to-terminal voltage of a capacitor in a second comparative example of pre-charge control.
- (16) FIG. **14** is a graph showing a current flowing to the semiconductor module during pre-charge control of the second comparative example.
- (17) FIG. **15** is a graph showing a collector-emitter voltage and a terminal-to-terminal voltage of a capacitor during pre-charge control of the first embodiment.
- (18) FIG. **16** is a graph showing a current flowing to the semiconductor module during pre-charge control of the first embodiment.
- (19) FIG. **17** is a circuit diagram showing a comparative example of a semiconductor device.
- (20) FIG. **18** is a circuit diagram showing a second embodiment of a semiconductor unit.
- (21) FIG. **19** is a perspective view of a semiconductor module.
- (22) FIG. **20** is a schematic plan view of the semiconductor module showing a layout of a semiconductor device.
- (23) FIG. **21** is a plan view of an IGBT showing a layout of electrode pads of the IGBT.
- (24) FIG. **22** is a plan view of a diode showing a layout of an electrode pad of the diode.
- (25) FIG. **23** is a perspective cross-sectional view of an RC-IGBT, which is a third embodiment of a semiconductor device.
- (26) FIG. **24** is a bottom view of the RC-IGBT.
- (27) FIG. **25** is a schematic plan view of a semiconductor module showing a layout of a semiconductor device.
- (28) FIG. **26**A is a graph showing current flowing to an IGBT and a diode of the RC-IGBT and temperature of the RC-IGBT.
- (29) FIG. **26**B is a graph of a comparative example in which an IGBT and a diode are separately formed including an upper graph showing current flowing to the IGBT and temperature of the IGBT and a lower graph showing current flowing to the diode and temperature of the diode.
- (30) FIG. **27** is a circuit diagram showing a fourth embodiment of a semiconductor unit.
- (31) FIG. **28** is a schematic plan view of a semiconductor module showing a layout of a semiconductor device.
- (32) FIG. 29 is a circuit diagram showing a fifth embodiment of a semiconductor unit.
- (33) FIG. **30** is a schematic plan view of a semiconductor module showing a layout of a semiconductor device.
- (34) FIG. **31**A is a graph showing a relationship between a driving current flowing to an IGBT and a MOSFET and a terminal-to-terminal voltage of a semiconductor module.
- (35) FIG. **31**B is a graph showing a relationship between a current flowing to a diode of the semiconductor device and a forward voltage during regenerative operation of the vehicle.
- (36) FIG. **32** is a circuit diagram showing a sixth embodiment of a semiconductor unit.
- (37) FIG. **33** is a graph showing a gate drive signal of each IGBT.
- (38) FIG. **34** is a circuit diagram showing a modified example of a semiconductor unit.
- (39) FIG. **35** is a circuit diagram showing a modified example of a semiconductor unit.
- (40) FIG. **36** is a schematic plan view of a modified example of a semiconductor module showing a layout of a semiconductor device.
- (41) FIG. **37** is a schematic plan view of a modified example of a semiconductor module showing a layout of a semiconductor device.
- (42) FIG. **38** is a cross-sectional view of the semiconductor module taken along line **38-38** in FIG. **37**.
- (43) FIG. **39** is a schematic plan view of a modified example of a semiconductor module.
- (44) FIG. **40** is a bottom view of an RC-IGBT of a modified example of a semiconductor device.
- (45) FIG. **41** is a bottom view of an RC-IGBT of a modified example of a semiconductor device.

- (46) FIG. **42** is a bottom view of an RC-IGBT of a modified example of a semiconductor device.
- (47) FIG. **43** is a schematic plan view of a modified example of a semiconductor module. Each of FIGS. **44**A and **44**B is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a frequency during an intermittent operation of an IGBT in a modified example of a semiconductor unit.
- (48) FIG. **45** is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a frequency during an intermittent operation of an IGBT in a modified example of a semiconductor unit.
- (49) Each of FIGS. **46**A and **46**B is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a gate-emitter voltage in a modified example of a semiconductor unit.
- (50) FIG. **47** is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a gate-emitter voltage in a modified example of a semiconductor unit.
- (51) Each of FIGS. **48**A and **48**B is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a duty ratio of an IGBT in a modified example of a semiconductor unit.
- (52) FIG. **49** is a map showing a relationship between a terminal-to-terminal voltage of a capacitor and a duty ratio of an IGBT in a modified example of a semiconductor unit.
- (53) FIG. **50** is a circuit diagram schematically showing a modified example of a relay unit and its surroundings.
- (54) FIG. **51** is a circuit diagram schematically showing a modified example of a relay unit and its surroundings.
- (55) FIG. **52** is a block diagram schematically showing an electrical configuration of part of a modified example of a vehicle.
- (56) FIG. **53** is a circuit diagram schematically showing a conventional relay unit and its surroundings.

#### MODES FOR CARRYING OUT THE INVENTION

- (57) Embodiments of a semiconductor device, a semiconductor module, a semiconductor unit, a relay unit, a battery unit, and a vehicle will be described below with reference to the drawings. The embodiments described below exemplify configurations and methods for embodying a technical concept and are not intended to limit the material, shape, structure, arrangement, dimensions, and the like of each component to the description. The embodiments described below may undergo various modifications.
- (58) In the present specification, "a state in which member A is connected to member B" includes a case in which member A and member B are directly connected physically and a case in which member A and member B are indirectly connected by another member that does not affect the electric connection state.
- (59) Similarly, "a state in which member C is arranged between member A and member B" includes a case in which member A is directly connected to member C or member B is directly connected to member C and a case in which member A is indirectly connected to member C by another member that does not affect the electric connection state or member B is indirectly connected to member C by another member that does not affect the electric connection state. First Embodiment
- (60) As shown in FIG. **1**, a vehicle **1** is a motor-driven vehicle such as a hybrid car or an electric car and includes a battery unit **20**, a motor **11**, an inverter circuit **12**, and a capacitor **13**. The motor **11** is connected to the inverter circuit **12**. In an example, the motor **11** is a three-phase alternating current (AC) motor. For example, a three-phase induction motor may be used as the three-phase AC motor. The inverter circuit **12** is electrically connected to the battery unit **20** by a high-voltage line HL and a low-voltage line LL. The inverter circuit **12** converts output power of the battery unit **20** into AC power (e.g., U-phase, V-phase, and W-phase AC power) that drives the motor **11**. The capacitor **13** is arranged between the battery unit **20** and the inverter circuit **12**. The capacitor **13** is connected in parallel to the inverter circuit **12**. An example of the capacitor **13** is a film capacitor or

an electrolytic capacitor.

- (61) The battery unit **20** includes a battery module **21**, which is an example of a battery including battery cells, and a relay unit **30** that controls a flow state of current from the battery module **21**. The battery module **21** and the relay unit **30** are accommodated in a case (not shown), so that the battery unit **20** is integrated. An example of a battery cell is a lithium-ion battery. The battery module **21** has a positive electrode and a negative electrode connected to the relay unit **30**. The relay unit **30** is arranged between the battery module **21** and the inverter circuit **12**. More specifically, the relay unit **30** is arranged on the high-voltage line HL and the low-voltage line LL between the battery module **21** and the capacitor **13**. No boost circuit is arranged between the relay unit **30** and the capacitor **13**.
- (62) The relay unit **30** includes a first relay **31**, a second relay **32**, and a control circuit **33**, which is an example of a controller. The first relay **31** is arranged on the high-voltage line HL between the positive electrode of the battery module **21** and the inverter circuit **12**. The second relay **32** is arranged on the low-voltage line LL between the negative electrode of the battery module **21** and the inverter circuit **12**.
- (63) The control circuit **33** controls the first relay **31** and the second relay **32**. The control circuit **33**, for example, activates the first relay **31** and the second relay **32** when a start switch (main switch) of the vehicle **1** is switched on, and deactivates the first relay **31** and the second relay **32** when the start switch is switched off. Activation and deactivation of the first relay **31** and the second relay **32** control the supply of current and interruption of the supply from the battery module **21** to the inverter circuit **12** and the supply of current and interruption of the supply from the inverter circuit **12** to the battery module **21**.
- (64) During driving operation of the vehicle **1**, which supplies power to the motor **11** from the battery module **21** through the inverter circuit **12**, the value of current supplied from the battery module **21** to the inverter circuit **12** is, for example, 400 A. During regenerative operation such as braking, which supplies kinetic energy of the motor **11** to the battery module **21** through the inverter circuit **12** as electric power, the value of current supplied from the inverter circuit **12** to the battery module **21** is, for example, 400 A. Thus, the first relay **31** allows the current to flow from the battery module **21** to the inverter circuit **12** and flow from the inverter circuit **12** to the battery module **21**.
- (65) FIG. **2** is a circuit diagram of the relay unit **30**.
- (66) The first relay **31** arranged on the high-voltage line HL includes a semiconductor module **40**. The second relay **32** arranged on the low-voltage line LL is a mechanical contact type relay. The relay unit **30** includes a semiconductor unit **41** including the semiconductor module **40** and a gate control circuit **34**.
- (67) The semiconductor module **40** includes a semiconductor device **40**A. The semiconductor device **40**A is arranged between the positive electrode of the battery module **21** (refer to FIG. **1**) and the inverter circuit **12** (refer to FIG. **1**), which is electrically connected to the battery module **21**.
- (68) The semiconductor device **40**A includes an insulated gate bipolar transistor **42** (IGBT), which is an example of a transistor, and a diode **43** connected in antiparallel to the IGBT **42**. More specifically, the emitter of the IGBT **42** is connected to an anode of the diode **43**, and the collector of the IGBT **42** is connected to a cathode of the diode **43**.
- (69) The collector of the IGBT **42** is connected to the positive electrode of the battery module **21**. More specifically, the collector of the IGBT **42** is an example of a first terminal of the semiconductor device **40**A connected to the positive electrode of the battery module **21**. The emitter of the IGBT **42** is connected to an upper switching element of the inverter circuit **12**. More specifically, the emitter of the IGBT **42** is an example of a second terminal of the semiconductor device **40**A connected to the inverter circuit **12**. The emitter of the IGBT **42** is also connected to a first terminal of the capacitor **13**. The second relay **32** is connected to a second terminal of the

capacitor 13.

- (70) The IGBT **42** is formed from a silicon (Si) device and is configured to have a collector-emitter withstand voltage of 600 V in the deactivation state. The diode **43** is formed from a silicon (Si) device and is configured to have a withstand voltage (reverse voltage VR) of 600 V That is, in the present embodiment, the collector-emitter withstand voltage of the IGBT **42** is equal to the withstand voltage of the diode **43**.
- (71) The control circuit **33** includes the gate control circuit **34** and a relay control circuit **35**.
- (72) The gate control circuit **34** is electrically connected to the gate of the IGBT **42**. The gate control circuit **34** generates a gate drive signal Sg, which is a voltage signal applied to the gate of the IGBT **42**, and outputs the gate drive signal Sg to the gate of the IGBT **42**. The IGBT **42** is operated based on the gate drive signal Sg.
- (73) The relay control circuit **35** is electrically connected to the second relay **32**. The relay control circuit **35** generates a control signal Sr, which controls activation and deactivation of the second relay **32**, and outputs the control signal Sr to the second relay **32**. The second relay **32** is activated and deactivated based on the control signal Sr.
- (74) A current limiting resistor **36** is arranged between the gate control circuit **34** and the semiconductor module **40**. More specifically, the current limiting resistor **36** is arranged between the gate control circuit **34** and the gate of the IGBT **42**. Preferably, the current limiting resistor **36** is greater than or equal to  $100\Omega$ . In the present embodiment, the current limiting resistor **36** is  $500\Omega$ . (75) In the semiconductor module **40** configured as described above, a current flows through the IGBT **42** during driving operation of the vehicle **1**, and a current flows through the diode **43** during regenerative operation of the vehicle **1**. FIG. **3**A shows an example of the relationship between a total collector current Ic flowing to the IGBT **42** and a collector-emitter voltage VCE of the IGBT **42** during driving operation of the vehicle **1**. FIG. **3**B shows an example of the relationship between current If flowing to the diode **43** and a forward voltage Vf of the diode **43** during driving operation of the vehicle **1**.
- (76) IGBT Structure
- (77) The structure of the IGBT **42** will be described with reference to FIGS. **4**A and **4**B.
- (78) As shown in FIG. **4**A, the IGBT **42** is a trench gate IGBT. The IGBT **42** includes an n type semiconductor substrate **50**. The semiconductor substrate **50** is, for example, a silicon substrate and includes a front surface **50**A and a rear surface **50**B, which are located at opposite sides of the semiconductor substrate **50**. The semiconductor substrate **50** has a front region in which unit cells **51** are formed as part of the IGBT **42**.
- (79) The semiconductor substrate **50** includes a p.sup.+ type collector region **52**, an n.sup.+ type buffer region **53**, and an n type drift region **54** in the order from the side of the rear surface **50**B. The collector region **52** and the buffer region **53** are formed in the rear region of the semiconductor substrate **50**. The collector region **52** is exposed from the rear surface **50**B of the semiconductor substrate **50**. The collector region **52** includes boron (B) as a p type impurity. The buffer region **53** is formed on the collector region **52** and is in contact with the collector region **52**. The drift region **54** is formed using part of the semiconductor substrate **50**. Part of the drift region **54** (not shown) is exposed from the front surface **50**A of the semiconductor substrate **50**. Each of the buffer region **53** and the drift region **54** includes one of phosphorus (P), arsenic (As), and antimony (Sb) as an n type impurity.
- (80) Gate trenches **55** are formed in the front region of the semiconductor substrate **50** at intervals. Each gate trench **55** extends through a base region **59** and has a bottom located in the drift region **54**. A gate electrode **57** is embedded in the gate trench **55** with a gate insulation film **56** disposed between the gate electrode **57** and a wall of the gate trench **55**. Along the gate trenches **55**, n.sup.+ type emitter regions **58**, p.sup.- type base regions **59**, and the drift region **54** are formed in order from the side of the front surface **50**A of the semiconductor substrate **50** toward the rear surface **50**B.

- (81) Each base region **59** is shared by two gate trenches **55** located at opposite sides of the base region **59**. The emitter regions **58** are formed along opposite side surfaces of each gate trench **55** and are exposed from the front surface **50**A of the semiconductor substrate **50**. The emitter regions **58** include one of phosphorus (P), arsenic (As), and antimony (Sb) as an n type impurity. A p.sup.+ type contact region **60** is formed in the front region of each base region **59** between the emitter regions **58**. The base region **59** and the contact region **60** include boron (B) as a p type impurity. (82) The base region **59** includes a region between the drift region **54** and the emitter regions **58** defining a channel region **61**. Thus, the unit cells **51** are formed as part of the IGBT **42**. In the cross-sectional view in FIG. **4**A, each unit cell **51** is defined as a region extending between the centerlines of two gate trenches **55** located at opposite sides of the unit cell **51**.
- (83) An insulation film **62** is formed from, for example, silicon oxide (SiO.sub.2) and is formed on the front surface **50**A of the semiconductor substrate **50** to cover the gate trenches **55**. Contact holes **62***a* are formed in the insulation film **62** and expose the contact regions **60** and part of the emitter regions **58**. An emitter electrode **63** is formed from, for example, aluminum (e.g., AlSiCu, AlCu) and is formed on the insulation film **62**. The emitter electrode **63** extends into the contact holes **62***a* from the insulation film **62** and is electrically connected to the emitter regions **58** and the contact regions **60** in the contact holes **62***a*.
- (84) A collector electrode **64** is formed from, for example, aluminum (e.g., AlSiCu, AlCu) and is formed on the rear surface **50**B of the semiconductor substrate **50**. The collector electrode **64** is electrically connected to the collector region **52**.
- (85) As described above, when the start switch is switched on, the IGBT **42** is activated. Therefore, the IGBT **42** switches less frequently than, for example, the switching elements of the inverter circuit **12**. The IGBT **42** having such a usage application does not have to operate at a high speed. The IGBT **42** maintains the activation state from when the start switch (main switch) of the vehicle **1** is switched on until the start switch is switched off. Therefore, it is preferred that the IGBT **42** has a small conduction loss.
- (86) In this regard, the IGBT **42** has a structure that reduces the operation speed, thereby reducing the conduction loss. The structure for reducing the conduction loss of the IGBT **42** will be described with reference to FIGS. **4**A and **4**B.
- (87) FIG. **4**B shows a configuration of a comparative IGBT used for a comparison with the configuration of the IGBT **42**. The comparative IGBT differs in that a lattice defect layer **65** is formed and the collector region **52** has a different impurity concentration.
- (88) The lattice defect layer **65** is located between the drift region **54** and the buffer region **53**. The lattice defect layer **65** is in contact with the drift region **54** and the buffer region **53**. The lattice defect layer **65** is a high resistance layer to which lattice defects are introduced by a charged particle to have a higher specific electrical resistance (resistance value) than the collector region **52** and the buffer region **53**. The charged particle is, for example, an n type impurity and argon (Ar). (89) When the charged particle is an n type impurity, the n type impurity exists in the lattice defect layer **65** without acting as a donor. That is, when the n type impurity is added, the lattice defect layer **65** remains inactive and the lattice defects are unrepaired. Thus, the lattice defect layer **65** is a high resistance layer having an increased specific electrical resistance (resistance value). When the charged particle is argon (Ar), the lattice defect concentration of the lattice defect layer **65** is increased from the lattice defect concentration of the buffer region **53**. Thus, the lattice defect layer **65** is a high resistance layer having an increased specific electrical resistance (resistance value). The charged particle may be proton (H.sup.+) or helium (He) instead of argon (Ar). (90) Since the lattice defect layer **65** controls the lifetime of minority carriers, the comparative IGBT is capable of high-speed switching. However, the conduction loss is increased due to the

presence of the lattice defect layer **65** in the semiconductor substrate **50**. The IGBT **42** of the present embodiment, which does not include the lattice defect layer **65**, is not capable of high-

speed switching but decreases the conduction loss.

- (91) In addition, the impurity concentration in the collector region **52** of the IGBT **42** is higher than the impurity concentration in the collector region **52** of the comparative IGBT. In an example, the impurity concentration of the comparative IGBT in the collector region **52** is 1E+16 cm.sup.-3. Preferably, the impurity concentration in the collector region **52** of the IGBT **42** is greater than or equal to 1E+18 cm.sup.-3. In the present embodiment, the impurity concentration in the collector region **52** of the IGBT **42** is 1E+18 cm.sup.-3.
- (92) Diode Structure
- (93) The configuration of the diode **43** will now be described. FIG. **5** shows a cross-sectional structure of the diode **43**.
- (94) The diode **43** includes an n type semiconductor substrate **70**. The semiconductor substrate **70** is, for example, a silicon substrate and includes a front surface **70**A and a rear surface **70**B, which are located at opposite sides of the semiconductor substrate **70**. The semiconductor substrate **70** includes an n.sup.+ type region **71** and an n.sup.- type region **72** as a base substrate. The semiconductor substrate **70** is formed, for example, by epitaxially growing the n.sup.- type region **72** on the n.sup.+ type region **71** and the n.sup.- type region **72** are semiconductor regions containing an n type impurity. The contained n type impurity may be, for example, nitrogen (N), phosphorus (P), or arsenic (As). The impurity concentration of the n.sup.+ type region **71** is higher than the impurity concentration of the n.sup.- type region **72**. In the present embodiment, the thickness of the n.sup.+ type region **71** is less than the thickness of the n.sup.- type region **72**. However, the thickness of the n.sup.+ type region **71** may be greater than or equal to the thickness of the n.sup.- type region **72**.
- (95) The n.sup.— type region **72** has a front region in which a p type region **73** is formed. The p type region **73** is a semiconductor region containing a p type impurity. The contained p type impurity may be, for example, boron (B). In the present embodiment, the impurity concentration of the p type region **73** is increased to reduce the conduction loss of the diode **43**. In an example, it is preferred that the impurity concentration of the p type region **73** is greater than or equal to 1E+17 cm.sup.—3. In the present embodiment, the impurity concentration of the p type region **73** is 1E+17 cm.sup.—3. The semiconductor substrate **70** includes a p-n junction between the p type region **73** and the n.sup.— type region **72**.
- (96) An anode electrode pad **76** is formed on the front surface **70**A of the semiconductor substrate **70**. The anode electrode pad **76** is connected to the p type region **73**. A cathode electrode pad **77** is formed on the rear surface **70**B of the semiconductor substrate **70**. The cathode electrode pad **77** is connected to the nr type region **71** on the rear surface **70**B of the semiconductor substrate **70**. (97) Configuration of Semiconductor Module **40**
- (98) The configuration of the semiconductor module **40** will be described with reference to FIGS. **6** to **10**.
- (99) As shown in FIGS. **6** and **7**, the semiconductor module **40** includes a control terminal **45**, a connection terminal **46** for the battery unit **20** (refer to FIG. **1**), and a connection terminal **47** for the inverter circuit **12** (refer to FIG. **1**), which are projecting from an encapsulation resin **48** as external terminals. As shown in FIG. **7**, the semiconductor module **40** includes the IGBT **42** and the diode **43** that are modularized in a single package. The semiconductor module **40** includes a metal substrate **44**. The semiconductor module **40** is rectangular in plan view. In the description hereafter, the longitudinal direction of the semiconductor module **40** in plan view is defined as "the first direction X," a direction orthogonal to the first direction X in plan view is defined as "the second direction Y," and a direction orthogonal to the first direction X and the second direction Y is defined as "the third direction Z."
- (100) As shown in FIG. **8**, the metal substrate **44** has a configuration in which a heat dissipation plate **44***a*, an insulation substrate **44***b*, a first wiring portion **44***c*, and a second wiring portion **44***d* are stacked.
- (101) The heat dissipation plate **44***a* is formed from copper (Cu). As shown in FIGS. **8** and **9**, the

- heat dissipation plate **44***a* is exposed from a bottom surface **48**A of the encapsulation resin **48**. In plan view, the heat dissipation plate **44***a* is rectangular so that the long sides of the heat dissipation plate **44***a* extend in the first direction X. The heat dissipation plate **44***a* may be formed from, for example, aluminum (Al). The heat dissipation plate **44***a* may be omitted, and the insulation substrate **44***b* may be exposed directly.
- (102) The insulation substrate **44***b* is fixed to the heat dissipation plate **44***a*. The insulation substrate **44***b* is formed from, for example, Si.sub.3N.sub.4. As shown in FIGS. **8** and **9**, in plan view, the insulation substrate **44***b* is rectangular so that the long sides of the insulation substrate **44***b* extend in the first direction X. In plan view, the insulation substrate **44***b* has a greater area than the heat dissipation plate **44***a*. That is, the insulation substrate **44***b* projects from the heat dissipation plate **44***a* in at least one of the first direction X or the second direction Y In the present embodiment, the insulation substrate **44***b* projects from the heat dissipation plate **44***a* in the first direction X and the second direction Y.
- (103) As shown in FIG. **8**, the first wiring portion **44***c* and the second wiring portion **44***d* are fixed to the insulation substrate **44***b*. The first wiring portion **44***c* and the second wiring portion **44***d* are formed from copper (Cu). The first wiring portion **44***c* is electrically insulated from the second wiring portion **44***d*. As shown in FIG. **7**, in plan view, the first wiring portion **44***c* is rectangular so that the long sides of the first wiring portion **44***c* extend in the first direction X.
- (104) The connection terminal **46** is connected to an end of the first wiring portion **44***c* located at the opposite side from the second wiring portion **44***d* in the first direction X. The connection terminal **46** is connected to the high-voltage line HL for the battery module **21**. More specifically, the connection terminal **46** is electrically connected the positive electrode of the battery module **21**. The connection terminal **46** is formed from, for example, copper (Cu). In plan view, the connection terminal **46** is rectangular so that the long sides of the connection terminal **46** extend in the first direction X.
- (105) The connection terminal **47** is connected to the second wiring portion **44***d*. The connection terminal **47** is connected to the high-voltage line JAL for the inverter circuit **12**. More specifically, the connection terminal **47** is electrically connected to the inverter circuit **12**. The connection terminal **47** is formed from, for example, copper (Cu). The connection terminal **47** and connection terminal **46** are located at the same position in the second direction Y In plan view, the connection terminal **47** is the same in shape as the connection terminal **46** and is rectangular so that the long sides of the connection terminal **47** extend in the first direction X.
- (106) The IGBT **42** and the diode **43** are mounted on the first wiring portion **44***c* of the metal substrate **44**. The IGBT **42** and the diode **43** are provided as separate semiconductor chips. The diode **43** is located closer to the second wiring portion **44***d* than the IGBT **42** is in the second direction Y. The collector electrode **64** (refer to FIG. **4**A) of the IGBT **42** is electrically connected to the first wiring portion **44***c* by a conductive material such as solder. The cathode electrode pad **77** of the diode **43** is electrically connected to the first wiring portion **44***c* by a conductive material such as solder.
- (107) The IGBT **42** has a front surface on which an emitter electrode pad **66** and a gate electrode pad **67** are formed. The diode **43** has a front surface on which an anode electrode pad **76***a* is formed. The emitter electrode pad **66** of the IGBT **42**, the anode electrode pad **76***a* of the diode **43**, and the second wiring portion **44***d* are electrically connected by multiple (in FIG. **7**, six) power wires **49***a*. In plan view, the power wires **49***a* extend in the second direction Y. The power wires **49***a* are, for example, bonding wires formed from aluminum (Al).
- (108) The emitter electrode pad **66**, the gate electrode pad **67**, and the anode electrode pad **76***a* are formed from, for example, aluminum (Al) or nickel (Ni).
- (109) A first metal electrode layer (not shown) is formed on the emitter electrode pad **66**. A second metal electrode layer (not shown) is formed on the gate electrode pad **67**. A third metal electrode layer (not shown) is formed on the anode electrode pad **76***a*.

- (110) In the present embodiment, the control terminal **45** is a gate terminal. The control terminal **45** and the diode **43** are located at opposite sides of the IGBT **42** in the second direction Y The control terminal **45** is located at a position separate from the first wiring portion **44***c* in the second direction Y The control terminal **45** is electrically connected to the gate control circuit **34** (refer to FIG. **2**). (111) The gate electrode pad **67** is formed on the front surface of the IGBT **42** at a position close to the control terminal **45**. The gate electrode pad **67** of the IGBT **42** and the control terminal **45** are electrically connected by a control wire **49***b*. The control wire **49***b* is, for example, a bonding wire formed from aluminum (Al).
- (112) As shown in FIGS. **6** and **10**, each control terminal **45** is L-shaped. As shown in FIG. **10**, the control circuit **33** includes a control substrate **33***a* on which at least the gate control circuit **34** (refer to FIG. **2**) is formed. The relay control circuit **35** (refer to FIG. **2**) may be formed on the control substrate **33***a*. The control substrate **33***a* is connected to the control terminal **45**. The control substrate **33***a* is spaced apart from and opposed to the semiconductor module **40** in the third direction Z. More specifically, the encapsulation resin **48** of the semiconductor module **40** has an upper surface **48**B located at the opposite side from the bottom surface **48**A, and the control substrate **33***a* is opposed to the upper surface **48**B. As described above, when the semiconductor module **40** is coupled to the control circuit **33** (control substrate **33***a*), the semiconductor unit **41** is formed.
- (113) Pre-Charge
- (114) Control that is performed on the semiconductor module **40** when the start switch is switched on will be described with reference to FIGS. **1**, **2**, and **11** to **16**.
- (115) When the state of charge of the capacitor 13 is zero or close to zero and the start switch is switched on, as power is supplied from the battery module 21 to the inverter circuit 12, an inrush current may flow to the semiconductor module 40 due to the difference in potential between the battery module 21 and the capacitor 13. To limit the inrush current flowing to the semiconductor module 40, pre-charge control is executed. In pre-charge control, when the battery module 21 starts supplying power to the inverter circuit 12, the gate control circuit 34 limits current flowing from the battery module 21 to the semiconductor module 40 so that the capacitor 13 is gradually charged. Pre-charge control starts when the start switch (main switch) of the vehicle 1 is switched on, and ends when the terminal-to-terminal voltage of the capacitor 13 becomes greater than or equal to a threshold value. The threshold value is a voltage value used to determine that the capacitor 13 is fully charged. An example of the threshold value is a voltage that is greater than or equal to 80% of the voltage of the battery module 21 (hereafter, referred to as "the battery voltage VB").
- (116) When the start switch (main switch) of the vehicle **1** is switched on, the control circuit **33** causes the gate control circuit **34** to generate a gate drive signal Sg and outputs the gate drive signal Sg to the IGBT **42**.
- (117) During pre-charge control, the gate control circuit **34** controls the IGBT **42** so that the capacitor **13** is charged gradually. More specifically, the gate control circuit **34** controls a voltage applied to the gate of the IGBT **42** to be less than a voltage applied to the gate of the IGBT **42** when the IGBT **42** is fully activated. During pre-charge control, it is preferred that the voltage applied to the gate of the IGBT **42** is slightly higher than a threshold voltage Vth of the IGBT **42**. That is, during pre-charge control, the voltage applied to the gate of the IGBT **42** is set so that current flows to the IGBT **42** but the current is substantially smaller than a current that flows to the IGBT **42** when the IGBT **42** is fully activated. In the present embodiment, the voltage applied to the gate when the IGBT **42** is fully activated is 20 V. During pre-charge control, the voltage applied to the gate of the IGBT **42** is 8 to 10 V In addition, the gate control circuit **34** executes intermittent control to intermittently operate the IGBT **42**. Preferably, the frequency of the intermittent operation of the IGBT **42** is less than or equal to 1000 Hz. In the present embodiment, the frequency of the intermittent operation of the IGBT **42** is less than or equal to 1000 Hz. Preferably, the duty ratio of the

- IGBT **42** is less than 50%. In the present embodiment, the duty ratio of the IGBT **42** is 5%. (118) When pre-charge control is completed, the terminal-to-terminal voltage of the capacitor **13** is greater than or equal to the threshold value and is adequately high. The gate control circuit **34** generates a gate drive signal Sg such that the IGBT **42** is fully activated and outputs the gate drive signal Sg to the IGBT **42**.
- (119) The condition for completing pre-charge control may be changed in any manner. Pre-charge control may be completed, for example, when a predetermined time has elapsed since execution of pre-charge control has started. The predetermined time is a time taken for pre-charge control to charge the capacitor **13** from zero to the fully charged state and is determined in advance by tests or the like.
- (120) The terminal-to-terminal voltage of the capacitor **13**, the voltage of the IGBT **42**, and the current flowing to the semiconductor module **40** during pre-charge control will now be described. In a first comparative example, a first comparative pre-charge control constantly maintains the IGBT **42** in the activation state while applying a voltage of 10 V to the gate of the IGBT **42**. In a second comparative example, a second comparative pre-charge control applies a voltage of 20 V to the gate of the IGBT 42 and intermittently operates the IGBT 42. In the second comparative precharge control, the IGBT **42** is intermittently operated by the intermittent control. The frequency at which the IGBT **42** intermittently operates is 10 kHz, and the duty ratio is 50%. In the first comparative pre-charge control and the second comparative pre-charge control, the current limiting resistor **36** arranged between the gate control circuit **34** and the semiconductor module **40** is  $50\Omega$ . (121) As shown in FIG. 11, in the first comparative pre-charge control, as time elapses from the time of starting the control, the collector-emitter voltage VCE of the IGBT 42 gradually decreases, and the terminal-to-terminal voltage VC of the capacitor 13 increases. The collector-emitter voltage VCE and the terminal-to-terminal voltage VC of the capacitor **13** change like a linear function. (122) As shown in FIG. 12, in the first comparative pre-charge control, a high current constantly flows to the semiconductor module **40** from the time of starting the control until the capacitor **13** is fully charged. In FIG. 11, a current of approximately 70 A flows to the semiconductor module 40 at 400 V for 3 msec. As a result, the temperature of the IGBT **42** becomes excessively high. (123) As shown in FIG. 13, the second comparative pre-charge control intermittently operates the IGBT **42** at a high speed, so that a surge voltage is generated in the collector-emitter voltage V.sub.CE of the IGBT 42. The peak of the collector-emitter voltage V.sub.CE gradually falls as time elapses from the time of starting the second comparative pre-charge control. By contrast, the terminal-to-terminal voltage VC of the capacitor **13** increases as time elapses from the time of starting the second comparative pre-charge control.
- (124) As shown in FIG. **14**, in the second comparative pre-charge control, a large current intermittently flows to the semiconductor module **40** from the time of starting the control until the capacitor **13** is fully charged. The peak of the second comparative pre-charge control gradually falls as time elapses. At the time of starting the second comparative pre-charge control, a current greater than 800 A flows to the high-voltage line HL. Such a large current intermittently flows to the semiconductor module **40** and the current changes quickly. This increases a surge voltage generated by parasitic inductance on the circuit and the quick current changes. In addition, because periods during which current does not flow to the IGBT **42** are short, the temperature of the IGBT **42** becomes excessively high.
- (125) In this regard, in the present embodiment, the voltage applied to the gate of the IGBT **42** is decreased, and the IGBT **42** intermittently operates more slowly than the second comparative precharge control. In this case, as shown in FIG. **15**, the collector-emitter voltage V.sub.CE of the IGBT **42** decreases in a stepped manner as time elapses from the time of starting pre-charge control. On contrary, the terminal-to-terminal voltage VC of the capacitor **13** increases in a stepped manner as time elapses from the time of starting pre-charge control of the present embodiment. (126) As shown in FIG. **16**, during pre-charge control of the present embodiment, a current

intermittently flows to the semiconductor module **40** from the time of starting the control until the capacitor **13** is fully charged. The current flowing to the semiconductor module **40** is approximately 80 A to 100 A. More specifically, during pre-charge control of the present embodiment, the current flowing to the semiconductor module **40** is substantially smaller than the current flowing to the semiconductor module **40** in the second comparative pre-charge control. In addition, periods during which current does not flow to the IGBT **42** are long, and the IGBT **42** is cooled in the periods during which a current does not flow. This limits an excessive increase in the temperature of the IGBT **42**.

- (127) The first operation of the present embodiment will be described. FIG. **17** is a semiconductor device **40**X, which is a comparative example of a first relay compared to the semiconductor device **40**A of the present embodiment. The configuration of the semiconductor device **40**X of the comparative example will now be described.
- (128) The semiconductor device **40**X includes metal-oxide-semiconductor field-effect transistors (MOSFETs) **42**x and **42**y that are connected in series to each other. More specifically, the drain of the MOSFET **42**x is connected to the battery module **21**, and the source of the MOSFET **42**x is connected to the source of the MOSFET **42**y. The drain of the MOSFET **42**y is connected to the inverter circuit **12**. The MOSFET **42**x includes a body diode **43**x. The MOSFET **42**y includes a body diode **43**y. The body diode **43**x has an anode for the source of the MOSFET **42**x and a cathode for the drain of the MOSFET **42**x. The body diode **43**y has an anode for the source of the MOSFET **42**y and a cathode for the drain of the MOSFET **42**y. When a current flows from the battery module **21** to the inverter circuit **12** or when a current flows from the inverter circuit **12** to the battery module **21**, the MOSFET **42**x and the MOSFET **42**y are activated simultaneously so that the current flows through the MOSFET **42**x and the MOSFET **42**y. That is, the semiconductor device **40**X is conductive in two directions.
- (129) Each of the MOSFETs 42x and 42y is formed of a silicon carbide (SiC) device to simultaneously achieve a high withstand voltage and a low on-resistance. However, the configuration of the semiconductor device 40X, in which the MOSFET 42x and the MOSFET 42y are connected in series, increases the on-resistance and increases the cost of the semiconductor device 40X.
- (130) In this regard, in the present embodiment, the semiconductor device **40**A includes the IGBT **42** and the diode **43** inversely connected to the IGBT **42**. Thus, the number of transistor elements is decreased as compared to the semiconductor device **40**X. Accordingly, the cost is reduced. (131) The second operation of the present embodiment will now be described.
- (132) When the inverter circuit **12** forms a short circuit, a large current flows from the battery module **21** toward the inverter circuit **12**. The large current also flows to the semiconductor module **40**, which is arranged between the battery module **21** and the inverter circuit **12**.
- (133) When a large current flows from the battery module **21** to the inverter circuit **12**, the IGBT **42** of the semiconductor module **40** is deactivated to limit the large current flowing from the battery module **21** to the inverter circuit **12**. When deactivating the IGBT **42**, if the IGBT **42** quickly changes from the activation state to the deactivation state, the amount of current flowing to the IGBT **42** will greatly change, and a surge voltage will be generated.
- (134) In this regard, in the present embodiment, the current limiting resistor **36**, which is arranged between the gate of the IGBT **42** and the gate control circuit **34**, has a greater resistance value than, for example, a current limiting resistor arranged between the gate of a switching element (e.g., IGBT) of the inverter circuit **12** and a gate control circuit that controls the switching element. More specifically, the current limiting resistor **36** is greater than or equal to  $100\Omega$ . In the present embodiment, the current limiting resistor **36** is  $500\Omega$ . This reduces the speed at which the IGBT **42** changes from the activation state to the deactivation state. As a result, the speed at which the current flowing to the IGBT **42** changes is reduced, so that the occurrence of a surge voltage is limited.

- (135) Further, the present embodiment has the following advantages.
- (136) (1-1) The semiconductor device **40**A is arranged between the battery module **21** and the inverter circuit **12** and includes the IGBT **42** and the diode **43** inversely connected to the IGBT **42**. The collector of the IGBT **42** is connected to the positive electrode of the battery module **21**. The emitter of the IGBT **42** is connected to the inverter circuit **12**. The withstand voltage of the semiconductor device **40**A is greater than or equal to the battery voltage VB. In this configuration, the semiconductor device **40**A is used as a main relay and a pre-charging relay circuit. More specifically, the relay unit does not have to include a current limiting resistor for limiting an inrush current from the battery module **21**, a mechanical contact type relay of a pre-charging relay circuit, and a mechanical contact type main relay. This eliminates the shortcomings including the low reliability of relays, that is, a failure to block a current caused by a welded contact of the mechanical contact type main relay, generation of an electric arc, and the limited number of times a relay can open and close, and noise produced when the main relay and the pre-charge relay circuit open and close. Accordingly, while limiting the lowering of the reliability and production of noise, the relay unit **30** is reduced in size and weight.
- (137) If a mechanical contact type relay is arranged on the high-voltage line HL, through which a current of 400 A flows from the battery module **21** to the inverter circuit **12**, the relay has a body such that the length is greater than or equal to 100 mm, the width is greater than 60 mm, and the height is greater than 70 mm in plan view of the relay. In an example, the relay has a length of 111 mm, a width of 63 mm, and a height of 75 mm.
- (138) The semiconductor module **40** including the semiconductor device **40**A has a dimension in the first direction X that is less than or equal to 60 mm, a dimension in the second direction Y that is less than or equal to 60 mm, and a height that is less than or equal to 12 mm. The first relay **31** is reduced in size as compared to a mechanical contact type relay.
- (139) (1-2) During pre-charge control, in the semiconductor device **40**A, the IGBT **42** intermittently operates, and the voltage applied to the gate of the IGBT **42** is less than a voltage that is applied to the gate of the IGBT **42** when the IGBT **42** is fully activated. This configuration limits the current flowing from the battery module **21** toward the capacitor **13**, thereby limiting a large current flowing from the battery module **21** to the capacitor **13**.
- (140) (1-3) In the semiconductor device **40**A, when the IGBT **42** intermittently operates during precharge control, the frequency is less than or equal to 1000 Hz, and the duty ratio is less than 50%. This configuration further limits the current flowing from the battery module **21** toward the capacitor **13**, thereby further limiting a large current flowing from the battery module **21** toward the capacitor **13**. As a result, increases in the temperature of the IGBT **42** are limited. In the semiconductor device **40**A of the present embodiment, when the IGBT **42** intermittently operates during pre-charge control, the duty ratio is 5%. This further limits a large current flowing from the battery module **21** toward the capacitor **13**.
- (141) (1-4) The current limiting resistor  $\bf 36$  arranged between the gate of the IGBT  $\bf 42$  of the semiconductor device  $\bf 40$ A and the gate control circuit  $\bf 34$  is greater than or equal to  $100\Omega$ . This configuration reduces the speed at which the IGBT  $\bf 42$  changes from the activation state to the deactivation state when turned off. Thus, occurrence of a surge voltage is limited. In the present embodiment, the current limiting resistor  $\bf 36$  is  $500\Omega$ . Thus, occurrence of a surge voltage is further limited.
- (142) (1-5) The IGBT **42** of the semiconductor device **40**A has a structure that does not include the lattice defect layer **65** between the buffer region **53** and the drift region **54**. The conduction loss of the IGBT **42** is reduced as compared to an IGBT **42** that includes the lattice defect layer **65**. (143) (1-6) The impurity concentration in the collector region **52** of the IGBT **42** is increased to reduce the conduction loss of the IGBT **42**. Thus, when a driving current flows from the battery module **21** to the inverter circuit **12** or the capacitor **13**, loss in the IGBT **42** is reduced. (144) (1-7) The impurity concentration in the p type region **73**, which is an anode region of the

- diode **43**, is increased to reduce the conduction loss of the diode **43**. Thus, when a regenerative current flows from the inverter circuit **12** to the battery module **21**, loss in the diode **43** is reduced. Second Embodiment
- (145) A second embodiment of a semiconductor unit **41** will be described with reference to FIGS. **18** to **22**. The semiconductor unit **41** of the present embodiment differs from the semiconductor unit **41** of the first embodiment in the temperature of the IGBT **42** and an overcurrent being detected. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor unit **41** of the first embodiment. Such components may not be described in detail.
- (146) As shown in FIG. 18, the IGBT 42 includes a temperature-sensing diode 80 configured to detect a temperature of the IGBT **42** and a current sense element **81** configured to detect a current flowing to the IGBT **42**. The current sense element **81** is arranged so that a current sense ratio, which is a ratio of a current flowing from the current sense element **81** to a current flowing from the emitter of the IGBT **42**, equals, for example, 1/1000. A sense resistor **83** is arranged between the gate control circuit **34** and the current sense element **81**. The gate control circuit **34** is connected to opposite ends of the sense resistor **83** to detect a current flowing from the emitter of the IGBT **42** based on a current flowing to the sense resistor **83**. When the current flowing to the sense resistor **83** is greater than or equal to a threshold value, the gate control circuit **34** deactivates the IGBT **42**. (147) The control circuit **33** includes a temperature detection circuit **37**. The temperature detection circuit **37** is connected to an anode and a cathode of the temperature-sensing diode **80**. More specifically, the temperature detection circuit **37** supplies a predetermined current to the temperature-sensing diode **80** to measure a voltage between opposite ends of the temperaturesensing diode **80**. The temperature-sensing diode **80** has a characteristic such that the threshold voltage decreases as the temperature increases. The temperature detection circuit **37**, for example, outputs a signal to the gate control circuit **34** when the voltage between opposite ends of the temperature-sensing diode **80** becomes greater than or equal to a threshold value that corresponds to a temperature threshold value of the IGBT **42**. The temperature threshold value is a temperature that may lead the IGBT **42** to break and is determined in advance through tests or the like. (148) As shown in FIGS. **19** and **20**, the semiconductor module **40** includes five control terminals **45** connected to the IGBT **42**. As shown in FIG. **19**, each control terminal **45** is L-shaped. The control terminals **45** are electrically connected to the control circuit **33** (refer to FIG. **18**). (149) As shown in FIG. 20, the IGBT 42 and the diode 43 are connected by six power wires 49a. The power wires **49***a* are connected to the second wiring portion **44***d*. The IGBT **42** is connected to the five control terminals **45** by five control wires **49***b*.
- (150) FIG. **21** shows the configuration of electrodes of the IGBT **42**.
- (151) A guard ring **90** is formed on a peripheral portion of the front surface of the IGBT **42**, which is located at the opposite side from the metal substrate **44** (refer to FIG. **20**). The guard ring **90** includes a region Rg**1** in which two emitter electrode pads **91**A and **91**B, a gate electrode pad **92**, the temperature-sensing diode **80**, an anode electrode pad **93**, a cathode electrode pad **94**, the current sense element **81**, a current sense pad **95**, and an emitter potential pad **96** are formed. A collector electrode (not shown) is formed on the rear surface of the IGBT **42** located at the side of the metal substrate **44**. The emitter electrode pads **91**A and **91**B, the gate electrode pad **92**, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96** include a metal electrode layer similar to the first metal electrode layer of the emitter electrode pad **66** or the second metal electrode layer of the gate electrode pad **67** in the first embodiment.
- (152) The emitter electrode pads **91**A and **91**B are electrically connected by the emitter electrode **63** (refer to FIG. **4**A). The emitter electrode pads **91**A and **91**B are connected to the respective power wires **49***a* (refer to FIG. **20**). The emitter electrode pads **91**A and **91**B are spaced apart from each other by a slight gap in the first direction X. The emitter electrode pads **91**A and **91**B include

cutaway portions **97** formed by cutting the emitter electrode pads **91**A and **91**B in the second direction Y from one side, more specifically, a side at which the control terminals **45** (refer to FIG. **20**) are arranged on the IGBT **42**. The cutaway portions **97** define a recessed region that is recessed in a direction (second direction Y) orthogonal to an arrangement direction. In a region surrounded by this region and the guard ring **90**, the gate electrode pad **92**, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96** are arranged in the first direction X. The gate electrode pad **92**, the anode electrode pad **93**, the cathode electrode pad **94**, and the current sense pad **95** are respectively connected to the control terminals **45** by the control wires **49***b* (refer to FIG. **20**).

- (153) The gate electrode pad **92** is electrically connected to the gate electrode **57** (refer to FIG. **4**A) and is electrically connected to the gate control circuit (refer to FIG. **18**) by the control terminal **45** (refer to FIG. **20**). The anode electrode pad **93** and the cathode electrode pad **94** are electrically connected to the temperature detection circuit **37** (refer to FIG. **18**) by the control terminals **45**. The current sense element **81** is formed of a pattern that is separated from the emitter electrode **63** (refer to FIG. **4**A) connected to the emitter electrode pads **91**A and **91**B. The current sense element **81** is electrically connected to the current sense pad **95**. The current sense pad **95** is electrically connected to the gate control circuit **34** by the control terminal **45**. The emitter potential pad **96** is used as a reference voltage when generating the gate drive signal Sg. The emitter potential pad **96** is electrically connected to the gate control circuit **34** by the control terminal **45**. (154) A portion of the emitter electrode pad **91**B corresponding to a central portion of the front surface of the IGBT **42** is recessed away from the emitter electrode pad **91**A in the first direction X, defining a recess **98**. The temperature-sensing diode **80** is arranged in the recess **98**. That is, the temperature-sensing diode **80** is arranged between the emitter electrode pads **91**A and **91**B.
- pad **92**, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96**. The temperature-sensing diode **80** is electrically connected to the anode electrode pad **93** and the cathode electrode pad **94**. More specifically, a wiring pattern is formed on the front surface of the IGBT **42**. The wiring pattern connects the temperature-sensing diode **80**, the anode electrode pad **93**, and the cathode electrode pad **94** in series. Thus, the temperature-sensing diode **80** is electrically connected to the temperature detection circuit **37** (refer to FIG. **18**). (155) FIG. **22** shows the configuration of electrodes of the diode **43**. (156) A guard ring **100** is formed on a peripheral portion of the front surface of the diode **43**, which

The area of the temperature-sensing diode **80** is smaller than the area of each of the gate electrode

- is located at the opposite side from the metal substrate **44** (refer to FIG. **20**). The guard ring **100** includes a region Rg**2** in which an anode electrode pad **101** is formed. A cathode electrode (not shown) is formed on the rear surface of the diode **43** located at the side of the metal substrate **44**. In the same manner as the anode electrode pad **76** of the first embodiment, the third metal electrode layer is formed on the anode electrode pad **101**.
- (157) When the inverter circuit **12** forms a short circuit, a large current flows from the battery module **21** toward the inverter circuit **12**. The large current also may flow to the semiconductor module **40**, which is arranged between the battery module **21** and the inverter circuit **12**. (158) When a large current flows from the battery module **21** to the inverter circuit **12**, the control circuit **33** switches the IGBT **42** of the semiconductor module **40** from the activation state to the deactivation state to limit the large current flowing from the battery module **21** to the inverter circuit **12**. In an example, when the temperature of the IGBT **42** becomes greater than or equal to the temperature threshold value, that is, when a signal is received from the temperature detection circuit **37**, the control circuit **33** switches the IGBT **42** from the activation state to the deactivation state. More specifically, the control circuit **33** outputs a gate drive signal Sg (current decrease signal) that deactivates the IGBT **42** through the gate control circuit **34** to the gate of the IGBT **42**. (159) When deactivating the IGBT **42**, if the IGBT **42** quickly changes from the activation state to

the deactivation state, the amount of current flowing to the IGBT 42 will greatly change, and a surge voltage will be generated. In the present embodiment, the current limiting resistor 36, which is arranged between the gate of the IGBT 42 and the gate control circuit 34, has a greater resistance value than, for example, a current limiting resistor arranged between the gate of a switching element (e.g., IGBT) of the inverter circuit 12 and a gate control circuit that controls activation and deactivation of the switching element. More specifically, the current limiting resistor arranged between the switching element and the gate control circuit has a resistance value of a few  $\Omega$  to a few dozen  $\Omega$ , whereas the current limiting resistor 36 has a resistance value of  $100\Omega$  or greater. In the present embodiment, the current limiting resistor 36 is  $500\Omega$ . This reduces the speed at which the IGBT 42 changes from the activation state to the deactivation state. As a result, the speed at which the current flowing to the IGBT 42 changes is reduced, so that the occurrence of a surge voltage is limited.

- (160) The present embodiment has the following advantages.
- (161) (2-1) The IGBT **42** includes the current sense element **81**, to which a current flows in proportion to a current flowing from the emitter of the IGBT **42**. The gate control circuit **34** detects a current flowing to the IGBT **42** based on the current flowing to the sense resistor **83** connected to the current sense element **81**. When the current is greater than or equal to the threshold value, the IGBT **42** is deactivated. With this configuration, when an overcurrent flows to the IGBT **42**, the IGBT **42** is deactivated to block the current. This ensures that the current is blocked in a short time as compared to a mechanical contact type relay and thus dispenses with a fuse. In addition, the size is reduced as compared to a mechanical contact type relay.
- (162) (2-2) When the temperature of the IGBT **42** is greater than or equal to the temperature threshold value, the IGBT **42** is deactivated. With this configuration, when a large current flows to the IGBT **42** and results in an increase in the temperature of the IGBT **42**, the current flowing to the IGBT **42** is blocked.

### Third Embodiment

- (163) A third embodiment of a semiconductor unit **41** will be described with reference to FIGS. **23** to **26**B. The semiconductor unit **41** of the present embodiment differs from the semiconductor unit **41** of the second embodiment in the configuration of the semiconductor module **40**. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor unit **41** of the second embodiment. Such components may not be described in detail.
- (164) FIG. **25** shows the present embodiment of a semiconductor module **40** that includes a reverse-conduction insulated gate bipolar transistor (RC-IGBT) used as the semiconductor device **40**A including the IGBT **42** and the diode **43**. The layout of electrode pads of the RC-IGBT is the same as the layout of the electrode pads of the IGBT **42** of the second embodiment. The same reference numerals are given to the electrode pads of the semiconductor device **40**A that are the same as the electrode pads of the IGBT **42**.
- (165) FIG. **23** shows an example of a cross-sectional structure of the RC-IGBT including the IGBT **42** and the diode **43** in the semiconductor module **40**. As shown in FIG. **23**, the IGBT **42** and the diode **43** are formed on the same semiconductor substrate **110**. That is, the IGBT **42** and the diode **43** are formed in a single chip.
- (166) As shown in FIG. **23**, the semiconductor substrate **110** has a front surface **110**A, and a p.sup. type channel region **111** is formed on a surface layer portion of the semiconductor substrate **110** located at the side of the front surface **110**A. The semiconductor substrate **110** has a rear surface **110**B. An n.sup. type drift region **112** is formed on a side of the channel region **111** located at the rear surface **110**B so as to be electrically connected to the channel region **111**. In the present embodiment, an n.sup. type semiconductor substrate is used as the semiconductor substrate **110**, and part of the semiconductor substrate **110** is used to form the drift region **112**.
- (167) A p.sup.+ type collector region 113 and an n.sup.+ type cathode region 114 are formed on a

surface layer portion of the semiconductor substrate **110** located at the side of the rear surface **110**B so as to be electrically connected to the drift region 112. In the present embodiment, an n type buffer region **115** extends between the drift region **112** and the collector region **113** and between the drift region **112** and the cathode region **114**. The collector region **113** and the cathode region **114** are electrically connected to the drift region **112** through the buffer region **115**. The collector region **113** and the cathode region **114** are exposed from the rear surface **110**B of the semiconductor substrate 110.

- (168) The cathode region **114** traverses the boundary of the collector region **113** and the buffer region **115**. The end of the cathode region **114** located at the side of the front surface **110**A of the semiconductor substrate **110** is located in the buffer region **115**.
- (169) The surface layer portion of the semiconductor substrate **110** located at the side of the front surface **110**A includes trench gate structures **116** extending like belts in plan view. Each trench gate structure **116** includes a gate trench **117** formed by digging the semiconductor substrate **110**, a gate electrode **119** embedded in the gate trench **117**, and a gate insulation film **118** located between the gate electrode 119 and the wall of the gate trench 117. The gate trench 117 extends through the channel region 111 and has a bottom located in the drift region 112. In the present embodiment, the gate insulation film **118** also covers the front surface **110**A of the semiconductor substrate **110**. (170) Beside each trench gate structure **116**, an n.sup.+ type emitter region **120** is formed in a surface layer portion of the channel region **111** and is exposed from the front surface **110**A of the semiconductor substrate **110**. Thus, beside the trench gate structure **116**, the n.sup.+ type emitter region **120**, the p.sup. – type channel region **111**, and the n.sup. – type drift region **112** are formed in order from the side of the front surface 10A of the semiconductor substrate 110 toward the rear surface **10**B. The channel region **111** is shared by adjacent ones of the trench gate structures **116**. The gate electrode **119** is opposed to the emitter region **120**, the channel region **111**, and the drift region 112 with the gate insulation film 118 located in between in the gate trench 117. (171) The surface layer portion of the channel region **111** includes contact recesses **121** arranged between the trench gate structures **116**. The contact recesses **121** extend like belts in plan view and semiconductor substrate **110** located at the side of the front surface **110**A is dug to form the contact
- extend in the same direction as the trench gate structures **116**. The surface layer portion of the recesses 121 having a bottom located in the channel region 111. In the thickness-wise direction of the semiconductor substrate 110, the depth of the contact recesses 121 is less than the depth of the trench gate structures **116** (gate trench **117**).
- (172) The emitter region **120** is exposed from side walls of each contact recess **121**. In the present embodiment, a p.sup.+ type contact region **122** extends in the channel region **111** from a lower portion of the emitter region **120** along the side walls and the bottom of the contact recess **121** and has a higher p type impurity concentration than the channel region **111**. The emitter region **120** may be exposed from the entirety of the side walls of the contact recess 121, and the contact region 122 may extend along only the bottom of the contact recess **121**.
- (173) An insulation layer 123 is formed on the front surface 110A of the semiconductor substrate **110** to cover the trench gate structures **116**. The insulation layer **123** may have a stacking structure in which insulation films are stacked or may have a monolayer structure formed of only a single insulation film. The insulation layer **123** may include, for example, an oxide film (SiO.sub.2) or a nitride film (SiN). The insulation layer 123 includes contact holes 124 that expose the contact recesses **121** formed in the semiconductor substrate **110**.
- (174) The contact holes **124** extend like belts in plan view and extend in the same direction as the contact recesses **121** and are in communication with the contact recesses **121** formed in the surface layer portion of the semiconductor substrate **110** located at the side of the front surface **110**A. Walls of the contact holes **124** are flush with the walls of the contact recesses **121**.
- (175) An emitter electrode **126** is formed on the insulation layer **123** with a barrier metal layer **125** located between the emitter electrode **126** and the insulation layer **123**. The barrier metal layer **125**

inhibits dispersion of the emitter electrode **126** out of the contact holes **124** and the contact recesses **121**. In the present embodiment, the barrier metal layer **125** has a stacking structure including a titanium layer and a titanium nitride layer sequentially stacked from the side of the semiconductor substrate **110**. The barrier metal layer **125** has a front surface located at the side of the semiconductor substrate **110** and a rear surface located at the opposite side from the front surface. The front surface and the rear surface of the barrier metal layer **125** are formed along the walls of the contact recesses **121**, the walls of the contact holes **124**, and the surface of the insulation layer **123** located outside the contact holes **124**.

- (176) The emitter electrode **126** is formed on the barrier metal layer **125** to fill the contact recesses **121** and the contact holes **124** and cover the entire surface of the insulation layer **123**. The emitter electrode **126** is electrically connected to, for example, the channel region **111**, the emitter region **120**, and the contact region **122** through the barrier metal layer **125** in the contact recesses **121**. (177) A collector electrode **127** is formed at the rear surface **10B** of the semiconductor substrate **110** and is electrically connected to the collector region **113** and the cathode region **114**. (178) The diode **43** is formed of a p-n junction between the channel region **111** and the drift region **112**. The diode **43** includes the channel region **111** as an anode region. The diode **43** is electrically connected to the emitter electrode **126** through the channel region **111** and is electrically connected to the collector electrode **127** through the cathode region **114**. As described above, the RC-IGBT of the present embodiment has a configuration in which the diode **43** has an anode electrically connected to the emitter electrode **126** of the IGBT **42** and has a cathode electrically connected to the collector electrode **127** of the IGBT **42**.
- (179) FIG. **24** shows the rear surface **110**B of the semiconductor substrate **110**. In the description hereafter, for the sake of convenience, a direction extending along the rear surface **110**B is defined as "the W direction." As the semiconductor substrate **110** is viewed from the rear surface **110**B, a direction orthogonal to the W direction is defined as "the V direction."
- (180) As shown in FIG. **24**, the surface layer portion of the semiconductor substrate **110** located at the side of the rear surface **110**B includes the cathode region **114** (cross-hatched portion) and the collector region **113**. In the present embodiment, the n type impurity concentration of the cathode region **114** is higher than the p type impurity concentration of the collector region **113** so that the p type impurity in the collector region **113** is cancelled out by the n type impurity.
- (181) The cathode region **114** is formed in a predetermined pattern. More specifically, the cathode region **114** has a linear pattern that is continuously laid out. More specifically, the cathode region **114** includes first lines **114***a* and second lines **114***b*. The first lines **114***a* extend in the W direction and are spaced apart from each other in the V direction. The second lines **114***b* extend in the V direction and connect the first lines **114***a* that are adjacent to each other in the W direction. Some of the first lines **114***a* are longer in the W direction than the remaining first lines **114***a*. Some of the first lines **114***a* are located in a center of the rear surface **110**B of the semiconductor substrate **110** in the V direction. The second lines **114***b* that connect adjacent ones of the first lines **114***a* in the V direction at one end in the W direction alternate in the V direction with the second lines **114***b* that connect adjacent ones of the first lines **114***a* in the V direction at the other end of the W direction. In the present embodiment, the cathode region **114** is not formed in a region Rp in which the gate electrode pad **92**, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96** (refer to FIG. **21**) are arranged.
- (182) The cathode region **114** has a line width specified by the width of the first line **114**a in the V direction and the width of the second line **114**b in the W direction. For example, the line width of the cathode region **114** is preferably greater than or equal to 1  $\mu$ m and less than or equal to 100  $\mu$ m, and is more preferably greater than or equal to 10  $\mu$ m and less than or equal to 50  $\mu$ m. The cathode region **114** may have a uniform line width as shown in FIG. **24** or may have a nonuniform line width, which is not shown in the drawings. In an example of the nonuniform line width, the line width of the cathode region **114** may differ between some of the first lines **114**a and the remaining

- first lines **114***a*. The line width of the cathode region **114** may differ between some of the second lines **114***b* and the remaining second lines **114***b*.
- (183) FIG. **25** shows a layout of the semiconductor module **40** of the present embodiment.
- (184) In the metal substrate **44**, the semiconductor device **40**A, which is an RC-IGBT, is mounted on the first wiring portion **44***c* formed on the insulation substrate **44***b*. More specifically, the collector electrode **127** (refer to FIG. **23**) of the semiconductor device **40**A is electrically connected to the first wiring portion **44***c* by solder or the like.
- (185) The emitter electrode pads **91**A and **91**B of the semiconductor device **40**A and the second wiring portion **44***d* are connected by power wires **49***a*. In an example, the number of power wires **49***a* is six.
- (186) The semiconductor device **40**A is connected to the five control terminals **45** by five control wires **49***b*. More specifically, the gate electrode pad **92**, the current sense pad **95**, the anode electrode pad **93**, the cathode electrode pad **94**, and the emitter potential pad **96** (refer to FIG. **21**) of the semiconductor device **40**A are connected to the five control terminals **45** by the respective control wires **49***b*.
- (187) Operation of the present embodiment will be described with reference to FIGS. **26**A and **26**B. In FIG. **26**A, the upper graph schematically shows the temperature of the RC-IGBT including the IGBT **42** and the diode **43**. In FIG. **26**A, the lower bar chart shows changes in the absolute value of a current flowing to the RC-IGBT. In the lower bar chart in FIG. **26**A, hatched bars show a current flowing to the diode **43** in the RC-IGBT, and solid bars show a current flowing to the IGBT **42** in the RC-IGBT. In FIG. **26**B, the upper graph show changes in the temperature of the IGBT **42** when the IGBT **42** and the diode **43** are formed of separate semiconductor chips. In FIG. **26**B, the lower graph shows changes in the temperature of the diode **43** when the IGBT **42** and the diode **43** are formed of separate semiconductor chips. In FIG. **26**B, the lower bar chart shows changes in the current flowing to the diode **43** are formed of separate semiconductor chips. In FIG. **26**B, the lower bar chart shows changes in the current flowing to the diode **43**.
- (188) In a configuration in which semiconductor elements such as an IGBT and a diode are joined to bonding wires, changes in the temperature of the joined portions of the semiconductor elements and the bonding wires cause the semiconductor elements to separate from the bonding wires. The semiconductor elements are more likely to separate from the bonding wires as repetition of changes in the temperature of the joined portions of the semiconductor elements and the bonding wires increases. The relationship between separation of the semiconductor elements from the bonding wires and the number of repetitions of changes in the temperature of the joined portions of the semiconductor elements and the bonding wires is expressed as a power cycle tolerable amount. As a change amount of the temperature of the joined portions of the semiconductor elements and the bonding wires increases, the number of times of repetition of changes in the temperature of the joined portions of the semiconductor elements and the bonding wires decreases until the semiconductor elements separate from the bonding wires. That is, as the change amount of the temperature of the joined portions of the semiconductor elements and the bonding wires increases, the power cycle tolerable amount decreases.
- (189) As shown in FIG. **26**B, when a driving current flows from the battery module **21** to the inverter circuit **12**, the driving current flows to the IGBT **42** but does not flow to the diode **43**. Therefore, while the temperature of the IGBT **42** increases, the temperature of the diode **43** does not increase. When a regenerative current flows from the inverter circuit **12** to the battery module **21**, the regenerative current flows to the diode **43** but does not flow to the IGBT **42**. Therefore, while the temperature of the diode **43** increases, the temperature of the IGBT **42** does not increase. (190) Thus, when the driving current flows and when the regenerative current flows, changes in the temperature of the IGBT **42** repeat, and changes in the temperature of the diode **43** repeat. When the regenerative current flows, the temperature of the IGBT **42** decreases. This increases the change amount of the temperature of the IGBT **42**. When the driving current flows, the temperature of the

diode **43** decreases. This increases the change amount of the temperature of the diode **43**. As a result, the power cycle tolerable amount decreases.

- (191) In this regard, in the present embodiment, the IGBT 42 and the diode 43 are formed on the same semiconductor chip, so that the temperature of the RC-IGBT increases in accordance with both an increase in the temperature of the IGBT 42 and an increase in the temperature of the diode 43. Thus, as shown in FIG. 26A, changes in the temperature of the RC-IGBT are small between when the driving current flows and when the regenerative current flows. In addition, as long as the driving current and the regenerative current flow, changes in the temperature of the IGBT 42 and the diode 43, which affect the power cycle tolerable amount, are small. This reduces the number repetitions of changes in the temperature of the IGBT 42 and the diode 43. As a result, the RC-IGBT is used for a long period.
- (192) The present embodiment has the following advantages.
- (193) (3-1) The IGBT **42** and the diode **43** are formed on the same semiconductor substrate **110**. This configuration eliminates the need for a power wire that electrically connects the IGBT **42** and the diode **43** as compared to a configuration in which the IGBT **42** and the diode **43** are formed on separate semiconductor substrates. This simplifies the configuration of the semiconductor module **40**. In addition, changes in the temperature of each semiconductor element are reduced, thereby improving the reliability of power cycles.

#### Fourth Embodiment

- (194) A fourth embodiment of a semiconductor unit **41** will be described with reference to FIGS. **27** to **28**. The semiconductor unit **41** of the present embodiment differs from the semiconductor unit **41** of the second embodiment in the configuration of the semiconductor module **40** and the control circuit **33**. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor unit **41** of the second embodiment. Such components may not be described in detail.
- (195) As shown in FIG. **27**, the semiconductor device **40**A of the semiconductor module **40** includes the IGBT **42** and a reverse blocking insulated gate bipolar transistor **42***rb* (RB-IGBT) connected in parallel to the IGBT **42**. In an example, the emitter of the RB-IGBT **42***rb* is connected to the collector of the IGBT **42**, and the collector of the RB-IGBT **42***rb* is connected to the emitter of the IGBT **42**.
- (196) The gate of the IGBT **42** is connected to the current limiting resistor **36**. The gate of the IGBT **42***rb* is connected to the current limiting resistor **36***rb*. In an example, the resistance value of the current limiting resistor **36** is equal to the resistance value of the current limiting resistor **36***rb*. The gate drive signal Sg from the gate control circuit **34** is simultaneously supplied to the gate of the IGBT **42** and the gate of the RB-IGBT **42***rb* via the current limiting resistors **36** and **36***rb*. Thus, the IGBT **42** and the RB-IGBT **42***rb* are synchronously operated, for example, simultaneously activated and simultaneously deactivated. The RB-IGBT **42***rb* has a dielectric strength in two directions, that is, a forward direction and a reverse direction. The resistance value of the current limiting resistor **36** may differ from the resistance value of the current limiting resistor **36***rb*. (197) As shown in FIG. **27**, the RB-IGBT **42***rb* includes a temperature-sensing diode **80***rb* configured to detect a temperature of the RB-IGBT **42***rb* and a current sense element **81***rb* configured to detect a current flowing to the RB-IGBT **42***rb*. The current sense element **81***rb* is arranged so that a current sense ratio, which is a ratio of a current flowing from the current sense element **81***rb* to a current flowing from the emitter of the RB-IGBT **42***rb*, equals, for example, 1/1000. A sense resistor **83***rb* is arranged between the gate control circuit **34** and the current sense element **81***rb*. The gate control circuit **34** is connected to opposite ends of the sense resistor **83***rb* to detect a current flowing from the emitter of the RB-IGBT **42***rb* based on a voltage between the opposite ends of the sense resistor 83rb. When the voltage between opposite ends of the sense resistor **83***rb* is greater than or equal to a first threshold value, the gate control circuit **34** deactivates the RB-IGBT **42**rb.

(198) The control circuit **33** includes a temperature detection circuit **37***rb*. The temperature detection circuit **37***rb* is connected to an anode and a cathode of the temperature-sensing diode **80***rb*. The temperature detection circuit **37***rb* supplies a predetermined current to the temperature-sensing diode **80***rb* to measure a voltage between opposite ends of the temperature-sensing diode **80***rb*. The temperature detection circuit **37***rb* outputs the measured voltage of the temperature-sensing diode **80***rb* to the gate control circuit **34**. The temperature-sensing diode **80***rb* has a characteristic such that the threshold voltage decreases as the temperature increases. Thus, the temperature of the temperature-sensing diode **80***rb*, that is, the temperature of the RB-IGBT **42***rb*, is obtained from the voltage between opposite ends of the temperature-sensing diode **80***rb*. The temperature detection circuit **37***rb*, for example, outputs a signal to the gate control circuit **34** when the voltage between opposite ends of the temperature-sensing diode **80***rb* becomes greater than or equal to a threshold value that corresponds to a temperature threshold value of the IGBT **42***rb*. The temperature threshold value is a temperature that may lead the IGBT **42***rb* to break and is determined in advance through tests or the like.

(199) In an example, when the voltage between opposite ends of the temperature-sensing diode **80***rb* becomes greater than or equal to the threshold value, the control circuit **33** switches the RB-IGBT **42***rb* from the activation state to the deactivation state. More specifically, the control circuit **33** outputs a gate drive signal Sg (current decrease signal) that deactivates the RB-IGBT **42***rb* through the gate control circuit **34** to the gate of the RB-IGBT **42***rb*. Thus, in the present embodiment, when the temperature of at least one of the IGBT **42** and the RB-IGBT **42***rb* becomes greater than or equal to the temperature threshold value, the IGBT **42** and the RB-IGBT rb are deactivated.

- (200) FIG. **28** shows a layout of the semiconductor module **40** of the present embodiment. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor module **40** of the second embodiment. Such components may not be described in detail.
- (201) As shown in FIG. **28**, the first wiring portion **44***c* and the second wiring portion **44***d*, which are formed on the insulation substrate **44***b* of the metal substrate **44**, differ in shape from the first wiring portion **44***c* and the second wiring portion **44***d* of the second embodiment. In the present embodiment, the first wiring portion **44***c* and the second wiring portion **44***d* are identical in shape. In plan view, each of the first wiring portion **44***c* and the second wiring portion **44***d* is rectangular so that the long sides extend in the first direction X.
- (202) The IGBT **42** is mounted on the first wiring portion **44***c*. The RB-IGBT **42***rb* is mounted on the second wiring portion **44***d*. The mount position of the IGBT **42** differs from the mount position of the RB-IGBT **42***rb* in the first direction X. In an example, as shown in FIG. **28**, the IGBT **42** is located closer to the connection terminal **46** in the first direction X than the RB-IGBT **42***rb* is. (203) The emitter electrode pads **91**A and **91**B of the IGBT **42** and the second wiring portion **44***d* are connected by power wires **49***a*. In an example, the number of power wires **49***a* is six. (204) In an example, in the same manner as the IGBT **42***rb* located at the side of the first wiring portion **44***c* in the third direction Z, and emitter electrode pads **91***rb*A and **91***rb*B are formed on a front surface of the RB-IGBT **42***rb* located at the opposite side from the rear surface in the third direction Z. In addition, in the same manner as the IGBT **42**, the gate electrode pad **92**, the temperature-sensing diode **80***rb*, an anode electrode pad **93***rb*, a cathode electrode pad **94***rb*, the current sense element **81***rb*, a current sense pad **95***rb*, and an emitter potential pad **96***rb* are formed on the front surface of the RB-IGBT **42***rb*.
- (205) The emitter electrode pads **91***rb*A and **91***rb*B of the RB-IGBT **42***rb* and the first wiring portion **44***c* are connected by power wires **49***c*. In an example, the number of power wires **49***c* is six.
- (206) The semiconductor module **40** includes control terminals **45**A and **45**B. Five control

- terminals **45**A and five control terminals **45**B are provided. The control terminals **45**A are electrically connected to the IGBT **42**. The control terminals **45**B are electrically connected to the RB-IGBT **42***rb*. The mount position of the five control terminals **45**A differs from the mount position of the five control terminals **45**B in the first direction X. In an example, as shown in FIG. **28**, the five control terminals **45**A are located closer to the connection terminal **46** in the first direction X than the five control terminals **45**B are. The control terminals **45**A and the second wiring portion **44***d* are located at opposite sides of the first wiring portion **44***c* in the second direction Y. The control terminals **45**B and the first wiring portion **44***c* are located at opposite sides of the second wiring portion **44***d* in the second direction Y The five control terminals **45**B are arranged to overlap the RB-IGBT **42***rb* as viewed in the first direction X.
- (207) In the IGBT **42**, as in the second embodiment, the gate electrode pad **92**, the current sense pad **95**, the anode electrode pad **93**, the cathode electrode pad **94**, and the emitter potential pad **96** are connected to the five control terminals **45**A by the control wires **49***b*.
- (208) In the RB-IGBT **42**rb, in the same manner as the IGBT **42**, a gate electrode pad **92**rb, a current sense pad **95**rb, an anode electrode pad **93**rb, a cathode electrode pad **94**rb, and an emitter potential pad **96**rb are connected to the five control terminals **45**B by control wires **49**d.
- (209) The present embodiment has the following advantages in addition to the advantages of the second embodiment.
- (210) (4-1) The RB-IGBT **42***rb* includes the current sense element **81***rb*, to which a current flows in proportion to a current flowing from the emitter of the RB-IGBT **42***rb*. The gate control circuit **34** detects a current flowing to the RB-IGBT **42***rb* based on a current flowing to the sense resistor **83***rb* connected to the current sense element **81***rb*. When the current is greater than or equal to the threshold value, the RB-IGBT **42***rb* is deactivated. With this configuration, when an overcurrent flows to the RB-IGBT **42***rb*, the RB-IGBT **42***rb* is deactivated to block the current. This configuration achieves a reduction in size and ensures the current is blocked in a short time as compared to a mechanical contact type relay.
- (211) (4-2) When the temperature of the RB-IGBT **42***rb* is greater than or equal to the temperature threshold value, the RB-IGBT **42***rb* is deactivated. With this configuration, when a large current flows to the RB-IGBT **42***rb* and results in an increase in the temperature of the RB-IGBT **42***rb*, the current flowing to the RB-IGBT **42***rb* is blocked. That is, when a regenerative current causes an overcurrent or an excessive temperature increase, the RB-IGBT **42***rb* blocks the current. Fifth Embodiment
- (212) A fifth embodiment of a semiconductor unit **41** will be described with reference to FIGS. **29** to **31**B. The semiconductor unit **41** of the present embodiment differs from the semiconductor unit **41** of the first embodiment in the configuration of the semiconductor module **40**. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor unit **41** of the first embodiment. Such components may not be described in detail.
- (213) As shown in FIG. **29**, in the present embodiment, the semiconductor device **40**A of the semiconductor module **40** includes the IGBT **42**, the diode **43**, and a metal-oxide-semiconductor field-effect transistor **140** (MOSFET). An example of the MOSFET **140** is formed from a silicon carbide (SiC) semiconductor substrate, that is, a wide-bandgap semiconductor. In the present embodiment, the MOSFET **140** is an N-channel MOSFET. The MOSFET **140** includes a body diode **140***a*. The MOSFET **140** may be a MOSFET formed from a nitride semiconductor such as gallium nitride (GaN).
- (214) In the semiconductor device **40**A, the diode **43** is connected in antiparallel to the IGBT **42**, and the MOSFET **140** is connected in parallel to the IGBT **42**. More specifically, an anode of the diode **43** and the source of the MOSFET **140** are connected to the emitter of the IGBT **42**. A cathode of the diode **43** and the drain of the MOSFET **140** are connected to the collector of the IGBT **42**.

- (215) The gate of the IGBT **42** and the gate of the MOSFET **140** are connected to the gate control circuit **34**. The current limiting resistor **36** is arranged between the gate of the IGBT **42** and the gate control circuit **34**. A current limiting resistor **36***m* is arranged between the gate of the MOSFET **140** and the gate control circuit **34**. The gate control circuit **34** outputs a gate drive signal Sg to each of the gate of the IGBT **42** and the gate of the MOSFET **140**. The gate drive signal Sg is a common signal to the IGBT **42** and the MOSFET **140**. Thus, the IGBT **42** and the MOSFET **140** are synchronously operated based on the gate drive signal Sg.
- (216) FIG. **30** shows a layout of the semiconductor module **40** of the present embodiment. (217) As shown in FIG. **30**, a first wiring portion **143**, a second wiring portion **144**, and two third wiring portions **170** and **171** are arranged on the insulation substrate **44***b* of the metal substrate **44**. In an example, the first wiring portion **143** and the second wiring portion **144** are spaced apart and opposed to each other in the first direction X. The connection terminal **46** is connected to the first wiring portion **143**. The connection terminal **47** is connected to the second wiring portion **144**. In an example, the third wiring portions **170** and **171** are arranged to overlap the connection terminal
- (218) The IGBT **42**, the diode **43**, and the MOSFET **140** are arranged on the first wiring portion **143** and spaced apart from each other in the second direction Y The collector electrode **64** of the IGBT **42**, the cathode electrode pad **77** of the diode **43**, and a drain electrode of the MOSFET **140** are electrically connected to the first wiring portion **143** by solder or the like.

**46** as viewed in the second direction Y

- (219) The IGBT **42** includes the emitter electrode pad **66** and the gate electrode pad **67**. Although not included in the IGBT **42** of the present embodiment, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96** may be used as pads. The diode **43** includes the anode electrode pad **76***a*. The MOSFET **140** includes a source electrode pad **145** and a gate electrode pad **146**. The emitter electrode pad **66** of the IGBT **42** and the second wiring portion **144** are connected by power wires **147***a*. The anode electrode pad **76***a* of the diode **43** and the second wiring portion **144** are connected by power wires **147***b*. The source electrode pad **145** of the MOSFET **140** and the second wiring portion **144** are connected by power wires **147***c*. In an example, the number of power wires **147***a* is four, the number of power wires **147***b* is two, and the number of power wires **147***c* is two.
- (220) The semiconductor module **40** includes control terminals **149***a* and **149***b*. The gate and the emitter of the IGBT **42** and the gate and the source of the MOSFET **140** are electrically connected to the control terminals **149***a* and **149***b*. More specifically, the gate electrode pad **67** of the IGBT **42** is electrically connected to the third wiring portion **170** by a control wire **148***a*. The gate electrode pad **146** of the MOSFET **140** is electrically connected to the third wiring portion **170** by a control wire **148***b*. The emitter electrode pad **66** of the IGBT **42** is electrically connected to the third wiring portion **171** by a control wire **148***c*. The source electrode pad **145** of the MOSFET **140** is electrically connected to the third wiring portion **171** by a control wire **148***c*. The third wiring portion **170** is connected to the control terminal **149***a* by a control wire **148***c*. The third wiring portion **171** is connected to the control terminal **149***b* by a control wire **148***f*.
- (221) The MOSFET **140** has a characteristic that allows a current to flow in a voltage range where the collector-emitter voltage of the IGBT **42** is lower than an offset voltage. The current flowing to the MOSFET **140** is smaller than a current flowing to the IGBT **42**. In addition, an increase amount of the current flowing to the MOSFET **140** in relation to increases in the drain-source voltage of the MOSFET **140** is smaller than an increase amount of the current flowing to the IGBT **42** in relation to increases in the collector-emitter voltage of the IGBT **42**.
- (222) When the gate of the MOSFET **140** is turned on, the MOSFET **140** is used as a path through which the regenerative current flows from the source to the drain. The MOSFET **140** has a reverse conduction characteristic that allows a current to flow at a voltage lower than an activating voltage of the diode **43**. The current flowing to the MOSFET **140** in the reverse direction is smaller than the current flowing to the diode **43**. In addition, an increase amount of the current flowing to the

- MOSFET **140** in the reverse direction in relation to increases in the source-drain voltage of the MOSFET **140** is smaller than an increase amount of the current flowing to the diode **43** in relation to increases in the voltage between terminals of the diode **43**.
- (223) When a driving current is supplied from the battery module **21** to the inverter circuit **12**, the driving current flows to the IGBT **42** and the MOSFET **140**. FIG. **31**A shows a relationship between the driving current flowing to the IGBT **42** and the MOSFET **140** and a terminal-to-terminal voltage of the semiconductor module **40**. In the graph shown in FIG. **31**A, the broken line indicates changes in the current flowing to the MOSFET **140**, the single-dashed line indicates changes in the current flowing to the IGBT **42**, the solid line indicates changes in the total current (driving current) of the MOSFET **140** and the IGBT **42**.
- (224) As shown in FIG. **31**A, when the collector-emitter voltage of the IGBT **42** is less than the offset voltage (In FIG. **31**A, 0.7 V), the driving current flows to the MOSFET **140** and does not flow to the IGBT **42**. When the collector-emitter voltage of the IGBT **42** is greater than or equal to the offset voltage, the driving current flows to the IGBT **42** in addition to the MOSFET **140**. (225) When a regenerative current is supplied from the inverter circuit **12** to the battery module **21**, the regenerative current flows to the diode **43** and the MOSFET **140**. FIG. **31**B shows a relationship between the regenerative current flowing to the diode **43** and the MOSFET **140** in the reverse direction and a terminal-to-terminal voltage of the semiconductor module **40**. In the graph shown in FIG. **31**B, the broken line indicates changes in the current flowing to the MOSFET **140** in the reverse direction, the single-dashed line indicates changes in the current flowing to the diode **43***a* and the solid line indicates changes in the total current (regenerative current) of the diode **43***a* and the MOSFET **140**.
- (226) As shown in FIG. **31**B, when the terminal-to-terminal voltage of the diode **43***a* is less than the activating voltage (in FIG. **31**B, 0.7 V), the regenerative current flows to the MOSFET **140** and does not flow to the diode **43***a*. When the terminal-to-terminal voltage of the diode **43***a* is greater than or equal to the activating voltage, the regenerative current flows to the diode **43***a* in addition to the MOSFET **140**. Thus, addition of the MOSFET **140** to the semiconductor device **40**A reduces the conduction loss when the driving current and the regenerative current are low. (227) The present embodiment has the following advantages.
- (228) (5-1) The semiconductor device **40**A includes the IGBT **42**, the diode **43** connected in antiparallel to the IGBT **42**, and the MOSFET **140** connected in parallel to the IGBT **42**. In this configuration, when a driving current is supplied from the battery module **21** to the inverter circuit **12**, the driving current flows through the MOSFET **140** in a voltage range where the collector-emitter voltage of the IGBT **42** is less than the offset voltage. When a regenerative current is supplied from the inverter circuit **12** to the battery module **21**, the regenerative current flows to the MOSFET **140** in a voltage range that is lower than the activating voltage of the diode **43***a*. Thus, the driving current is more promptly supplied from the battery module **21** to the inverter circuit **12**, and the regenerative current is more promptly supplied from the inverter circuit **12** to the battery module **21**.

#### Sixth Embodiment

(229) A sixth embodiment of the semiconductor unit **41** will now be described with reference to FIGS. **32** and **33**. The semiconductor unit **41** of the present embodiment differs from the semiconductor unit **41** of the first embodiment in the configuration of the control circuit **33** and control of the semiconductor unit **41**. In the description hereafter, the same reference numerals are given to those components that are the same as the corresponding components of the semiconductor unit **41** of the first embodiment. Such components may not be described in detail. (230) As shown in FIG. **32**, the semiconductor unit **41** of the present embodiment includes a first semiconductor device **40**A, a second semiconductor device **40**B, and a third semiconductor device **40**C. The first semiconductor device **40**A includes an IGBT **42**a and the diode **43**a. The second semiconductor device **40**B includes an IGBT **42**b and a diode **43**b. The third semiconductor device

- **40**C includes an IGBT **42***c* and a diode **43***c*. The IGBTs **42***a* to **42***c* are connected in parallel. The diodes **43***a* to **43***c* are connected in parallel.
- (231) In the first semiconductor device **40**A, the diode **43***a* is connected in antiparallel to the IGBT **42***a*. More specifically, an anode of the diode **43***a* is connected to the emitter of the IGBT **42***a*, and a cathode of the diode **43***a* is connected to the collector of the IGBT **42***a*.
- (232) In the second semiconductor device **40**B, the diode **43***b* is connected in antiparallel to the IGBT **42***b*. More specifically, an anode of the diode **43***b* is connected to the emitter of the IGBT **42***b*, and a cathode of the diode **43***b* is connected to the collector of the IGBT **42***b*.
- (233) In the third semiconductor device **40**C, the diode **43**c is connected in antiparallel to the IGBT **42**c. More specifically, an anode of the diode **43**c is connected to the emitter of the IGBT **42**c, and a cathode of the diode **43**c is connected to the collector of the IGBT **42**c.
- (234) The control circuit **33** includes a first gate control circuit **34**A, a second gate control circuit **34**B, and a third gate control circuit **34**C. The first gate control circuit **34**A is electrically connected to the gate of the IGBT **42**a. The second gate control circuit **34**B is connected to the gate of the IGBT **42**a. The third gate control circuit **34**C is connected to the gate of the IGBT **42**a. Current limiting resistors **36** are arranged between the first gate control circuit **34**A and the gate of the IGBT **42**a, between the second gate control circuit **34**B and the gate of the IGBT **42**a, and between the third gate control circuit **34**C and the gate of the IGBT **42**a. The three current limiting resistors **36** have the same resistance value. Preferably, the resistance value of the current limiting resistors **36** is greater than or equal to  $100\Omega$ . In the present embodiment, the resistance value of the current limiting resistors **36** is  $500\Omega$ .
- (235) The first gate control circuit **34**A outputs a gate drive signal Sga to the gate of the IGBT **42***a*. The second gate control circuit **34**B outputs a gate drive signal Sgb to the gate of the IGBT **42***b*. The third gate control circuit **34**C outputs a gate drive signal Sgc to the gate of the IGBT **42***c*. Thus, the IGBTs **42***a* to **42***c* are separately controlled by the gate control circuits **34**A to **34**C.
- (236) As shown in FIG. **33**, during pre-charge control of the present embodiment, a time at which the gate drive signal Sga is input to the gate of the IGBT **42***a*, a time at which the gate drive signal Sgb is input to the gate of the IGBT **42***b*, and a time at which the gate drive signal Sgc is input to the gate of the IGBT **42***a*. After the IGBT **42***a* is deactivated again, the gate drive signal Sgb is input to the gate of the IGBT **42***b*. After the IGBT **42***b* is deactivated again, the gate drive signal Sgc is input to the gate of the IGBT **42***c*. After the IGBT **42***c* is deactivated again, the gate drive signal Sga is input to the gate of the IGBT **42***c*. After the IGBT **42***c* is deactivated again, the gate drive signal Sga is input to the gate of the IGBT **42***a*. Pre-charge control is executed by repeating this cycle.
- (237) The present embodiment has the following advantages.
- (238) (6-1) During pre-charge control, the control circuit **33** separately controls the IGBTs **42***a* to **42***c*. More specifically, during pre-charge control, the control circuit **33** applies a voltage to the gate of each of the IGBTs **42***a* to **42***c* at a time that differs between the IGBTs **42***a* to **42***c*. In this configuration, since the times at which a current flows to the IGBTs **42***a* to **42***c* differ from each other, heat is generated by the current flowing to the IGBTs **42***a* to **42***c* at different points in time. Thus, pre-charge control limits an excessive increase in the temperature of the IGBTs **42***a* to **42***c*. In addition, since the IGBTs **42***a* to **42***c* are not driven by a single gate drive circuit, that is, the IGBTs **42***a* to **42***c* are not simultaneously activated and deactivated, a concentrated flow of the current to one of the IGBTs **42***a* to **42***c* is avoided. In addition, as compared to a configuration in which the semiconductor unit **41** includes a single IGBT **42**, the amount of current that is blocked by each of the IGBTs **42***a* to **42***c* is approximately ½. The non-simultaneous activation and deactivation of the IGBTs **42***a* to **42***c* avoid an overlap of surge voltages, thereby reducing a surge voltage of the collector of each of the IGBTs **42***a* to **42***c*.

## Modified Examples

(239) The description related to the above embodiments exemplifies, without any intention to limit,

applicable forms of a semiconductor device, a semiconductor module, a semiconductor unit, a relay unit, a battery unit, and a vehicle according to the present disclosure. In addition to the above embodiments, the semiconductor device, the semiconductor module, the semiconductor unit, the relay unit, the battery unit, and the vehicle according to the present disclosure can be applied to modified examples that are described below and at least two of the modified examples that do not contradict each other.

- (240) In the first to fifth embodiments, the number of IGBTs **42** in the semiconductor device **40**A may be changed in any manner. For example, the semiconductor device 40A may include multiple IGBTs **42** that are connected in parallel. In this modified example, the configuration of the control circuit **33** may be changed to the configuration of the control circuit **33** in the sixth embodiment. (241) The configuration of the semiconductor device **40**A is not limited to those of the above embodiments and may be, for example, configurations shown in FIGS. **34** and **35**. (242) As shown in FIG. **34**, the semiconductor device **40**A includes a MOSFET **140** and a diode **43** that is connected in antiparallel to the MOSFET **140**. More specifically, an anode of the diode **43** is connected to the source of the MOSFET **140**, and a cathode of the diode **43** is connected to the drain of the MOSFET 140. The source and the drain of the MOSFET 140 are connected to the high-voltage line HL. The MOSFET 140 is, for example, an N-channel MOSFET. The drain of the MOSFET **140** corresponds to a first terminal of the semiconductor device **40**A that is connected to the positive electrode of the battery module **21**. The source of the MOSFET **140** corresponds to a second terminal of the semiconductor device **40**A that is connected to the inverter circuit **12**. The gate of the MOSFET **140** is connected to the gate control circuit **34**. The MOSFET **140** may be a MOSFET formed from a silicon (Si) semiconductor substrate or a MOSFET formed from a silicon carbide (SiC) or gallium nitride (GaN) semiconductor substrate. The silicone (Si) MOSFET may have a super junction structure. The gallium nitride (GaN) MOSFET may have a high electron mobility transistor (HEMT) structure.
- (243) When a current flows from the battery module **21** toward the inverter circuit **12**, the current flows to the MOSFET **140**. When a current flows from the inverter circuit **12** toward the battery module **21**, the current flows to the diode **43** and the MOSFET **140** in the reverse direction and flows to the body diode **140***a*.
- (244) As shown in FIG. **35**, the semiconductor device **40**A includes a MOSFET **140** including a body diode **140***a*. The source and the drain of the MOSFET **140** are connected to the high-voltage line HL. The gate of the MOSFET **140** is connected to the gate control circuit **34**. The MOSFET **140** is, for example, an N-channel MOSFET. The drain of the MOSFET **140** corresponds to a first terminal of the semiconductor device **40**A that is connected to the positive electrode of the battery module **21**. The source of the MOSFET **140** corresponds to a second terminal of the semiconductor device **40**A that is connected to the inverter circuit **12**.
- (245) When a current flows from the battery module **21** toward the inverter circuit **12**, the current flows to the MOSFET **140**. When a current flows from the inverter circuit **12** toward the battery module **21**, the current flows to the MOSFET **140** in the reverse direction and flows to the body diode **140***a*.
- (246) In the modified examples shown in FIGS. **34** and **35**, the MOSFET **140** may have a current sense element configured to detect a current flowing to the MOSFET. A current flows to the current sense element in proportion to a current flowing to the MOSFET. In this case, it is preferred that the MOSFET including the current sense element includes the current sense pad **95**.
- (247) In the modified examples shown in FIGS. **34** and **35**, the MOSFET **140** may have a temperature-sensing diode configured to detect the temperature of the MOSFET. In this case, it is preferred that the MOSFET including the temperature-sensing diode includes the anode electrode pad **93** and the cathode electrode pad **94**.
- (248) In the modified examples shown in FIGS. **34** and **35**, the configuration of the gate control circuit **34** may be changed to the configuration of the gate control circuit **34** in the sixth

embodiment.

- (249) The number of semiconductor devices in the semiconductor module **40** may be changed in any manner. In an example, the semiconductor module **40** includes multiple semiconductor devices. In this case, the semiconductor devices are connected in parallel to each other. (250) FIG. **36** shows a configuration of the semiconductor module **40** including two semiconductor devices **40**A and **40**B.
- (251) A first wiring portion **150** and a second wiring portion **150** and the insulation substrate **44***b* of the metal substrate **44**. The first wiring portion **150** and the second wiring portion **151** are arranged in the first direction X. The connection terminal **46** is connected to an end of the first wiring portion **150** located at the opposite side from the second wiring portion **151** in the first direction X. The connection terminal **47** is connected to the second wiring portion **151**. (252) The IGBT **42***a* and the diode **43***a* of the semiconductor device **40**A and the IGBT **42***b* and the diode **43***b* of the semiconductor device **40**A are mounted on the first wiring portion **150**. The IGBT **42***a* is spaced apart from the diode **43***a* in the first direction X. The IGBT **42***b* is spaced apart from the diode **43***b* in the first direction X. The IGBT **42***a* is spaced apart from the IGBT **42***b* in the second direction Y The diode **43***a* is spaced apart from the diode **43***b* in the second direction Y. (253) The emitter electrode pad **66***a* of the IGBT **42***a*, the anode electrode pad **76***a* of the diode **43***a*, and the second wiring portion **151** are connected by multiple power wires **49***a* (in FIG. **36**, six power wires **49***a*). The emitter electrode pad **66***b* of the IGBT **42***b*, the anode electrode pad **76***b* of the diode **43***b*, and the second wiring portion **151** are connected by multiple power wires **49***e* (in FIG. **36**, six power wires **49***e*).
- (254) The semiconductor module **40** includes two control terminals **45***a* and **45***b*. The control terminal **45***a* is electrically connected to the gate electrode pad **67***a* of the IGBT **42***a* by the control wire **49***b*. The control terminal **45***b* is electrically connected to the gate electrode pad **67***b* of the IGBT **42***b* by a control wire **49***f*.
- (255) In the semiconductor device **40**A, the IGBT **42**, the diode **43**, and the second wiring portion **44***d* may be connected using a plate clip instead of power wires. More specifically, as shown in FIG. **37**, a clip **152** is connected to the emitter electrode pad **66** of the IGBT **42**, the anode electrode pad **76***a* of the diode **43**, and the second wiring portion **44***d*. In an example, the clip **152** is formed from copper (Cu). As shown in FIG. **38**, the clip **152** includes a first contact **153** configured to contact the emitter electrode pad **66**, a second contact **154** configured to contact the anode electrode pad **76***a*, and a third contact **155** configured to contact the second wiring portion **44***d*.
- (256) In the first embodiment, for example, as shown in FIG. **39**, the semiconductor module **40** may include an emitter terminal **45***x* electrically connected to the emitter of the IGBT **42** in addition to the control terminal **45** connected to the gate of the IGBT **42**. The emitter terminal **45***x* is connected to the emitter electrode pad **66** of the IGBT **42** by a wire **49***x*. The emitter terminal **45***x* is, for example, identical in shape to the control terminal **45**.
- (257) In the first embodiment, the layout of the control terminal **45** may be changed in any manner. In an example, in a plan view of the semiconductor module **40**, the control terminal **45** may be arranged adjacent to one of the connection terminal **46** and the connection terminal **47** in the second direction Y. The control terminals **45** (**45**A, **45**B) of the second to sixth embodiments may be changed in the same manner.
- (258) In the third embodiment, the layout of the cathode region **114** in the RC-IGBT of the semiconductor device **40**A may be changed in any manner. In an example, the cathode region **114** may have one of the layouts shown in FIGS. **40** to **42**.
- (259) FIG. **40** shows a first modified example of a cathode region **114** that includes the first lines **114***a* extending in the W direction and spaced apart from each other in the V direction and the second lines **114***b* extending in the V direction and connecting the first lines **114***a* that are adjacent to each other in the V direction as in the third embodiment. In the cathode region **114** shown in FIG. **40**, the first lines **114***a* have the same length in the W direction. Also, the second lines **114***b*

- have the same length in the V direction. As shown in FIG. **40**, the cathode region **114** is located closer to one end of the rear surface **110**B of the semiconductor substrate **110** in the W direction than the region Rp is.
- (260) FIG. **41** shows a second modified example of a cathode region **114** that includes the first lines **114***a* extending in the W direction and spaced apart from each other in the V direction and the second lines **114***b* extending in the V direction and connecting the first lines **114***a* that are adjacent to each other in the V direction as in the third embodiment. In the cathode region **114** of the second modified example, the second lines **114***b* connect the first lines **114***a* that are adjacent to each other in the V direction at one end in the W direction.
- (261) FIG. **42** shows a third modified example in which the region Rp is located in a center of the semiconductor substrate **110**. The cathode region **114** of the third modified example is shaped as a tetragonal loop extending around the region Rp in plan view. The cathode region **114** of the third modified example includes the first lines **114***a* extending in the W direction and spaced apart from each other in the V direction and the second lines **114***b* extending in the V direction and connecting the first lines **114***a* that are adjacent to each other in the V direction.
- (262) In the second to fourth embodiments, the order of arranging the gate electrode pad **92** of the IGBT **42**, the anode electrode pad **93**, the cathode electrode pad **94**, the current sense pad **95**, and the emitter potential pad **96** in the first direction X may be changed in any manner.
- (263) In the second to fourth embodiments, the layout of the temperature-sensing diode **80** of the IGBT **42** may be changed in any manner.
- (264) In the second to fourth embodiments, one of the temperature-sensing diode **80** and the current sense element **81** may be omitted from the IGBT **42**. When the temperature-sensing diode **80** is omitted from the IGBT, the anode electrode pad **93** and the cathode electrode pad **94** may also be omitted. When the current sense element **81** is omitted from the IGBT, the current sense pad **95** may also be omitted.
- (265) In the fifth embodiment, the layout of the IGBT **42**, the diode **43**, and the MOSFET **140** in the semiconductor module **40** may be changed in any manner. In an example, as shown in FIG. **43**, as viewed in the first direction X, the IGBT **42** and the diode **43** may be arranged so that the IGBT **42** overlaps the diode **43**. In this case, the emitter electrode pad **66** of the IGBT **42**, the anode electrode pad **76***a* of the diode **43**, and the second wiring portion **144** are connected by the power wires **147***a*.
- (266) In the sixth embodiment, in the first semiconductor device **40**A, the IGBT **42***a* and the diode **43***a* may be formed from an RC-IGBT as in the third embodiment. In the second semiconductor device **40**B, the IGBT **42***b* and the diode **43***b* may be formed from an RC-IGBT as in the third embodiment. In the third semiconductor device **40**C, the IGBT **42***c* and the diode **43***c* may be formed of an RC-IGBT as in the third embodiment.
- (267) In each of the embodiments, the IGBTs **42** and **42***a* to **42***c* may be a planar gate IGBT instead of a trench gate IGBT.
- (268) In the sixth embodiment, the control circuit **33** may apply a voltage to the gates of the IGBTs **42***a* to **42***c* so that the time at which the voltage is applied to the gate of one of the IGBTs **42***a* to **42***c* differs from the time at which the voltage is applied to the gates of the other IGBTs **42***a* to **42***c*. For example, the time at which a voltage is applied to the gate of the IGBT **42***b* may differ from the time at which a voltage is applied to the gates of the IGBTs **42***a* and **42***c*. The IGBT **42***a* and the IGBT **42***c* are located at opposite sides of the IGBT **42***b*, that is, the IGBT **42***a* and the IGBT **42***c* are spaced apart from each other. Therefore, thermal effects produced by the IGBT **42***a* and the IGBT **42***c* on each other are small. An excessive increase in the temperature of the IGBTs **42***a* to **42***c* is limited by applying a voltage to the IGBT **42***b* at a different time.
- (269) When the current flowing to the IGBT **42** is greater than or equal to the threshold value or the temperature of the IGBT **42** is greater than or equal to the temperature threshold value, the control circuit **33** deactivates the IGBT **42**. The process of deactivating the IGBT **42** may be changed as

described in (A1) and (A2).

- (270) (A1) The number and diameter of each type of power wires **49***a* are set so that the power wires **49***a* are broken when the current flowing to the IGBT **42** is greater than or equal to a threshold value. The number and diameter of each type of power wires **49***a* are set within a range that does not excessively increase the conduction loss of the semiconductor module **40**. The number and diameter of power wires **49***a* are set so that when a driving current and a regenerative current are greater than or equal to the rated current and less than two times the rated current, the power wires **49***a* will not break even if the current flows for a certain time or longer. Preferably, the threshold value is greater than or equal to two times the rated current and less than or equal to the four times the rated current. In an example, the rated current is a current flowing from the battery module **21** to the capacitor **13** when the battery module **21** is fully charged and the amount of charge stored in the capacitor **13** is zero. In an example, the number and diameter of power wires **49***a* are set so that the power wires **49***a* break when the threshold value is a current that is two times a predetermined rerated current and the current flows for a certain time. In another example, the number and diameter of power wires **49***a* may be set so that the power wires **49***a* break when the threshold value is a current that is three times the rated current and the current flows for a certain time.
- (271) In this configuration, when a large current flows from the battery module **21** toward the inverter circuit **12**, if the large current flows to the semiconductor module **40**, the power wires **49***a* break to block the supply of the large current to the inverter circuit **12**. This deactivates the IGBT **42**. Since the power wires **49***a* are used as fuses, fuses may be omitted.
- (272) The modified example described in (A1) may be applied to the configurations of the semiconductor units **41** shown in FIGS. **34** and **35**. In this case, the number and diameter of power wires are set so that the power wires connected to the MOSFET **140** break when a current flowing to the MOSFET **140**, instead of the IGBT **42**, is greater than or equal to a threshold value. The settings of the number and diameter of power wires are the same as the settings of the number and diameter of power wires **49***a* described in (A1).
- (273) (A2) A voltage applied to the gate of the IGBT **42** is set to be less than or equal to a voltage applied to the gate at which the collector current Ic is saturated at a predetermined current. More specifically, the control circuit **33** controls the voltage between the emitter and the gate of the IGBT **42** to be less than or equal to a voltage at which the current flowing to the IGBT **42** is saturated at the predetermined current. An example of the voltage applied to the gate of the IGBT **42** at which the collector current Ic is saturated at the predetermined current is 10 V.
- (274) With this configuration, even when a large current flows from the battery module **21** toward the inverter circuit **12**, the current flowing from the semiconductor module **40** to the inverter circuit **12** is limited to a current corresponding to the voltage applied to the gate of the IGBT **42** that is set as described above. This avoids a situation in which a large current flows to the inverter circuit **12** and breaks the inverter circuit **12**, thereby dispensing with a fuse.
- (275) The modified example described in (A2) may be applied to the configurations of the semiconductor units **41** shown in FIGS. **34** and **35**. In this case, the voltage applied to the gate of the MOSFET **140**, instead of the IGBT **42**, is set to be less than or equal to a voltage when the voltage is applied to the gate and the drain current is saturated at the predetermine current.
- (276) In the modified examples described in (A1) and (A2), the number of IGBTs **42** (the number of each kind of MOSFETs **140**) may be changed in any manner. In an example, the semiconductor module **40** includes multiple IGBTs (multiple MOSFETs).
- (277) In each of the embodiments, pre-charge control may be changed as described in (B1) to (B6). Moreover, (B1) to (B6) may be combined with one another as long as there is no technical inconsistency.
- (278) (B1) The control circuit **33** sets a frequency at which the IGBT **42** intermittently operates when the terminal-to-terminal voltage of the capacitor **13** is greater than or equal to a threshold

value Xc to be higher than a frequency at which the IGBT **42** intermittently operates when the terminal-to-terminal voltage of the capacitor **13** is less than the threshold value Xc. The threshold value Xc is a value set in advance by tests or the like to determine that a large current caused by the difference in potential between the battery module **21** and the capacitor **13** will not flow. The control circuit **33** sets a frequency at which the IGBT **42** intermittently operates from the terminalto-terminal voltage of the capacitor 13 using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor 13 and the frequency at which the IGBT 42 intermittently operates. FIG. 44A is a map showing a first example of information showing a relationship between the terminal-to-terminal voltage of the capacitor 13 and the frequency at which the IGBT **42** intermittently operates. As shown in FIG. **44**A, when the terminal-to-terminal voltage of the capacitor 13 is in a range that is less than the threshold value Xc, the frequency at which the IGBT **42** intermittently operates is set to a first frequency f**1**. When the terminal-to-terminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xc, the frequency at which the IGBT **42** intermittently operates is set to a second frequency f2, which is higher than the first frequency f1. FIG. 44B is a map showing a second example of information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the frequency at which the IGBT **42** intermittently operates. As shown in FIG. **44**B, when the terminal-to-terminal voltage of the capacitor **13** is in a range that is less than the threshold value Xc, the frequency at which the IGBT **42** intermittently operates is set to the first frequency f1. When the terminal-to-terminal voltage of the capacitor 13 is in a range that is greater than or equal to the threshold value Xc and less than or equal to an upper limit value Xd, which is greater than the threshold value Xc, the frequency at which the IGBT **42** intermittently operates increases as the terminal-to-terminal voltage of the capacitor 13 increases. When the terminal-toterminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xd, the frequency at which the IGBT **42** intermittently operates is set to the second frequency f2. The threshold value Xd is changed in any manner within a range that is greater than the threshold value Xc and less than or equal to the terminal-to-terminal voltage when the capacitor **13** is fully charged.

(279) In a configuration that uses the map shown in FIG. **44**A, the IGBT **42** intermittently operates at the second frequency f2 to increase the charging speed of the capacitor 13. In a configuration that uses the map shown in FIG. 44B, at the threshold value Xc or greater, as the speed of intermittent operation of the IGBT **42** increases, the charging speed of the capacitor **13** increases. As a result, the capacitor **13** is fully charged more quickly than a configuration in which the first frequency f**1** is constantly maintained and the capacitor **13** is charged during pre-charge control. (280) (B2) As the terminal-to-terminal voltage of the capacitor **13** increases, the control circuit **33** increases the frequency at which the IGBT **42** intermittently operates. The control circuit **33** sets a frequency at which the IGBT 42 intermittently operates from the terminal-to-terminal voltage of the capacitor 13 using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the frequency at which the IGBT **42** intermittently operates. FIG. **45** is a map that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the frequency at which the IGBT **42** intermittently operates in the configuration (B2). In a first example, as indicated by the solid line in FIG. **45**, the relationship between the terminal-to-terminal voltage of the capacitor **13** and the frequency at which the IGBT **42** intermittently operates is expressed by a linear function. In a second example, as indicated by the single-dashed line in FIG. **45**, the relationship between the terminal-to-terminal voltage of the capacitor 13 and the frequency at which the IGBT 42 intermittently operates is expressed by a quadratic function. In the second example, when the terminal-to-terminal voltage of the capacitor **13** is in a low range, the frequency at which the IGBT **42** intermittently operates is generally the first frequency f1. When the terminal-to-terminal voltage of the capacitor **13** is in a high range, the frequency at which the IGBT **42** intermittently operates

steeply increases as the terminal-to-terminal voltage increases.

(281) This configuration increases the speed of intermittent operation of the IGBT **42** as the terminal-to-terminal voltage of the capacitor **13** increases, thereby increasing the charging speed of the capacitor **13**. As a result, the capacitor **13** is fully charged more quickly than a configuration in which the first frequency f**1** is constantly maintained and the capacitor **13** is charged during precharge control.

(282) (B3) The control circuit **33** sets a voltage Vge applied to the gate of the IGBT **42** when the terminal-to-terminal voltage of the capacitor 13 is greater than or equal to the threshold value Xc to be higher than a voltage Vge applied to the gate of the IGBT **42** when the terminal-to-terminal voltage of the capacitor 13 is less than the threshold value Xc. The control circuit 33 sets the voltage Vge applied to the gate of the IGBT **42** from the terminal-to-terminal voltage of the capacitor 13 using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42**. FIG. **46**A is a map showing a first example of information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42**. As shown in FIG. **46**A, when the terminal-to-terminal voltage of the capacitor 13 is in a range that is less than the threshold value Xc, the voltage Vge applied to the gate of the IGBT **42** is set to a first voltage Vge**1**. When the terminal-to-terminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xc, the voltage Vge applied to the gate of the IGBT **42** is set to a second voltage Vge**2**, which is higher than the first voltage Vge**1**. FIG. **46**B is a map showing a second example of information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42**. As shown in FIG. **46**B, when the terminal-to-terminal voltage of the capacitor **13** is in a range that is less than the threshold value Xc, the voltage Vge applied to the gate of the IGBT **42** is set to the first voltage Vge1. When the terminal-to-terminal voltage of the capacitor 13 is in a range that is greater than or equal to the threshold value Xc and less than or equal to the upper limit value Xd, the voltage Vge applied to the gate of the IGBT **42** increases as the terminal-to-terminal voltage of the capacitor **13** increases. When the terminal-to-terminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xd, the voltage Vge applied to the gate of the IGBT **42** is set to the second voltage Vge**2**.

(283) In a configuration that uses the map shown in FIG. **46**A, when the second voltage Vge**2** is applied to the gate of the IGBT **42**, the current flowing to the IGBT **42** increases. This increases the charging speed of the capacitor **13**. In a configuration that uses the map shown in FIG. **46**B, at the threshold value Xc or greater, the current flowing to the IGBT **42** increases. This increases the charging speed of the capacitor **13**. As a result, the capacitor **13** is fully charged more quickly than a configuration in which the voltage applied to the gate of the IGBT **42** is constantly maintained at the first voltage Vge**1** and the capacitor **13** is charged during pre-charge control. (284) (B4) The control circuit **33** increases the voltage Vge applied to the gate of the IGBT **42** as

the terminal-to-terminal voltage of the capacitor **13** increases. The control circuit **33** sets the voltage Vge applied to the IGBT **42** from the terminal-to-terminal voltage of the capacitor **13** using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42**. FIG. **47** is a map that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42** in (B4). In a first example, as indicated by the solid line in FIG. **47**, the relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42** is expressed by a linear function. In a second example, as indicated by the single-dashed line in FIG. **47**, the relationship between the terminal-to-terminal voltage of the capacitor **13** and the voltage Vge applied to the gate of the IGBT **42** is expressed by a quadratic function. In the second example, when the terminal-to-terminal voltage of the capacitor **13** is in a low range, the voltage Vge applied to the

gate of the IGBT **42** is generally the first voltage Vge**1**. When the terminal-to-terminal voltage of the capacitor **13** is in a high range, the voltage Vge applied to the gate of the IGBT **42** steeply increases as the terminal-to-terminal voltage increases.

(285) This configuration increases the voltage applied to the gate of the IGBT **42** as the terminal-to-terminal voltage of the capacitor **13** increases, thereby increasing the charging speed of the capacitor **13**. As a result, the capacitor **13** is fully charged more quickly than a configuration in which the voltage applied to the gate of the IGBT **42** is constantly maintained at the first voltage Vge**1** and the capacitor **13** is charged during pre-charge control.

(286) (B5) The control circuit **33** sets a duty ratio of the IGBT **42** when the terminal-to-terminal voltage of the capacitor 13 is greater than or equal to the threshold value Xc to be higher than a duty ratio of the IGBT **42** when the terminal-to-terminal voltage of the capacitor **13** is less than the threshold value Xc. The control circuit **33** sets the duty ratio of the IGBT **42** from the terminal-toterminal voltage of the capacitor **13** using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42**. FIG. **48**A is a map showing a first example of information showing a relationship between the terminal-to-terminal voltage of the capacitor 13 and the duty ratio of the IGBT 42. As shown in FIG. **48**A, when the terminal-to-terminal voltage of the capacitor **13** is in a range that is less than the threshold value Xc, the duty ratio of the IGBT **42** is set to a first duty ratio D**1**. When the terminal-to-terminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xc, the duty ratio of the IGBT **42** is set to a second duty ratio D**2**, which is higher than the first duty ratio D1. FIG. 48B is a map showing a second example of information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42**. As shown in FIG. **48**B, when the terminal-to-terminal voltage of the capacitor **13** is in a range that is less than the threshold value Xc, the duty ratio of the IGBT 42 is set to the first duty ratio D1. When the terminal-to-terminal voltage of the capacitor 13 is in a range that is greater than or equal to the threshold value Xc and less than or equal to an upper limit value Xd, which is greater than the threshold value Xc, the duty ratio of the IGBT **42** increases as the terminal-toterminal voltage of the capacitor **13** increases. When the terminal-to-terminal voltage of the capacitor **13** is in a range that is greater than or equal to the threshold value Xd, the duty ratio of the IGBT **42** is set to the second duty ratio D**2**.

(287) In a configuration that uses the map shown in FIG. **48**A, when the duty ratio of the IGBT **42** is set to the second duty ratio D**2**, the current flowing to the IGBT **42** increases. This increases the charging speed of the capacitor **13**. In a configuration that uses the map shown in FIG. **48**B, at the threshold value Xc or greater, the duty ratio of the IGBT **42** increases. This increases the charging speed of the capacitor **13**. Thus, the capacitor **13** is fully charged more quickly than a configuration in which the duty ratio of the IGBT **42** is constantly maintained at the first duty ratio D**1** and the capacitor **13** is charged during pre-charge control.

(288) (B6) The control circuit **33** increases the duty ratio of the IGBT **42** as the terminal-to-terminal voltage of the capacitor **13** increases. The control circuit **33** sets the duty ratio of the IGBT **42** from the terminal-to-terminal voltage of the capacitor **13** using a map or a function that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42**. FIG. **49** is a map that is information showing a relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42** in (B6). In a first example, as indicated by the solid line in FIG. **49**, the relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42** is expressed by a linear function. In a second example, as indicated by the single-dashed line in FIG. **49**, the relationship between the terminal-to-terminal voltage of the capacitor **13** and the duty ratio of the IGBT **42** is expressed by a quadratic function. In the second example, when the terminal-to-terminal voltage of the capacitor **13** is in a high range, the first duty ratio D**1**. When the terminal-to-terminal voltage of the capacitor **13** is in a high range, the

- duty ratio of the IGBT **42** steeply increases as the terminal-to-terminal voltage increases.
- (289) This configuration increases the duty ratio of the IGBT **42** as the terminal-to-terminal voltage of the capacitor **13** increases, thereby increasing the charging speed of the capacitor **13**. Thus, the capacitor **13** is fully charged more quickly than a configuration in which the duty ratio of the IGBT **42** is constantly maintained at the first duty ratio D**1** and the capacitor **13** is charged during precharge control.
- (290) In (B1) to (B6) described above, the terminal-to-terminal voltage of the capacitor **13** is monitored to control the IGBT **42**. Instead, for example, the control may be executed based on, for example, a collector-emitter voltage of the IGBT **42**. In this case, control in (B1) to (B6) may be changed as described in (C1) to (C6). Even when the control in (B1) to (B6) is changed as described in (C1) to (C6), the same advantages as (B1) to (B6) are obtained.
- (291) (C1) The control circuit **33** sets a frequency at which the IGBT **42** intermittently operates when the collector-emitter voltage of the IGBT **42** is less than a threshold value to be higher than a frequency at which the IGBT **42** intermittently operates when the collector-emitter voltage of the IGBT **42** is greater than or equal to the threshold value. The control circuit **33** sets the frequency at which the IGBT **42** intermittently operates from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the frequency at which the IGBT **42** intermittently operates.
- (292) (C2) As the collector-emitter voltage of the IGBT **42** decreases, the control circuit **33** increases the frequency at which the IGBT **42** intermittently operates. The control circuit **33** sets the frequency at which the IGBT **42** intermittently operates from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the frequency at which the IGBT **42** intermittently operates.
- (293) (C3) The control circuit **33** sets the voltage Vge applied to the gate of the IGBT **42** when the collector-emitter voltage of the IGBT **42** is less than a threshold value to be higher than the voltage Vge applied to the gate of the IGBT **42** when the collector-emitter voltage of the IGBT **42** is greater than or equal to the threshold value. The control circuit **33** sets the voltage Vge applied to the gate of the IGBT **42** from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the voltage Vge applied to the gate of the IGBT **42**.
- (294) (C4) The control circuit **33** increases the voltage Vge applied to the gate of the IGBT **42** as the collector-emitter voltage of the IGBT **42** decreases. The control circuit **33** sets the voltage Vge applied to the gate of the IGBT **42** from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the voltage Vge applied to the gate of the IGBT **42**.
- (295) (C5) When the collector-emitter voltage of the IGBT **42** is less than a threshold value, the control circuit **33** increases the duty ratio of the IGBT **42** as compared to when the collector-emitter voltage of the IGBT **42** is greater than or equal to the threshold value. The control circuit **33** sets the duty ratio of the IGBT **42** from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the duty ratio of the IGBT **42**.
- (296) (C6) The control circuit **33** increases the duty ratio of the IGBT **42** as the collector-emitter voltage of the IGBT **42** decreases. The control circuit **33** sets the duty ratio of the IGBT **42** from the collector-emitter voltage of the IGBT **42** using a map or a function that is information showing a relationship between the collector-emitter voltage of the IGBT **42** and the duty ratio of the IGBT **42**.
- (297) In each of the embodiments, the configuration of the relay unit **30** may be changed as described in (D1) and (D2).
- (298) (D1) As shown in FIG. **50**, the second relay **32** is omitted from the relay unit **30**. That is, the

low-voltage line LL directly connects the negative electrode of the battery module **21** and a lower switching element of the inverter circuit **12**.

(299) (D2) As shown in FIG. **51**, the second relay **32** includes the semiconductor module **40** including a semiconductor device including a transistor such as an IGBT or a MOSFET instead of a mechanical contact type relay. In this modified example, the relay unit **30** is a relay unit that includes a positive-side semiconductor module arranged between the positive electrode of the battery module 21 and the inverter circuit 12 and a negative-side semiconductor module arranged between the negative electrode of the battery module **21** and the inverter circuit **12**. In other words, the relay unit **30** of this modified example is a relay unit that includes a positive-side semiconductor device arranged between the positive electrode of the battery module **21** and the inverter circuit **12** and a negative-side semiconductor device arranged between the negative electrode of the battery module **21** and the inverter circuit **12**. The semiconductor module **40** of the second relay **32** may have the same configuration as the semiconductor module **40** of the first relay **31** or may differ in the configuration from the semiconductor module **40**. The semiconductor device of the second relay 32 may have the same configuration as the semiconductor device 40A or may differ in the configuration from the semiconductor device **40**A. The number of semiconductor devices in the semiconductor module of the second relay 32 may differ from the number of semiconductor devices in the semiconductor module **40** of the first relay **31**.

(300) In each of the embodiments, the semiconductor device, the semiconductor module, and the semiconductor unit are included in the relay unit **30** arranged between the battery module **21** and the inverter circuit **12**. However, the semiconductor device, the semiconductor module, and the semiconductor unit may be included in other locations. For example, as shown in FIG. **52**, multiple relays mounted on the vehicle **1** may include the semiconductor device, the semiconductor module, and the semiconductor unit of each embodiment.

(301) More specifically, the vehicle **1** shown in FIG. **52** is configured to charge the battery module **21** from a quick charging station SQC, which is an external power supply. The vehicle **1** includes a normal charging plug 4 and a DC-AC conversion device 5 electrically connected to the normal charging plug **4**. For example, when the normal charging plug **4** is connected to a commercial AC power supply, AC power is supplied to the normal charging plug 4 and converted by the DC-AC conversion device **5** into DC power to charge the battery module **21**. In the vehicle **1** having such a configuration, relays 161 and 162 may be arranged between the battery module 21 and a connection port **160** for a charging plug (not shown) of the quick charging station SQC. The relays **161** and **162** may include the semiconductor device, the semiconductor module, and the semiconductor unit of each embodiment. In addition, relays **163** and **164** may be arranged between the DC-AC conversion device 5 and the battery module 21. The relays 163 and 164 may include the semiconductor device, the semiconductor module, and the semiconductor unit of each embodiment. In addition, a relay 165 may be arranged between the battery module 21 and an onboard device (e.g., accessory device **6**) supplied with power from the battery module **21**. The relay **165** may include the semiconductor device, the semiconductor module, and the semiconductor unit of each embodiment. The accessory device **6** is, for example, an audio device or a car navigation device. In addition, in the modified example shown in FIG. **52**, when the relays **161** to **164** include the semiconductor device of each embodiment, the relays **161** to **164** may be included in a single package.

Clauses

(302) The technical aspects that are understood from the embodiments and the modified examples will be described below.

(303) Clause A1. A semiconductor unit arranged between a motor and an inverter circuit that controls the motor, the semiconductor unit including a transistor arranged between the inverter circuit and a positive electrode of a battery that supplies power to the inverter circuit, the transistor being configured to control supply of power from the battery to the inverter circuit, a diode

- connected in antiparallel to the transistor, and a controller connected to a control terminal of the transistor, in which the controller controls a control voltage that is a voltage applied to the control terminal, and when power starts to be supplied from the battery to the inverter circuit, the controller controls the control voltage to intermittently operate the transistor and also decreases the control voltage, which is applied to the control terminal of the transistor, to be lower than the control voltage at which the transistor is fully activated.
- (304) Clause A2. The semiconductor unit according to clause A1, in which the control voltage at which the transistor intermittently operates is approximately one-half of the control voltage at which the transistor is to fully activated.
- (305) Clause A3. The semiconductor unit according to clause A1 or A2, in which a frequency at which the transistor intermittently operates is less than or equal to 1000 Hz.
- (306) Clause A4. The semiconductor unit according to clause A3, in which the frequency at which the transistor intermittently operates is 200 Hz.
- (307) Clause A5. The semiconductor unit according to any one of clauses A1 to A4, in which a duty ratio at which the transistor intermittently operates is less than 50%.
- (308) Clause A6. The semiconductor unit according to clause A5, in which the duty ratio at which the transistor intermittently operates is 5%.
- (309) Clause A7. The semiconductor unit according to any one of clauses A1 to A6, in which a capacitor is arranged between the battery and the inverter circuit and connected in parallel to the inverter circuit, when a terminal-to-terminal voltage of the capacitor is greater than or equal to a threshold value, the controller increases a frequency at which the transistor intermittently operates as compared to when the terminal-to-terminal voltage of the capacitor is less than the threshold value.
- (310) Clause A8. The semiconductor unit according to clause A7, in which the controller increases the frequency at which the transistor intermittently operates as the terminal-to-terminal voltage of the capacitor increases.
- (311) Clause A9. The semiconductor unit according to any one of clauses A1 to A8, in which a capacitor is arranged between the battery and the inverter circuit and connected in parallel to the inverter circuit, and when a terminal-to-terminal voltage of the capacitor is greater than or equal to a threshold value, the controller increases the control voltage at which the transistor intermittently operates as compared to when the terminal-to-terminal voltage of the capacitor is less than the threshold value.
- (312) Clause A10. The semiconductor unit according to clause A9, in which the controller increases the control voltage at which the transistor intermittently operates as the terminal-to-terminal voltage of the capacitor increases.
- (313) Clause A11. The semiconductor unit according to any one of clauses A1 to A10, in which a capacitor is arranged between the battery and the inverter circuit and connected in parallel to the inverter circuit, and the controller controls the control voltage applied when the capacitor is fully charged to be equal to the control voltage at which the transistor is fully activated.
- (314) Clause A12. The semiconductor unit according to any one of clauses A1 to A11, including multiple of the transistor, in which the multiple transistors are connected in parallel to each other.
- (315) Clause A13. The semiconductor unit according to clause A12, in which the controller separately controls the multiple transistors.
- (316) Clause A14. The semiconductor unit according to clause A13, in which the controller controls the control voltage so that the control voltage is applied to each of the multiple transistors at a time that differs between the multiple transistors.
- (317) Clause A15. A battery unit including the battery and the semiconductor unit according to any one of clauses A1 to A14.
- (318) Clause A16. A vehicle including the battery unit according to clause A15, the inverter circuit, a capacitor connected in parallel to the inverter circuit, and the motor.

- (319) Clause B1. A semiconductor unit including a semiconductor device including a transistor arranged between a positive electrode of a battery and an inverter circuit electrically connected to the battery, a controller connected to a control terminal of the transistor and configured to control the transistor, and a resistor arranged between the control terminal and the controller, in which the controller controls the transistor so that when a current flowing to the transistor is greater than or equal to a threshold value, the transistor is deactivated, and the resistor has a resistance value that is greater than or equal to 100 K.
- (320) Clause B2. The semiconductor unit according to clause B1, in which the transistor includes a current sense element through which a current flows in proportion to the current flowing to the transistor.
- (321) Clause B3. The semiconductor unit according to clause B1 or B2, in which the transistor further includes a temperature-sensing diode.
- (322) Clause B4. The semiconductor unit according to clause B3, in which the controller further includes a temperature detection circuit that detects a temperature of the transistor from the temperature-sensing diode, and when the temperature detected by the temperature detection circuit is greater than or equal to a temperature threshold value, the controller provides a current decrease signal to the control terminal of the transistor.
- (323) Clause B5. The semiconductor unit according to clause B3 or B4, in which the transistor is provided as a semiconductor chip, and the temperature-sensing diode is arranged in a center of the semiconductor chip of the transistor.
- (324) Clause B6. The semiconductor unit according to clause B5, in which the transistor is an insulated-gate bipolar transistor (IGBT), the IGBT includes a semiconductor chip having a front surface and a rear surface, the front surface of the semiconductor chip includes an emitter electrode pad, the rear surface of the semiconductor chip includes a collector electrode, the emitter electrode pad is separated into two emitter electrode pads at a center of the front surface of the semiconductor chip, and the temperature-sensing diode is arranged between the two emitter electrode pads.
- (325) Clause B7. The semiconductor unit according to clause B6, in which the transistor includes a current sense element through which a current flows in proportion to the current flowing to the transistor, the front surface of the semiconductor chip includes a gate electrode pad, a current sense pad electrically connected to the current sense element, an anode electrode pad electrically connected to an anode of the temperature-sensing diode, and a cathode electrode pad electrically connected to a cathode of the temperature-sensing diode, the two emitter electrode pads include a cutaway portion cut away in a direction orthogonal to an arrangement direction of the two emitter electrode pads in a plan view of the transistor, the cutaway portion defines a region recessed in the direction orthogonal to the arrangement direction, and the gate electrode pad, the current sense pad, the anode electrode pad, and the cathode electrode pad are arranged in a direction parallel to the arrangement direction in the region.
- (326) Clause B8. The semiconductor unit according to any one of clauses B1 to B7, in which the semiconductor unit includes multiple of the semiconductor device, and the transistors of the multiple semiconductor devices are connected in parallel to each other.
- (327) Clause B9. The semiconductor unit according to clause B8, in which each of the transistors of the multiple semiconductor devices includes a temperature-sensing diode.
- (328) Clause B10. The semiconductor unit according to clause B9, in which the controller includes temperature detection circuits, the temperature detection circuits respectively detect temperatures of the transistors of the multiple semiconductor devices from the temperature-sensing diodes of the multiple semiconductor devices, and when at least one of the temperatures detected by the temperature detection circuits is greater than or equal to a temperature threshold value, the controller provides a current decrease signal to each of the control terminals of the transistors of the multiple semiconductor devices.

- (329) Clause B11. A battery unit including the battery and the semiconductor unit according to any one of clauses B1 to B10.
- (330) Clause B12. A vehicle including the battery unit according to clause B11, the inverter circuit, and a motor driven by the inverter circuit.
- (331) Clause C1. A semiconductor unit including a semiconductor device including a transistor arranged between a positive electrode of a battery and an inverter circuit electrically connected to the battery, and a controller connected to a control terminal of the transistor and configured to control the transistor, in which the transistor is an IGBT or a MOSFET, the controller controls a voltage between an emitter or a source of the transistor and a gate of the transistor to be less than or equal to a voltage at which a current flowing to the transistor is saturated at a predetermined current.
- (332) Clause C2. The semiconductor unit according to clause C1, in which the semiconductor unit includes multiple of the semiconductor device, and the transistors of the multiple semiconductor devices are connected in parallel to each other.
- (333) Clause C3. The semiconductor unit according to clause C1 or C2, in which the controller controls a voltage between an emitter or a source and a gate of each of the transistors of the multiple semiconductor devices so that a current flowing to each of the transistors is less than or equal to the saturation current.
- (334) Clause C4. A battery unit including the battery and the semiconductor unit according to any one of clauses C1 to C3.
- (335) Clause C5. A vehicle including the battery unit according to clause C4, the inverter circuit, and a motor driven by the inverter circuit.
- (336) Clause D1. A semiconductor device including a transistor arranged between a positive electrode of a battery and an inverter circuit electrically connected to the battery and at least one bonding wire connected to the transistor, in which the number of bonding wires and a diameter of the bonding wire are set so that the bonding wire breaks when a current flowing to the transistor is greater than or equal to a threshold value.
- (337) Clause D2. The semiconductor device according to clause D1, in which the threshold value is two or more times a rated current of the transistor and four or less times the rated current of the transistor.
- (338) Clause D3. A semiconductor unit including the semiconductor device according to clause D1 or D2 and a controller that controls the semiconductor device.
- (339) Clause D4. The semiconductor unit according to clause D3, in which the semiconductor unit includes multiple of the semiconductor device, and the transistors of the multiple semiconductor devices are connected in parallel to each other.
- (340) Clause D5. A battery unit including the battery and the semiconductor unit according to clause D3 or D4.
- (341) Clause D6. A vehicle including the battery unit according to clause D5, the inverter circuit, and a motor driven by the inverter circuit.
- (342) Clause E1. A semiconductor device, comprising: a first terminal for a battery; a second terminal for an inverter circuit; and a transistor, wherein the semiconductor device is configured to control a voltage applied to a control terminal of the transistor to allow supply of a current from the first terminal to the second terminal and allow supply of a current from the second terminal to the first terminal, and a withstand voltage between the first terminal and the second terminal is greater than or equal to a voltage between the battery and the inverter circuit.
- (343) Clause E2. The semiconductor device according to Clause E1, wherein the transistor is an insulated gate bipolar transistor (IGBT), the semiconductor device further comprises a diode connected in antiparallel to the IGBT, and the IGBT includes a collector used as the first terminal and an emitter used as the second terminal.
- (344) Clause E3. The semiconductor device according to Clause E2, wherein the IGBT and the

- diode are provided as separate semiconductor chips.
- (345) Clause E4. The semiconductor device according to Clause E2, wherein the IGBT and the diode are formed on a same semiconductor substrate.
- (346) Clause E5. The semiconductor device according to any one of Clause E2 to E4, further comprising: a metal-oxide-semiconductor field-effect transistor (MOSFET) connected in parallel to the IGBT, wherein the MOSFET includes a body diode used as a flyback diode.
- (347) Clause E6. The semiconductor device according to Clause E5, wherein the IGBT and the MOSFET are simultaneously activated and simultaneously deactivated.
- (348) Clause E7. The semiconductor device according to Clause E1, wherein the transistor is an IGBT, the semiconductor device further comprises a MOSFET connected in parallel to the IGBT, and the MOSFET includes a body diode used as a flyback diode.
- (349) Clause E8. The semiconductor device according to Clause E7, wherein the IGBT and the MOSFET are simultaneously activated and simultaneously deactivated.
- (350) Clause E9. The semiconductor device according to Clause E1, wherein the transistor is a MOSFET, and the semiconductor device further comprises a diode connected in antiparallel to the MOSFET.
- (351) Clause E10. The semiconductor device according to Clause E9, wherein the MOSFET and the diode are provided as separate semiconductor chips.
- (352) Clause E11. The semiconductor device according to Clause E9 or E10, wherein the MOSFET includes a body diode used as a flyback diode.
- (353) Clause E12. The semiconductor device according to Clause E1, wherein the transistor is a MOSFET including a body diode used as a flyback diode.
- (354) Clause E13. A semiconductor device, comprising: a positive electrode of a battery; an IGBT arranged between the battery and an inverter circuit electrically connected to the battery; and a reverse blocking insulated gate bipolar transistor (RB-IGBT) connected in antiparallel to the IGBT. (355) Clause E14. The semiconductor device according to Clause E13, wherein the IGBT and the RB-IGBT are simultaneously activated and simultaneously deactivated.
- (356) Clause E15. A semiconductor module, comprising: semiconductor devices connected in parallel to each other, wherein each of the semiconductor devices is the semiconductor device according to any one of Clauses E1 to E14.
- (357) Clause E16. A relay unit, comprising: the semiconductor module according to Clause E15.
- (358) Clause E17. A relay unit, comprising: the semiconductor device according to any one of Clause E1 to E14.
- (359) Clause E18. The relay unit according to Clause E16 or E17, further comprising: a mechanical contact type relay arranged between a negative electrode of the battery and the inverter circuit.
- (360) Clause E19. A relay unit, comprising: a positive-side semiconductor device arranged between a positive electrode of the battery and the inverter circuit; and a negative-side semiconductor device arranged between a negative electrode of the battery and the inverter circuit, wherein the positive-side semiconductor device is the semiconductor device according to any one of Clause E1 to E14.
- (361) Clause E20. A relay unit, comprising: a positive-side semiconductor module arranged between a positive electrode of the battery and the inverter circuit; and a negative-side semiconductor module arranged between a negative electrode of the battery and the inverter circuit, wherein the positive-side semiconductor module is the semiconductor module according to Clause E15.
- (362) Clause E21. A battery unit, comprising: the battery; and the relay unit according to any one of Clause E16 to E20.
- (363) Clause E22. A vehicle, comprising: the battery unit according to Clause E21; the inverter circuit; and a motor driven by the inverter circuit.
- DESCRIPTION OF THE REFERENCE NUMERALS
- (364) 1) vehicle, 11) motor, 12) inverter circuit, 13) capacitor, 20) battery unit, 21) battery module

(battery), **30**) relay unit, **32**) second relay (mechanical contact type relay), **33**) control circuit (controller), **34**) gate control circuit, **36**) current limiting resistor, **37**) temperature detection circuit, **40**) semiconductor module, **40**A) first semiconductor device (semiconductor device), **40**B) second semiconductor device (semiconductor device), **40**C) third semiconductor device (semiconductor device), **41**) semiconductor unit **42**, **42***rb*, **42***a*, **42***b*, **42***c*) IGBT, **43**, **43***a*, **43***b*, **43***c*) diode, **49***a*) power wire, **50**, **110**) semiconductor substrate, **64**) collector electrode, **66**) emitter electrode pad, **67**) gate electrode pad, **76***a*) anode electrode pad, **80**) temperature-sensing diode, **81**) current sense element, **91**A, **91**B) emitter electrode pad, **92**) gate electrode pad, **93**) anode electrode pad, **94**) cathode electrode pad, **95**) current sense pad, **97**) cutaway portion, **101**) anode electrode pad, **102**) current sense pad, **140**) MOSFET, **140***a*) body diode, X) first direction (arrangement direction), Y) second direction (direction orthogonal to an arrangement direction)

## **Claims**

- 1. A semiconductor device, comprising: a first switching element including a first terminal, a second terminal, and a control terminal for controlling a switching operation between the first terminal and the second terminal; and a second switching element connected in parallel between the first terminal and the second terminal of the first switching element, wherein a voltage applied to the control terminal is less than a voltage applied to the control terminal when the first switching element is fully activated and is applied to the control terminal so that a voltage between the first terminal and the second terminal changes in a stepped manner as time elapses, the first terminal is connected to a battery, the second terminal is connected to an inverter circuit, and the first switching element is intermittently operated to execute pre-charge control so that a capacitor arranged between the battery and the inverter circuit is charged gradually.
- 2. The semiconductor device according to claim 1, wherein the voltage is applied to the control terminal so that the voltage between the first terminal and the second terminal changes in multiple steps as time elapses.
- 3. The semiconductor device according to claim 1, wherein the first switching element is intermittently operated, and a frequency of the intermittent operation is less than or equal to 1000 Hz.
- 4. The semiconductor device according to claim 3, wherein the frequency of the intermittent operation is 200 Hz.
- 5. The semiconductor device according to claim 1, wherein the first switching element includes a sense terminal, and the voltage applied to the control terminal is changed in accordance with a voltage difference between the sense terminal and the second terminal.
- 6. The semiconductor device according to claim 1, wherein the first switching element is an RC-IGBT.
- 7. A semiconductor device, comprising: a first switching element including a first terminal, a second terminal, and a control terminal for controlling a switching operation between the first terminal and the second terminal; a second switching element connected in parallel between the first terminal and the second terminal of the first switching element; and a third switching element connected in parallel to the first switching element, wherein a voltage applied to the control terminal is less than a voltage applied to the control terminal when the first switching element is fully activated and is applied to the control terminal so that a voltage between the first terminal and the second terminal changes in a stepped manner as time elapses, the first switching element is an IGBT, and the third switching element is a SiC MOSFET or a GaN MOSFET.
- 8. A semiconductor device, comprising: a first switching element including a first terminal, a second terminal, and a control terminal for controlling a switching operation between the first terminal and the second terminal; a second switching element connected in parallel between the first terminal and the second terminal of the first switching element, wherein a voltage applied to

the control terminal is less than a voltage applied to the control terminal when the first switching element is fully activated and is applied to the control terminal so that a voltage between the first terminal and the second terminal changes in a stepped manner as time elapses, the first switching element is an insulated gate bipolar transistor (IGBT), the second switching element is a diode, the first terminal is a collector of the IGBT and the second terminal is an emitter of the IGBT, a cathode of the diode is connected to the first terminal, and an anode of the diode is connected to the second terminal; and a metal-oxide semiconductor field-effect transistor (MOSFET) connected in parallel to the IGBT, wherein the MOSFET includes a body diode used as a flyback diode.

- 9. The semiconductor device according to claim 8, wherein the IGBT and the diode are provided as separate semiconductor chips.
- 10. The semiconductor device according to claim 8, wherein the IGBT and the diode are formed on a same semiconductor substrate.
- 11. The semiconductor device according to claim 8, wherein the IGBT and the MOSFET are simultaneously activated and simultaneously deactivated.
- 12. A semiconductor unit, comprising: a semiconductor device, comprising; a first switching element including a first terminal, a second terminal, and a control terminal for controlling a switching operation between the first terminal and the second terminal; a second switching element connected in parallel between the first terminal and the second terminal of the first switching element, wherein a voltage applied to the control terminal is less than a voltage applied to the control terminal when the first switching element is fully activated and is applied to the control terminal so that a voltage between the first terminal and the second terminal changes in a stepped manner as time elapses, the first switching element includes a sense terminal, and the voltage applied to the control terminal is changed in accordance with a voltage difference between the sense terminal and the second terminal; a control circuit for controlling a control terminal of the first switching element; and a sense resistor arranged between the control circuit and the sense terminal, wherein the control circuit is configured to detect a current flowing from the second terminal of the first switching element based on a current flowing to the sense resistor. 13. The semiconductor unit according to claim 12, wherein the control circuit is configured to deactivate the first switching element when the current flowing to the sense resistor is greater than
- or equal to a threshold value.