# US Patent & Trademark Office Patent Public Search | Text View

United States Patent Application Publication Kind Code Publication Date Inventor(s) 20250266324 A1 August 21, 2025 Kuo; Hung-Yi et al.

### MANUFACTURING METHOD OF SEMICONDUCTOR PACKAGE

#### Abstract

A semiconductor package and a manufacturing method thereof is provided. The semiconductor package includes a first semiconductor die, including a substrate and transistors formed at a front side of the substrate; a power distribution network, spreading at a back side of the substrate and penetrating through the substrate, to provide power and ground signals to the transistors; a dielectric material, laterally surrounding the first semiconductor die; and a second semiconductor die, having a central portion bonded with the first semiconductor die and a peripheral portion in contact with the dielectric material.

Inventors: Kuo; Hung-Yi (Taipei City, TW), Hsieh; Cheng-Chieh (Tainan, TW), Yee; Kuo-

Chung (Taoyuan City, TW), Yu; Chen-Hua (Hsinchu City, TW)

Applicant: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsinchu, TW)

Family ID: 1000008578296

Assignee: Taiwan Semiconductor Manufacturing Company, Ltd. (Hsinchu, TW)

Appl. No.: 19/198110

Filed: May 04, 2025

# **Related U.S. Application Data**

parent US continuation 17746955 20220517 parent-grant-document US 12315784 child US 19198110

#### **Publication Classification**

Int. Cl.: H01L23/48 (20060101); H01L23/00 (20060101); H01L23/522 (20060101); H01L23/528 (20060101)

**U.S. Cl.:** 

CPC

**H01L23/481** (20130101); **H01L23/5226** (20130101); **H01L23/5286** (20130101); **H01L24/02** (20130101); H01L24/13 (20130101); H01L2224/02331 (20130101); H01L2224/131 (20130101); H01L2924/014 (20130101)

# **Background/Summary**

CROSS-REFERENCE TO RELATED APPLICATION [0001] This is a continuation application of and claims the priority benefit of U.S. application Ser. No. 17/746,955, filed on May 17, 2022, now allowed. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.

#### BACKGROUND

[0002] Fabricating more compact and more densely packed devices with greater computing ability is a continuing objective in building integrated circuits. An integrated circuit includes power and ground connections. Typically, power and ground signals are provided to the devices in the cells through power rails embedded in a stack of metallization layers over the devices. In this way, the power and ground signals have to be provided to the cells via a long path extending through the stack of metallization layers. In addition, as the power rails are designed in already crowded routing areas of the cells, the power rails may prevent further scaling of the cells.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0003] Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various features may be arbitrarily increased or reduced for clarity of discussion.

[0004] FIG. **1**A is a schematic three-dimensional view illustrating a portion of an integrated circuit, according to some embodiment of the present disclosure.

[0005] FIG. **1**B is a schematic plan view illustrating adjacent cells in the integrated circuit described with reference to FIG. **1**A.

[0006] FIG. **2**A is a schematic cross-sectional view illustrating a semiconductor package, according to some embodiments of the present disclosure.

[0007] FIG. **2**B is a schematic cross-sectional view illustrating a power distribution network (PDN) in the semiconductor package as shown in FIG. **2**A.

[0008] FIG. **3** is a flow diagram illustrating a part of a manufacturing process for forming the integrated circuit as shown in FIG. **1**A.

[0009] FIG. **4**A through FIG. **4**I are schematic cross-sectional views illustrating structures at various stages during the manufacturing process as shown in FIG. **3**.

[0010] FIG. **4**J is a schematic cross-sectional view illustrating formation of source/drain structures, according to some embodiments of the present disclosure.

[0011] FIG. **5** is a flow diagram illustrating a part of a manufacturing process for forming the semiconductor package as shown in FIG. **2**A.

[0012] FIG. **6**A through FIG. **6**K are schematic cross-sectional views illustrating structures at various stages during the manufacturing process shown in FIG. **5**.

[0013] FIG. **7** is a schematic cross-sectional view illustrating a semiconductor package, according to some embodiments of the present disclosure.

- [0014] FIG. **8** is a flow diagram illustrating a part of a manufacturing process for forming the semiconductor package as shown in FIG. **7**.
- [0015] FIG. **9**A through FIG. **9**G are schematic cross-sectional views illustrating structures at various stages during the manufacturing process shown in FIG. **8**.
- [0016] FIG. **10** is a schematic cross-sectional view illustrating a semiconductor package, according to some embodiments of the present disclosure.

#### **DETAILED DESCRIPTION**

[0017] The following disclosure provides many different embodiments or examples, for implementing different features of the provided subject matter. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be formed between the first and second features, such that the first and second features may not be in direct contact. In addition, the present disclosure may repeat reference numerals and/or letters in the various examples. This repetition is for the purpose of simplicity and clarity and does not in itself dictate a relationship between the various embodiments and/or configurations discussed.

[0018] Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly.

[0019] According to various embodiments of the present disclosure, an integrated circuit with buried power rails is provided. Devices in the integrated circuit are formed at a front side of a substrate, and the buried power rails are configured to provide power and ground signals to the devices from a back side of the substrate. Further, a semiconductor package including a semiconductor die formed with the integrated circuit is also provided.

[0020] FIG. **1**A is a schematic three-dimensional view illustrating a portion of an integrated circuit **10**, according to some embodiment of the present disclosure.

[0021] Referring to FIG. **1**A, the integrated circuit **10** is built on a front side of a substrate **100**. The substrate **100** may be a semiconductor wafer, such as a silicon wafer. Wells **102**, **104** may be formed in the substrate **100**, and extend into the substrate **100** from a front surface of the substrate **100**. The wells **102**, **104** are doped regions, and have opposite conductive types. For instance, the wells **102** are formed with N-type, while the wells **104** are formed with P-type.

[0022] Transistors **106** are formed on the front side of the substrate **100**. In some embodiments, the transistors **106** are fin-type field effect transistors (finFETs). In these embodiments, upper portions of the wells **102**, **104** may be shaped into fin structures FN. An isolation structure **108** may be provided in between the fin structures FN, such that base parts of the fin structures FN are buried in the isolation structure **108**, while top parts of the fin structures FN are protruded with respect to the isolation structure **108**. Gate structures **110** of the transistors **106** extend on the isolation structure **108** are intersected with and covered by the gate structures **110**. In some embodiments, the gate structures **110** respectively include a gate electrode **112** and a sidewall spacer **114** laterally surrounding the gate electrode **112**. Although not shown, each gate structure **110** further includes a gate dielectric layer extending between the gate electrode **112** and the underlying fin structure FN.

[0023] Further, the transistors **106** may also include pairs of source/drain structures **116**. Each pair

of source/drain structures **116** are located at opposite sides of one of the gate structures **110**.

According to some embodiments, portions of the fin structures FN at opposite sides of the gate structures **110** are recessed from top surfaces, and the source/drain structures **116** may be disposed on these recessed regions of the fin structures FN. Conduction channels of the transistors **106** can be established in portions of the fin structures FN wrapped by the gate structures **108**, and controlled by the gate structures **108**. Once a conduction channel of a transistor **106** is formed, the source/drain structures **116** of this transistor **106** are electrically connected with each other through the conduction channel. In other words, electrical potentials at the source/drain structures **116** can be controlled by switching the transistors **106**. Further, the transistors **106** built on the wells **102** and the transistors **106** built on the wells **104** may have opposite conductive types, and may have different threshold voltages. By interconnecting the transistors **106** of opposite conductive types with various configurations, various logic functions can be performed by these interconnected transistors **106**. In those embodiments where the wells **102** are N-type wells and the wells **104** are P-type wells, the transistors **106** built on the fin structures FN shaped from the wells **102** may be N-type transistors, while the transistors **106** built on the fin structures FN shaped from the wells **104** may be P-type transistors.

[0024] In alternative embodiments, the transistors **106** are planar type field effect transistors, gate-all-around (GAA) field effect transistors or other types of transistors. Those skilled in the art may modify structures of the transistors **106** according to a selected architecture of the transistors **106**. The present disclosure is not limited to the architecture of the transistors **106**.

[0025] In order to interconnect and power the transistors **106**, multiple metallization layers Mn are formed on the transistors **106**. The metallization layers Mn may include a metallization layer M**0** having conductive features laterally extending on the source/drain structures **116** of the transistors **106**. Some of the conductive features in the metallization layer M**0** are electrically connected to the source/drain structures **116**, and may be separated from the gate electrodes **112** of the gate structures **110** by the sidewall spacers **114**. In some embodiments, the metallization layer M**0** is formed to a height substantially leveled with top surfaces of the gate structure **110**. [0026] Conductive features in metallization layers Mn stacked over the metallization layer M**0** out rout the conductive features in the metallization layer M**0** and the gate electrodes **112** of the gate structures **110**. The bottommost one of the metallization layers Mn over the metallization layer M**0** may include contact vias Vint (only partially shown) standing on the conductive features of the metallization layer M**0** and the gate electrodes **112** of the gate structures **110**, and may include conductive lines Lint laterally extending over the contact vias Vint and electrically connected to the contact vias Vint. Similarly, the metallization layer Mn further above the metallization layer M**0** also include contact vias and overlying conductive lines. Although only three metallization layers

Mn are depicted in FIG. 1A, more of the metallization layers may be actually formed on the

transistors **106**.

[0027] Power distribution network (PDN) of the integrated circuit 10 is configured to transmit power and ground signals, and may include power rails 118. The power rails 118 may be formed as conductive walls, and may laterally extend in the isolation structure 108 and the substrate 100, rather than lying above the isolation structure 108 and the substrate 100. Therefore, the power rails 118 may also be referred to as buried power rails. In some embodiments, the power rails 118 respectively include a core conductor and an adhesion layer (not shown) wrapping around and lying under the core conductor. In addition, in some embodiments, the power rails 118 are respectively separated from the substrate 100 and the isolation structure 108 by at least one insulating layer 120. In these embodiments, each power rail 118 is laterally surrounded and underlain by the insulating layer 120. The insulating layers 120 may cut off possible leakage paths across the interfaces between the power rails 118 and the substrate 100. Further, in some embodiments, top surfaces of the power rails 118 are recessed with respect to a top surface of the isolation structure 108. On the other hand, in some embodiments, bottom surfaces of the power rails 118 are lower than bottom ends of the wells 102, 104. However, in alternative embodiments,

the bottom surfaces of the power rails **118** are leveled with or higher than the bottom ends of the wells **102**, **104**.

[0028] The PDN may further include contact plugs **122** connecting the power rails **118** to the conductive features in the overlying metallization layers Mn. The power and ground signals can be provided to the transistors **106** through the power rails **118** and conductive features in the metallization layers Mn. The contact plugs **122** may stand on the isolation structure **108**. In those embodiments where the top surfaces of the power rails **118** are lower than the top surface of the isolation structure **108**, bottom ends of the contact plugs **120** may be lower than the top surface of the isolation structure **108** as well.

[0029] The power and ground signals can be provided to the transistors **106** through various paths. Along a first path, the power and ground signals are provided to the conductive features in the metallization layer M0 through the power rails 118 and the contact plugs 122, then to the source/drain structures **116** of the transistors **106** from the conductive features in the metallization layer M**0**. Along a second path, the power and ground signals are provided to the conductive features in metallization layer Mn right above the metallization layer M0 through the power rails **118**, the contact plugs **122** and the conductive features in the metallization layer M**0**, and to the source/drain structures **116** of the transistors **106** through the conductive features in the metallization layer M**0**. Further, along a third path, the power and ground signals are provided to the conductive features in the metallization layer Mn further above the metallization layer M**0**, then to the source/drain structures **116** of the transistors **106** through conductive features in between. [0030] As will be further described with FIG. 2A, the power and ground signals fed to the transistors **106** are provided to the power rails **118** from a back side of the substrate **100**, which is facing away from the front side of the substrate **100** built with the transistors **106**. As compared to providing power and ground signals to the transistors **106** from above the stack of metallization layers Mn, the power and ground signals can be provided to the transistors **106** along a shorter path from the back side of the substrate **100**, according to embodiments of the present disclosure. Moreover, since the power rails **118** are disposed below the transistors **106**, routing areas above the transistors **106** can be significantly released.

[0031] FIG. **1**B is a schematic plan view illustrating adjacent cells CL in the integrated circuit **10** described with reference to FIG. **1**A.

[0032] Referring to FIG. 1A and FIG. 1B, according to some embodiments, the wells 102, 104 are alternately arranged, and each cell CL (e.g., logic cell or memory cell) in the integrated circuit 10 may span across an interface between adjacent wells **102**, **104**. In these embodiments, each cell CL may include fin structures FN in adjacent wells **102**, **104**, such as (but not limited to) a fin structure FN in a well **102** and a fin structure FN in a well **104**. Further, a boundary of a cell CL may be defined by a routing area for routing the transistors 106 built on the fin structures FN of the cell CL. Some conductive features in the metallization layers Mn and some power rails 118 are enclosed in the routing area of each cell CL. For conciseness, only the conductive features in one of the metallization layers Mn right above the metallization layer M0 are shown in FIG. 1B. For instance, as shown in FIG. 1B, each cell CL may include 5 conductive lines Lint in this metallization layer Mn, and also include 2 power rails **118**. The fin structures FN, the conductive lines Lint and the power rails **118** may extend along the same direction. Each fin structure FN may extend between adjacent conductive lines Lint. Further, the power rails **118** may be overlapped with some of these conductive lines Lint. According to some embodiments, the power rails **118** of each cell CL extend along two edges of each cell CL, and each power rail **118** may be shared by adjacent cells CL. In addition, in some embodiments, the power rails 118 are thicker than the conductive lines Lint and the fin structures FN.

[0033] Since the power rails **118** are disposed below the metallization layers Mn rather than being embedded in the metallization layers Mn, the routing area of each cell CL (i.e., the size of each cell CL) can be reduced by laying the power rails **118** of each cell CL to be overlapped with the

conductive features in the same cell CL. Accordingly, cell density of the integrated circuit **10** can be increased. Alternatively, routing area of each cell CL can be released.

[0034] The integrated circuit **10** as described with reference to FIG. **1**A and FIG. **1**B can be processed to form a semiconductor die, and such semiconductor die can be bonded with another semiconductor die during a packaging process. Further, the PDN of the integrated circuit **10** can be completely formed during the packaging process, and the power rails **118** can be routed to the back side of the substrate **100**.

[0035] FIG. **2**A is a schematic cross-sectional view illustrating a semiconductor package **20**, according to some embodiments of the present disclosure.

[0036] Referring to FIG. **2**A, the semiconductor package **20** includes a first semiconductor die SD**1** having the integrated circuit **10** as described with reference to FIG. **1**A and FIG. **1**B. For conciseness, a portion of the integrated circuit **10** spanning from bottom ends of the well **102**, **104** to a top end of a lower sub-stack of the metallization layers Mn is depicted as a circuit structure CS**1** in FIG. **2**A. An upper sub-stack of the metallization layers Mn located on the circuit structure CS**1** is still revealed in FIG. **2**A. As similar to the metallization layers Mn in the upper sub-stack of the metallization layers Mn, the conductive features in all of the metallization layers Mn are embedded in a stack of dielectric layers **124**.

[0037] Further, the first semiconductor die SD1 may include bonding metals 126 formed in the topmost dielectric layers **124**. The bonding metals **126** are electrically connected to the conductive features in the metallization layers Mn, and can be bonded to bonding metals of another semiconductor die (e.g., the second semiconductor die SD2 as will be described). In some embodiments, the bonding metals **126** include bonding pads **128** formed in the topmost dielectric layer **124**, and includes conductive pillars **130** respectively in contact with one of the bonding pads **128** from below. According to some embodiments, some of the conductive pillars **130** are connected to the topmost conductive features in the metallization layers Mn through redistribution elements **132**. As similar to the conductive features in the metallization layers Mn, the redistribution elements **132** may include contact vias for establishing vertical conduction paths and conductive lines for establishing lateral conduction paths. On the other hand, other conductive pillars **130** may reach the underlying conductive features of the topmost metallization layer Mn. As a result, the conductive pillars **130** may have different heights. The conductive pillars **130** in direct contact with the conductive features in the topmost metallization layer Mn may be taller than the conductive pillars **130** connected to the conductive features in the topmost metallization layer Mn through the redistribution elements **132**.

[0038] The semiconductor package **20** may further include a second semiconductor die SD**2** bonded to the first semiconductor die SD1. As similar to the first semiconductor die SD1, the second semiconductor die SD2 may include a substrate 200 and a circuit structure CS2 built at a front side of the substrate **200**. The circuit structure CS**2** is a base portion of an integrated circuit as similar to the integrated circuit **10** described with reference to FIG. **1**A, and may include transistors and a sub-stack of metallization layers Mn'. Other metallization layers Mn' are still revealed in FIG. 2A, and the conductive features in all of the metallization layers Mn' may be embedded in a stack of dielectric layers **224**. Further, the second semiconductor die SD**2** may also include bonding metals **226**. As similar to the bonding metals **126** in the first semiconductor die SD**1**, the bonding metals **226** may also include bonding pads **228** and conductive pillars **230**. The bonding pads **228** are formed in the dielectric layer **224** most distant from the substrate **200**, and at least some of the bonding pads **228** are connected to the conductive features in the metallization layers Mn' through the conductive pillars **230**. In some embodiments, some of the conductive pillars **230** are connected to the conductive features in the metallization layers Mn' via redistribution elements 232, while other conductive pillars **230** reach the conductive features in the metallization layers Mn'. The redistribution elements **232** and the conductive features in the metallization layers Mn' include contact vias for establishing vertical conduction paths and conductive lines for establishing lateral

conduction paths.

[0039] As a difference from the first semiconductor die SD1, in some embodiments, the second semiconductor die SD2 may not include power rails buried in the substrate **200**. In these embodiments, power rails of the semiconductor die SD2 may be provided by conductive features in some of the metallization layers Mn', and transistors in the circuit structure CS2 may be fed with power and ground signals from the front side of the substrate **200**.

[0040] The first and second semiconductor dies SD1, SD2 are bonded with each other, and may be operationally communicated with each other. According to some embodiments, the first and second semiconductor dies SD1, SD2 are bonded with each other by a hybrid bonding manner. In these embodiments, at least some bonding pads 128 of the first semiconductor die SD1 are bonded with the bonding pads 228 of the second semiconductor die SD2, and the dielectric layer 124 of the first semiconductor die SD1 surrounding the bonding pads 128 is bonded with the dielectric layer 224 of the second semiconductor die SD2 surrounding the bonding pads 228.

[0041] In some embodiments, the first semiconductor die SD**1** is smaller in size, as compared to the second semiconductor die SD2. In these embodiments, the first semiconductor die SD1 may be laterally surrounded by a dielectric material 234. In addition to be in lateral contact with the first semiconductor die SD1, the dielectric material 234 is in contact with a peripheral portion of the second semiconductor die SD2 (e.g., from below the second semiconductor die SD2). In some embodiments, a thickness of the dielectric material **234** defined along a vertical direction may be substantially identical with a total thickness of the first semiconductor die SDI defined from a back surface BS of the substrate **100** to a surface of the dielectric layer **124** bonded with the second semiconductor die SD2. In these embodiments, a first surface SI of the dielectric material 234 (e.g., a top surface of the dielectric material **234**) is in contact with the dielectric layer **224** of the second semiconductor die SD2 bonded with the first semiconductor die SD1 and some bonding pads 228 in the peripheral region of the second semiconductor die SD2, and is substantially coplanar with the surface of the dielectric layer **124** bonded with the second semiconductor die SD**2**. On the other hand, a second surface S2 of the dielectric material 234 opposite to the first surface S1 may be substantially coplanar with the back surface BS of the substrate 100. Furthermore, an outer sidewall of the dielectric material 234 (facing away from the first semiconductor die SD1) may be substantially coplanar with a sidewall of the second semiconductor die SD2. According to some embodiments, the dielectric material **234** is formed of a silicon-based dielectric material. The inorganic dielectric material may include silicon oxide, such as undoped silicon glass (USG) or spin-on-glass (SOG).

[0042] In some embodiments, through dielectric vias 236 penetrate through the dielectric material 234 to establish contact with the bonding pads 228 in the peripheral portion of the second semiconductor die SD2. For conciseness, only one of the through dielectric vias 236 is shown in FIG. 2A. The first semiconductor die SD1 may actually be laterally surrounded by the through dielectric vias 236. In some embodiments, the through dielectric vias 236 protrude with respect to the back surface of the substrate 100, and a vertical dimension of the through dielectric vias may be greater than a total thickness of the first semiconductor die SD1. Further, in some embodiments, at least some of the bonding pads 228 in contact with the through dielectric vias 236 may be dummy bonding pads, which may not be connected to the conductive features in the metallization layers Mn'. In these embodiments, the through dielectric vias 236 in contact with the dummy bonding pads may be referred to as dummy through dielectric vias 234. By disposing the dummy bonding pads and the dummy through dielectric vias, metal content in the semiconductor package 20 can be increased, and possible warpage of the semiconductor package 20 can be reduced.

[0043] In order to rout the power rails 118 in the first semiconductor die SD1 to the back side of

the substrate **100**, through substrate vias (TSVs) **238** extending to the power rails **118** from the back side of the substrate **100** are disposed. According to some embodiments, the TSVs **238** protrude with respect to the back surface BS of the substrate. In addition, in some embodiments, the through

dielectric vias **236** further protrude with respect to surfaces S.sub.238 of the TSVs **238** facing away from the power rails **118**. Each TSV **238** may include a through via **240** and a barrier layer **242** wrapping around the through via **240** and separating the through via **240** from the substrate **100**. In certain cases, the barrier layers **242** may further extend in between the through vias **240** and the power rails **118**. Moreover, although not depicted, the TSVs **238** may be deployed with a staggered arrangement, in which each row/column of the TSVs **238** is offset from adjacent rows/columns of the TSVs **238**. The staggered arrangement may be designed for keeping sufficient spacing between adjacent TSVs **238**. In some embodiments, the through via **240** is and the barrier layer **242** are respectively formed of W or Ru.

[0044] The TSVs **238** are further routed at the back side of the substrate **100** by a redistribution structure **244**. According to some embodiments, the redistribution structure **244** includes a stack of dielectric layers **246** and redistribution elements **248** spreading in the stack of dielectric layers **246**. The redistribution elements **248**, as a part of the PDN, are electrically connected to the TSVs **238**, and may include contact vias and conductive lines. The contact vias provide vertical routing paths, whereas the conductive lines provide lateral routing paths. Further, in some embodiments, the through dielectric vias 236 are designed as dummy through dielectric vias, and may extend into the stack of dielectric layers **246**. In these embodiments, the through dielectric vias **236** may not connect with the redistribution elements **248**. Further, the through dielectric vias **236** as the dummy through dielectric vias may extend through the dielectric layer **246** closest to the substrate **100** and the dielectric material **234** (also referred to as a dielectric layer **246-1**), and may be terminated at an interface IF between the dielectric layer **246-1** and an adjacent dielectric layer **246**. In other words, terminal surfaces TM of the dummy through dielectric vias 236 may be substantially coplanar with such interface IF. Moreover, the dummy through dielectric vias 236 may protrude with respect to the surfaces S.sub.238 of the TSVs **238**. The dielectric layers **246** may be formed of an inorganic dielectric material, such as silicon oxide. Although the redistribution structure **244** is depicted as having two dielectric layers 246 and the redistribution elements 248 spreading therein, the redistribution structure 244 may have more dielectric layers 246 and redistribution elements 248. The present disclosure is not limited to a staking height of the redistribution structure **244**. [0045] In some embodiments, a passivation layer **250** is inserted between the redistribution structure 244 and the substrate 100, and may further extend between the redistribution structure **244** and the dielectric material **234**. In these embodiments, the back surface BS of the substrate **100** and a surface of the dielectric material **234** facing away from the second semiconductor die SD**2** are covered and protected by the passivation layer **250**. Further, the TSVs **238** and the through dielectric vias **236** may penetrate through the passivation layer **250**. According to some embodiments, the surfaces of the TSVs 238 are substantially coplanar with a surface S.sub.250 of the passivation layer **250** facing toward the redistribution structure **244**, and the through dielectric vias **236** protrude with respect to such surface S.sub.250 of the passivation layer **250**. The passivation layer **250** may be formed of an insulating material, such as silicon nitride or silicon oxynitride.

[0046] Furthermore, in some embodiments, electrical connectors **252** are disposed at a side of the redistribution structure **244** facing away from the substrate **100** and the dielectric material **234**. The electrical connectors **252** are electrically connected to the redistribution elements **248** in the redistribution structure **244**, and may be functioned as inputs/outputs (I/Os) of the semiconductor package **20**. Each of the electrical connectors **252** may include a conductive pillar **254** and a solder cap **256** covering a terminal of the conductive pillar **254**. In some embodiments, the conductive pillars **254** are connected to the redistribution elements **248** through conductive vias **258** laterally surrounded by an additional passivation layer **260**. In some embodiments, the additional passivation layer **260** is formed of silicon nitride, silicon oxynitride or an organic material such as polyimide.

[0047] According to some embodiments, the semiconductor package **20** is attached to another

package component via the electrical connectors **252** by a flip chip bonding manner. For instance, the package component attached with the semiconductor package **20** may be a package substrate. However, the present disclosure is not limited to the attached package component. [0048] By disposing the PDN including the power rails **118**, TSVs **238** and the redistribution

structure **244**, the power and ground signals can be provided to the transistors **106** (embedded in the circuit structure CS**1**) from the back side of the substrate **100** via shorter paths, and cell size can be effectively reduced. Moreover, as will be further described, substrate thinning during manufacturing of the semiconductor package **20** can be well controlled by a dielectric layer patterned to form the dielectric material **234**.

[0049] FIG. 2B is a schematic cross-sectional view illustrating the PDN described with reference to FIG. 1A and FIG. 2A. Referring to FIG. 2B, according to some embodiments, the PDN including the redistribution elements 248, the TSVs 238, the power rails 118 and the contact plugs 122 spreads at the back side of the semiconductor die SD1, and extends through the substrate 100 and the isolation structure 108 of the semiconductor die SD1, to the metallization layers Mn of the semiconductor die SD1. As schematically illustrated in FIG. 2B, the PDN is connected to the source/drain structures 116 through the metallization layer M0.

[0050] FIG. **3** is a flow diagram illustrating a part of a manufacturing process for forming the integrated circuit **10** as shown in FIG. **1**A. FIG. **4**A through FIG. **4**I are schematic cross-sectional views illustrating structures at various stages during the manufacturing process as shown in FIG. **3**. [0051] Referring to FIG. **3** and FIG. **4**A, step S**300** is performed, and the wells **102**, **104** with upper portions shaped into the fin structures FN are formed in the substrate **100**. The wells **102**, **104** may be respectively formed by an ion implantation process. In addition, a method for shaping the upper portions of the wells **102**, **104** into the fin structures FN may include at least one lithography process and at least one etching process. For instance, a self-aligned multiple patterning method (e.g., a self-aligned double patterning (SADP) method) including one lithography process and multiple etching processes may be used for forming the fin structures FN. Further, during formation of the fin structures FN, mask patterns **400** may be formed on the substrate **100**, and may remain on the formed fin structures FN. Optionally, the mask patterns **400** may be removed in a subsequent process step.

[0052] Referring to FIG. **3** and FIG. **4**B, step S**302** is performed, and an insulting material **402** is filled in recesses defined between the fin structures FN. In those embodiments where the mask patterns **400** are remained on the fin structures FN, the insulating material **402** may be formed to a height substantially leveled with top surfaces of the mask patterns **400**. According to some embodiments, a method for forming the insulating material **402** may include forming an initial insulating material to a height over the top surfaces of the mask patterns **400** by a deposition process (e.g., a chemical vapor deposition (CVD) process), and removing portions of the initial insulating material over the mask patterns **400** by a planarization process. The remained portions of the initial insulating material extending in between the fin structures FN form the insulating material **402**. As examples, the planarization process described in the present disclosure may include a polishing process, an etching process or a combination thereof.

[0053] Referring to FIG. **3** and FIG. **4**C, step S**304** is performed, and deep trenches **404** (only one of them is shown) are formed into the current structure, for accommodating the power rails **118** to be formed in the following process steps. The deep trenches **404** penetrate through the insulating material **402**, and extend into the substrate **400**. According to some embodiments, the deep trenches **404** are substantially parallel with the fin structures FN. A method for forming the deep trenches **404** may include a lithography process and at least one etching process.

[0054] Referring to FIG. **3** and FIG. **4**D, step S**306** is performed, and an insulating layer **406** is formed on the current recessed structure. Bottom surfaces and sidewalls of the deep trenches **404** may be conformally covered by the insulating layer **406**. In some embodiments, the insulating layer **406** further extends onto the top surface of the insulating material **402**. In those embodiments

where the fin structures FN are capped by the mask patterns **400**, the mask patterns **400** may also be covered by the insulating layer **406**. A method for forming the insulating layer **406** may include a deposition process, such as a CVD process.

[0055] Referring to FIG. **3** and FIG. **4**E, step S**308** is performed, and conductive features **408** (only one of them is shown) are respectively filled in one of the deep trenches **404**. In some embodiments, the conductive features **408** have top surfaces substantially coplanar with a topmost surface of the insulating layer **406**. Although not shown, the conductive features **408** may respectively include a core conductor (e.g., tungsten) and an adhesion layer (e.g., titanium nitride layer) wrapping around and lying under the core conductor. According to some embodiments, a method for forming the conductive features **408** may include forming an initial adhesion layer globally and conformally covering the recessed structure shown in FIG. **4D**, and forming a conductive material to cover the initial adhesion layer and fill up the deep trenches **404**. The initial adhesion layer and the conductive material may be respectively formed by a deposition process. Thereafter, portions of the initial adhesion layer and the conductive material above the topmost surface of the insulating layer **406** may be removed by a planarization process. Remained portions of the initial adhesion layer in the deep trenches **404** may form the adhesion layers of the conductive features **408**, and remained portions of the conductive material in the deep trenches **404** may form the core conductors of the conductive features **408**.

[0056] Referring to FIG. **3** and FIG. **4**F, step S**310** is performed, and the conductive features **408** are recessed to form the power rails **118**. Upper portions of the conductive features **408** may be removed by an etching process, while lower portions of the conductive features **408** remain and form the power rails **118**. According to some embodiments, the conductive features **408** are selectively etched, with respect to the insulating layer **406**. In these embodiments, the insulating layer **406** still extend above the remained portions of the conductive features **408** (i.e., the power rails **118**).

[0057] Referring to FIG. 3 and FIG. 4G, step S312 is performed, and a barrier layer 410 is formed. The barrier layer **410** may conformally extend along surfaces of the insulating layer **406**, and may cover top surfaces of the power rails 118. The barrier layer 410 may be formed of an insulating layer, and may be formed by a deposition process, such as a CVD process. According to some embodiments, the insulating layer **406** and the barrier layer **410** are both formed of silicon nitride. [0058] Referring to FIG. 3 and FIG. 4H, step S314 is performed, and insulating plugs 412 are formed to fill up the deep trenches **404**. During formation of the insulating plugs **412**, portions of the insulating layer **406** and the barrier layer **410** above the insulating material **402** and the mask patterns **400** may be removed, and the insulating material **402** as well as the mask patterns **400** may be exposed. Accordingly, the insulating layer **406** and the barrier layer **410** are respectively patterned into separate portions in the deep trenches **404**. The remained portions of the insulating layer **406** are also referred to as insulating layers **414**, and the remained portions of the barrier layer **410** are also referred to as barrier layers **416**. The insulating plugs **412** standing on the power rails 118 are wrapped around by the insulating layer 414 and the barrier layer 416, and are separated from the power rails **118** by the barrier layers **416**. According to some embodiments, a method for forming the insulating plugs **412** includes providing an insulating material on the structure as shown in FIG. **4**G by a deposition process, such as a CVD process. The insulating material may fill up the deep trenches **404**, and extend over a topmost surface of the barrier layer **410**. Subsequently, portions of the insulating material, the barrier layer **410** and the insulating layer **406** above the insulating material **402** may be removed by a planarization process, such that the insulating material, the barrier layer **410** and the insulating layer **406** are patterned to form the insulating plugs 412, the barrier layers 416 and the insulating layers 414.

[0059] Referring to FIG. **3** and FIG. **4**I, step S**316** is performed, and the insulating material **402**, the insulating plugs **412**, the barrier layers **416** and the insulating layers **414** are recessed with respect to the fin structures FN. The insulating material **402** is recessed to form the isolation structure **108** 

as described with reference to FIG. **1**A. The insulating layers **120** each described with reference to FIG. **1**A may be lower portions of the recessed insulating layers **414**. On the other hand, the recessed insulating plugs **412** and barrier layers **416** are not shown in FIG. **1**A. Further, the mask patterns **400** may be removed while recessing the insulating material **402**, the insulating plugs **412**, the barrier layers **416** and the insulating layers **414**. According to some embodiments, a method for recessing the insulating material **402**, the insulating plugs **412**, the barrier layers **416** and the insulating layers **414** includes an etching process.

[0060] Up to here, the power rails **118** and surrounding components are formed. FIG. **4**J is a schematic cross-sectional view illustrating formation of the source/drain structures **116**, according to some embodiments of the present disclosure. Referring to FIG. **4**J, portions of the fin structures FN are recessed, and the source/drain structures **116** are formed on the recessed portions of the fin structures FN. According to some embodiments, top surfaces of the recessed portions of the fin structures FN are still higher than the top surfaces of the power rails **118**, and may be still higher than the top surfaces of the insulating layers **414**, the barrier layers **416** and the insulating plugs **412**.

[0061] The current structure can be further processed to form the integrated circuit **10** as described with reference to FIG. **1**A. In addition, a semiconductor die can be formed based on the integrated circuit **10**, and such semiconductor die can be bonded to another semiconductor die during a packaging process to form the semiconductor package **20** as described with reference to FIG. **2**A. [0062] FIG. **5** is a flow diagram illustrating a part of a manufacturing process for forming the semiconductor package **20** as shown in FIG. **2**A. FIG. **6**A through FIG. **6**K are schematic cross-sectional views illustrating structures at various stages during the manufacturing process shown in FIG. **5**.

[0063] Referring to FIG. **5** and FIG. **6**A, step S**500** is performed, and the first semiconductor die SD**1** including the integrated circuit **10** is provided. Currently, the substrate **100** of the first semiconductor die SD**1** has not been thinned. In addition, the first semiconductor die SD**1** may be provided with the back surface BS of the substrate **100** facing upwardly.

[0064] Referring to FIG. 5 and FIG. 6B, step S502 is performed, and the first semiconductor die SD1 is bonded onto a die region of a device wafer DW. The die region will be singulated to form the second semiconductor die SD2. The first semiconductor die SD1 and the device wafer DW are bonded with each other by a hybrid bonding manner. The bonding pads 128 of the first semiconductor die SD1 are bonded with at least some of the bonding pads 228 in the die region of the device wafer DW, while the dielectric layer 124 laterally surrounding the bonding pads 128 is bonded with the dielectric layer 224 laterally surrounding the bonding pads 228. Further, the die region of the device wafer DW may be larger than the first semiconductor die SD1, and a central portion of the die region is bonded with the first semiconductor die SD1, while a peripheral portion of the die region may not be overlapped with the first semiconductor die SD1. Accordingly, a step with a step height substantially equal to a height of the first semiconductor die SD1 is defined along boundary of the first semiconductor die SD1.

[0065] Referring to FIG. **5** and FIG. **6**C, step S**504** is performed, and the substrate **100** is thinned. In some embodiments, the substrate **100** is thinned by grinding the substrate **100** from the back surface BS of the substrate **100**. A region enclose by dash lines in FIG. **6**C indicates the portion of the substrate **100** being removed during the thinning process.

[0066] Referring to FIG. **5** and FIG. **6**D, step S**506** is performed, and a dielectric layer **600** and an etching stop layer **602** are formed on the current structure. The dielectric layer **600** is thick enough to extend across the step defined along the boundary of the first semiconductor die SD**1**. In some embodiments, the dielectric layer **600** has an upper top surface TS**1**, a lower top surface TS**2** and a sloped top surface TS**3** extending between the upper top surface TS**1** and the lower top surface TS**2**. The upper top surface TS**1** is higher than the back surface BS of the substrate **100**, whereas the lower top surface TS**2** may be slightly lower than the back surface BS of the substrate **100**.

Alternately, the lower top surface TS2 may be leveled with or slightly higher than the back surface BS of the substrate 100. Inclination of the sloped top surface TS3 is dependent on a height difference between the upper top surface TS1 and the lower top surface TS2. According to some embodiments, the etching stop layer 602 conformally covers the dielectric layer 600, and extends along the upper top surface TS1, the sloped top surface TS3 and the lower top surface TS2 of the dielectric layer 600. In addition, in some embodiments, the etching stop layer 602 is formed by a dielectric material different from a dielectric material for forming the dielectric layer 600. For instance, the dielectric layer 600 may be formed of tetraethoxysilane (TEOS), whereas the etching stop layer 602 may be formed of silicon nitride or silicon oxynitride. The dielectric layer 600 and the etching stop layer 602 may respectively be formed by a deposition process, such as a CVD process.

[0067] Referring to FIG. **5**, FIG. **6**D and FIG. **6**E, step S**508** is performed, and the current structure is planarized. Initially, portions of the dielectric layer **600** and the etching stop layer **602** above the back surface BS of the substrate **100** are removed. Thereafter, remained portion of the etching stop layer **602** may be removed, and remained portion of the dielectric layer **600** may be planarized and thinned till the lower top surface TS**2** is exposed. The eventually remained portion of the dielectric layer **600** forms the dielectric material **234**. Meanwhile, the substrate **100** may be further thinned, and the back surface BS of the substrate **100** may be lowered to a height substantially leveled with a top surface of the dielectric material **234** (i.e., the lower top surface TS**2** of the dielectric layer **600** as shown in FIG. **6**D). In other words, the further thinning of the substrate **100** may end at exposure of the lower top surface TS**2** of the dielectric layer **600**.

[0068] Therefore, the eventual thickness of the substrate **100** can be determined by a height of the lower top surface TS**2** of the dielectric layer **600**. As compared to using a substrate having an etching stop layer sandwiched between a bulk semiconductor and a thin semiconductor layer for controlling thinning of the substrate, the substrate **100** can be precisely thinned by a simple process according to embodiments of the present disclosure without limiting to a certain substrate type. [0069] Referring to FIG. **5** and FIG. **6**F, step S**510** is performed, and the passivation layer **250** is formed on the substrate **100** and the dielectric material **234**. As a result, the back surface BS of the substrate **100** as well as the second surface S**2** of the passivation layer **250** substantially leveled with the back surface BS of the substrate **100** are covered by the passivation layer **250**. In some embodiments, a method for forming the passivation layer **250** includes a deposition process, such as a CVD process.

[0070] Referring to FIG. **5** and FIG. **6**G, step S**512** is performed, and the TSVs **238** are formed into the substrate **100**. According to some embodiments, formation of the TSVs **238** includes forming openings extending to the power rails **118** through the substrate **100** and the passivation layer **250** by a lithography process and at least one etching process. Thereafter, an initial barrier layer may be conformally formed along the current recessed structure. Optionally, portions of the initial barrier layer in contact with the power rails **118** may be removed by a further etching process. Afterwards, a conductive material covering the initial barrier and filling up the openings is formed. Further, portions of the initial barrier layer and the conductive material above the passivation layer **250** are removed. As a result, portions of the initial barrier layer remained in the openings form the barrier layers **242**, while portions of the conductive material remained in the openings form the through vias **240**. The initial barrier layer may be formed by a deposition process, such as a CVD process. The conductive material may be formed by a deposition process (e.g., a PVD process or a CVD process), a plating process or a combination thereof. In addition, the initial barrier layer and the conductive material may be patterned by using a planarization process.

[0071] Referring to FIG. **5** and FIG. **6**H, step S**514** is performed, and one of the dielectric layers **246** (which is referred to as the dielectric layer **246-1**) is formed on the current structure. As a result, the passivation layer **250** and the TSVs **238** are covered by the dielectric layer **246-1**. In some embodiments, the dielectric layer **246-1** is formed by a deposition process, such as a CVD

process).

[0072] Referring to FIG. **6** and FIG. **6**I, step S**516** is performed, and the through dielectric vias **236** (only one of them is shown) are formed through the dielectric layer **246-1**, the passivation layer **250** and the dielectric material **234**. According to some embodiments, a method for forming the through dielectric vias **236** includes forming through holes penetrating through the dielectric layer **246-1**, the passivation layer **250** and the dielectric material **234** by a lithography process and at least one etching process. Subsequently, a conductive material may be formed by a deposition process (e.g., a PVD process or a CVD process), a plating process or a combination thereof, to fill up the through holes and cover the dielectric layer **246-1**. Afterwards, portions of the conductive material above the dielectric layer **246-1** may be removed by a planarization process, and portions of the conductive material remained in the through holes form the through dielectric vias **236**. [0073] Referring to FIG. **5** and FIG. **6**J, step S**518** is performed, and an additional dielectric layer **246** (which is referred to as a dielectric layer **246-2**) is formed on the current structure. As a result, the dielectric layer **246-1** and the through dielectric vias **236** are covered. In some embodiments, a method for forming the additional dielectric layer **246-2** is formed by a deposition process, such as a CVD process.

[0074] Referring to FIG. **5** and FIG. **6**K, step S**520** is performed, and the redistribution elements **248** are formed in the stack of dielectric layers **246-1**, **246-2**. According to some embodiments, the redistribution elements **248** are formed by a damascene process. In these embodiments, trenches and vias are formed in the dielectric layers **246-1**, **246-2** by lithography processes and etching processes. Subsequently, a conductive material is formed by a deposition process, a plating process or a combination thereof, to fill up the trenches and vias, and to cover the dielectric layer **246-2**. Thereafter, portions of the conductive material above the dielectric layer **246-2** are removed by a planarization process, and portions of the conductive material remained in the trenches and vias form the redistribution elements **248**.

[0075] In those embodiments where the redistribution structure **244** includes more dielectric layers **246** and redistribution elements **248**, the deposition of dielectric layer and the damascene process may be repeated till the entire redistribution structure **244** is formed. Further, the current structure may be further processed to form the semiconductor package **20** as described with reference to FIG. **2A**. The further processes may include (but not limited to) forming the electrical connectors **252**, the passivation layer **260** and the through conductive vias **258** on the redistribution structure **244**, and a possible singulation. As a result of such singulation process, the redistribution structure **244** and the dielectric material **234** are cut along boundary of the die region in the device wafer DW, and the die region in the device wafer DW is singulated to form the second semiconductor die SD**2**. Accordingly, a sidewall of the redistribution structure **244** and an outer sidewall of the dielectric material **234** can be substantially coplanar with a sidewall of the second semiconductor die SD**2**.

[0076] As described above, the eventual thickness of the substrate **100** can be dependent on a thickness of the dielectric layer **600** to be patterned to form the dielectric material **234**, thus thinning of the substrate **100** can be well controlled without limited to a certain substrate type. Accordingly, the semiconductor package **20** can be manufactured by a rather cost-effective process. [0077] FIG. **7** is a schematic cross-sectional view illustrating a semiconductor package **70**, according to some embodiments of the present disclosure. The semiconductor package **70** is similar to the semiconductor package **20** as described with reference to FIG. **2**A. Only differences between the semiconductor packages **20**, **70** will be described. The same or similar parts of the semiconductor packages **20**, **70** may not be repeated again.

[0078] Referring to FIG. **7**, the dielectric material **234** is penetrated by through dielectric vias **736** (only one of them is shown). In some embodiments, the through dielectric vias **736** further extend through the passivation layer **250**. In these embodiments, a terminal surface TM' of each through dielectric via **736** may be substantially coplanar with the surface S.sub.250 of the passivation layer

**250** facing toward the redistribution structure **244**, and also substantially coplanar with surfaces S.sub.238 of the TSVs **238** facing away from the power rails **118**. On the other hand, the other terminal of each through dielectric via **736** may be bounded at a bonding pad **228** of the second semiconductor die SD**2**.

[0079] According to some embodiments, each through dielectric via **736** includes a conductive column **735** and a barrier layer **737** wrapping around the conductive column **735** and separating the conductive column **735** from the surrounding dielectric material **234** and passivation layer **250**. In certain cases, the barrier layer **737** further extends between the conductive column **735** and the second semiconductor die SD2. As examples, the conductive column **735** may be formed of copper, while the barrier layer **737** may be formed of a titanium-based material or a tantalum-based material.

[0080] Further, in some embodiments, the through dielectric vias **736** are active through dielectric vias, and are configured to rout the bonding pads **228** at the peripheral portion of the second semiconductor die SD**2** to a back side of the first semiconductor die SD**1**. In these embodiments, the bonding pads **228** routed by the through dielectric vias **736** may be connected to the conductive features in the metallization layers Mn'. Further, the through dielectric vias **736** may be routed to some electrical connectors **252** through redistribution elements **248** spreading in between. [0081] FIG. **8** is a flow diagram illustrating a part of a manufacturing process for forming the semiconductor package **70** as shown in FIG. **7**. FIG. **9**A through FIG. **9**G are schematic cross-sectional views illustrating structures at various stages during the manufacturing process shown in FIG. **8**.

[0082] The manufacturing process may include performing the steps S500, step S502, step S504, S506, S508 and step S510 as described with reference to FIG. 6A through FIG. 6F, and a package structure with the dielectric material 234 surrounding the first semiconductor die SD1 and the passivation layer 250 covering on top is obtained. The obtained structure is further processes. [0083] Referring to FIG. 8 and FIG. 9A, step S800 is performed, and through dielectric holes TH1 (only one of them is shown) are formed through the passivation layer 250 and the dielectric material 234. The through dielectric holes TH1 will accommodate the through dielectric vias 736 to be formed in a subsequent process step. A method for forming the through dielectric holes TH1 may include a lithography process and at least one etching process.

[0084] Referring to FIG. **8** and FIG. **9**B, step S**802** is performed, and photoresist plugs PR**1** are filled in the through dielectric holes TH**1**. According to some embodiments, the photoresist plugs PR**1** are filled to a height lower than a top surface of the dielectric material **234**. A method for forming the photoresist plugs PR**1** may include forming a photoresist layer filling up the through dielectric holes TH**1** and covering the passivation layer **250** by a coating process. Subsequently, portions of the photoresist layer above the passivation layer **250** are removed, and portions of the photoresist layer in the through dielectric holes TH**1** are further recessed to form the photoresist plugs PR**1** by a stripping process.

[0085] Referring to FIG. **8** and FIG. **9**C, step S**804** is performed, and a photoresist pattern PR**2** is formed. The photoresist pattern PR**2** is formed on the passivation layer **250**, and extend into the through dielectric holes TH**1** to top surfaces of the photoresist plugs PR**1**. Further, the photoresist pattern PR**2** has openings for defining locations of the through substrate holes TH**2** to be formed in the following process step. A method for forming the photoresist pattern PR**2** may include a lithography process.

[0086] Referring to FIG. **8** and FIG. **9**D, step S**806** is performed, and through substrate holes TH**2** are formed into the substrate **100**. The through substrate holes TH**2** penetrate through the passivation layer **250** and extend into the substrate **100** to reach the power rails **118**. The through substrate holes TH**2** are configured to accommodate the TSVs **238** to be formed in the following process step. A method for forming the through substrate holes TH**2** may include an etching process by using the photoresist pattern PR**2** as a shadow mask. After formation of the through

substrate holes TH2, the photoresist pattern PR2 and the photoresist plugs PR1 are removed. [0087] Referring to FIG. 8 and FIG. 9E, step S808 is performed, and the TSVs 238 as well as the through dielectric vias **736** are simultaneously formed. In some embodiments, a method for forming the TSVs **238** and the through dielectric vias **736** includes forming an initial barrier layer conformally covering entire exposed surfaces of the recessed structure as shown in FIG. 9D by a deposition process (e.g., a CVD process). Subsequently, portions of the initial barrier layer lining along bottom surfaces of the recesses defined by the through dielectric holes TH1 and the through substrate holes TH2 are removed by an etching process. During the etching process, portions of the initial barrier layer extending along a top surface of the passivation layer **250** may also be removed. Portions of the initial barrier layer remained in the through dielectric holes TH1 form the barrier layers 737, while portions of the initial barrier layer remained in the through substrate holes TH2 form the barrier layers **242**. Thereafter, a conductive material is provided by a deposition process (a PVD process or a CVD process), a plating process or a combination thereof, to fill up the through dielectric holes TH1 and the through substrate holes TH2, and to cover the passivation layer 250. Afterwards, portions of the conductive material above the passivation layer **250** may be removed by a planarization process. Portions of the conductive material remained in the through dielectric holes TH1 form the conductive columns 735, while portions of the conductive material remained in the through substrate holes TH2 form the through vias **240**.

[0088] Referring to FIG. **8** and FIG. **9**F, step S**810** is performed, and the dielectric layers **246-1**, **246-2** are formed on the current structure. The passivation layer **250**, the TSVs **238** and the through dielectric vias **736** are covered by the dielectric layers **246-1**, **246-2**. In some embodiments, the dielectric layers **246-1**, **246-2** are respectively formed by a deposition process, such as a CVD process.

[0089] Referring to FIG. **8** and FIG. **9**G, step S**812** is performed, and the redistribution elements **248** are formed in the stack of dielectric layers **246-1**, **246-2**. As similar to the step S**520** described with reference to FIG. **6**K, the redistribution elements **248** may also be formed by a damascene process in the current step. In those embodiments where the redistribution structure **244** includes more dielectric layers **246** and redistribution elements **248**, the deposition of dielectric layer and the damascene process may be repeated till the entire redistribution structure **244** is formed. [0090] Further, the current structure may be further processed to form the semiconductor package **70** as described with reference to FIG. **7**. The further processes may include (but not limited to) forming the electrical connectors **252**, the passivation layer **260** and the through conductive vias **258** on the redistribution structure **244**, and a possible singulation. As a result of such singulation process, the redistribution structure **244** and the dielectric material **234** are cut along boundary of the die region in the device wafer DW, and the die region in the device wafer DW is singulated to form the second semiconductor die SD2. Accordingly, a sidewall of the redistribution structure **244** and an outer sidewall of the dielectric material **234** can be substantially coplanar with a sidewall of the second semiconductor die SD2.

[0091] FIG. **10** is a schematic cross-sectional view illustrating a semiconductor package **20**′, according to some embodiments of the present disclosure.

[0092] Referring to FIG. **10**, the semiconductor package **20**′ is similar to the semiconductor package **20** as described with reference to FIG. **2**A, except that the semiconductor package **20**′ does not have any through dielectric via. As shown in FIG. **10**, the dielectric material **234** completely fills a space laterally surrounding the first semiconductor die SD**1** and in contact with a peripheral portion of the second semiconductor die SD**2**. In regarding manufacturing of the semiconductor package **20**′, the process step(s) for forming a through dielectric via can be omitted. [0093] As above, by deploying PDN spreading at a back side of a semiconductor die and extending to a front side of the semiconductor die through a substrate, power and ground signals can be

provided to front-side transistors of the semiconductor die via shorter paths. Further, since the PDN no longer occupy routing area at the front side of the semiconductor die, the routing area can be

reduced. Accordingly, a size of each cell in an integrated circuit formed in the semiconductor die, which is determined by routing area of each cell, can be further scaled. Furthermore, during packaging of the semiconductor die, an eventual thickness of the substrate can be dependent on a thickness of a dielectric layer to be patterned to form a dielectric material laterally surrounding the semiconductor die, thus thinning of the substrate can be well controlled without limited to using a certain type of substrate with an etching stop layer sandwiched between bulk semiconductor and a semiconductor layer. Accordingly, the semiconductor die can be packaged by a rather cost-effective process.

[0094] Other features and processes may also be included. For example, testing structures may be included to aid in the verification testing of the 3D packaging or 3DIC devices. The testing structures may include, for example, test pads formed in a redistribution layer or on a substrate that allows the testing of the 3D packaging or 3DIC, the use of probes and/or probe cards, and the like. The verification testing may be performed on intermediate structures as well as the final structure. Additionally, the structures and methods disclosed herein may be used in conjunction with testing methodologies that incorporate intermediate verification of known good dies to increase the yield and decrease costs.

[0095] In an aspect of the present disclosure, a semiconductor package is provided. The semiconductor package comprises a semiconductor die; a dielectric material; through substrate vias and a redistribution structure. The semiconductor die comprises: a substrate; transistors, formed at a front side of the substrate; metallization layers, covering the transistors; and power rails, extending into the substrate form the front side of the substrate, and electrically connected to the transistors through conductive features in the metallization layers. The dielectric material laterally surrounds the semiconductor die, and has a surface substantially coplanar with a back surface of the substrate. The through substrate vias extend into the substrate from a back side of the substrate, and are electrically connected with the power rails. The redistribution structure covers the back surface of the substrate and the surface of the dielectric material, and has redistribution elements electrically connected to the through substrate vias.

[0096] In another aspect of the present disclosure, a semiconductor package is provided. The semiconductor package comprises: a first semiconductor die, comprising: a substrate; transistors, formed at a front side of the substrate; metallization layers, covering the transistors; and power rails, extending into the substrate form the front side of the substrate, and electrically connected to the transistors through conductive features in the metallization layers. The semiconductor package further comprises: a second semiconductor die, having a central portion bonded with the first semiconductor die; a dielectric material, laterally surrounding the semiconductor die and in contact with a peripheral portion of the second semiconductor die, wherein a surface of the dielectric material is substantially coplanar with a back surface of the substrate; through substrate vias, extending into the substrate from a back side of the substrate, and electrically connected with the power rails; and a redistribution structure, covering the back surface of the substrate and the surface of the dielectric material, and having redistribution elements electrically connected to the through substrate vias.

[0097] In yet another aspect of the present disclosure, a semiconductor package is provided. The semiconductor package comprises: a first semiconductor die, comprising a substrate and transistors formed at a front side of the substrate; a power distribution network, spreading at a back side of the substrate and penetrating through the substrate, to provide power and ground signals to the transistors; a dielectric material, laterally surrounding the first semiconductor die; and a second semiconductor die, having a central portion bonded with the first semiconductor die and a peripheral portion in contact with the dielectric material.

[0098] The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other

processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

## **Claims**

- 1. A method, comprising: providing a substrate; forming power rails extending partially through the substrate from a front side of the substrate; forming a transistor at the front side of the substrate over the power rails; forming a metallization layer over the transistor, wherein the transistor is electrically connected to the power rails through the metallization layer; forming openings extending from a back side of the substrate to expose surfaces of the power rails embedded within the substrate; forming through vias by filing the openings with a first conductive material, wherein the through vias are in contact with the power rails in the substrate; and forming a redistribution structure on the back side of the substrate, such that the redistribution structure and the power rails are at opposing sides of the through vias.
- **2.** The method according to claim 1, wherein forming the redistribution structure further comprising forming a dielectric layer at the back side of the substrate, and depositing redistribution elements within the dielectric layer, such that the redistribution elements are electrically connected to the through vias embedded within the substrate.
- **3.** The method according to claim 2, further comprising thinning the substrate from the back side of the substrate, and forming a passivation layer on the thinned substrate, prior to forming the openings.
- **4.** The method according to claim 3, further comprising forming a dielectric material over the thinned substrate, wherein the dielectric material surrounds the thinned substrate and the metallization layer.
- **5.** The method according to claim 4, further comprising removing a portion of the dielectric material over the thinned substrate, till a backside of the thinned substrate is reached, and a remaining portion of the dielectric material is formed laterally aside the thinned substrate, wherein a surface of the remaining portion of the dielectric material is substantially co-planar with the back side of the thinned substrate.
- **6**. The method according to claim 5, further comprising forming a through-hole penetrating through the remaining portion of the dielectric material, the passivation layer, and the dielectric layer.
- 7. The method according to claim 6, further comprising forming a through dielectric via by filling the through-hole with a second conductive material to fill up the through-hole and cover the dielectric layer.
- **8**. A method, comprising: forming a first semiconductor die, comprising: forming a circuit structure on a first surface of a substrate; and forming power rails extending into the substrate from the first surface of the substrate below the circuit structure; bonding the first semiconductor die to a second semiconductor die, wherein the first semiconductor die overlaps partially with the second semiconductor die, thereby leaving a periphery portion of the second semiconductor die uncovered; forming a dielectric material over the substrate of the first semiconductor die, wherein the dielectric material laterally surrounds the first semiconductor die and extends along a top surface of the periphery portion of the second semiconductor die; forming through substrate vias (TSVs) extending through a second surface of the substrate towards the power rails, wherein the second surface is opposite to the first surface of the substrate; and forming a redistribution structure over the second surface of the substrate.
- **9.** The method according to claim 8, wherein forming the TSVs comprising etching the substrate to form recesses at the second surface of the substrate overlapping with the power rails embedded in

the substrate, and filling the recesses with a first conductive material to form the TSVs.

- **10**. The method according to claim 9, further comprising forming a barrier layer extending along sidewalls of the recesses and exposed surfaces of the power rails underlying the recesses.
- **11**. The method according to claim 10, further comprising removing a portion of the barrier layer extending along the exposed surfaces of the power rails, before filling the recesses with the first conductive material.
- **12**. The method according to claim 8, further comprising forming a through-hole penetrating through the dielectric material until a top surface of the second semiconductor die is reached after forming the TSVs, and filling the through-hole with a second conductive material to form a through dielectric via beside the TSVs.
- **13**. The method according to claim 8, further comprising forming a conductive via over the peripheral portion of the second semiconductor die, and penetrating through the dielectric material, and a portion of the redistribution structure closest to the substrate, wherein the first semiconductor die and the conductive via are spaced apart and separate from each other by the dielectric material.
- **14**. The method according to claim 8, further comprising forming a conductive via penetrating through the dielectric material, wherein a first surface of the conductive via is substantially coplanar with a surface of the TSVs facing away from the power rails, and a second surface of the conductive via is substantially co-planar with a top surface of the second semiconductor die.
- **15.** A method, comprising: forming a first semiconductor die, comprising: forming a transistor at a first side of a substrate; forming metallization layers over the transistors; and forming power rails extending into the substrate from the first side of the substrate; bonding the first semiconductor die to a first portion of a second semiconductor die; forming a dielectric material over a second portion of the second semiconductor die; forming through substrate vias (TSVs) extending into the substrate from a second side of the substrate, and electrically connected with the power rails; forming a dielectric layer over the second side of the substrate and the dielectric material; and forming a plurality of redistribution elements within the dielectric layer, wherein the redistribution elements are electrically connected to the TSVs embedded within the substrate.
- **16**. The method according to claim 15, further comprising patterning the substrate of the first semiconductor die to form through substrate holes extending partially into the substrate to reach the power rails, and depositing a conductive material into the through substrate holes to form the TSVs.
- **17**. The method according to claim 16, further comprising patterning the dielectric material to form a through dielectric hole penetrating through the dielectric material to reach a top surface of the second semiconductor die, and depositing the conductive material into the through dielectric hole.
- **18**. The method according to claim 17, wherein the through substrate holes and the through dielectric hole are defined concurrently in a single processing step.
- **19**. The method according to claim 17, wherein the conductive material is concurrently deposited into the through substrate holes and the through dielectric hole in a single deposition step.
- **20**. The method according to claim 17, further comprising partially filling a photoresist material into the through dielectric hole to form a photoresist pattern, prior to depositing the conductive material into the through dielectric hole.