# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2
Date of Patent

Inventor(s)

12396208

August 19, 2025

Ichinoseki; Kentaro et al.

# Semiconductor device

## **Abstract**

A semiconductor device includes a semiconductor part, first to third electrodes, a control electrode and first to third insulating films. The semiconductor part is provided between the first and second electrodes. The third electrode extends in a first direction inside a trench of the semiconductor part. The control electrode is provided inside the trench at an opening side thereof. The control electrode includes first and second control portions arranged in a second direction crossing the first direction. The third electrode has an end portion between the first and second control portions. The first insulating film is provided between the semiconductor part and the third electrode. The second insulating film is provided between the semiconductor part and the control electrode. The third insulating film covers the end portion of the third electrode. The first insulating film includes an extending portion extending between the third insulating film and the control electrode.

Inventors: Ichinoseki; Kentaro (Higashimurayama Tokyo, JP), Kawamura; Keiko

(Yokohama Kanagawa, JP)

Applicant: KABUSHIKI KAISHA TOSHIBA (Tokyo, JP); TOSHIBA ELECTRONIC

**DEVICES & STORAGE CORPORATION** (Tokyo, JP)

Family ID: 1000008768149

Assignee: Kabushiki Kaisha Toshiba (Tokyo, JP); Toshiba Electronic Devices & Storage

Corporation (Tokyo, JP)

Appl. No.: 17/893882

**Filed:** August 23, 2022

### **Prior Publication Data**

**Document Identifier**US 20230290875 A1

Publication Date
Sep. 14, 2023

JP 2022-038212 Mar. 11, 2022

# **Publication Classification**

Int. Cl.: H10D30/66 (20250101); H10D64/00 (20250101); H10D64/27 (20250101)

**U.S. Cl.:** 

CPC **H10D30/668** (20250101); **H10D64/117** (20250101); **H10D64/513** (20250101);

**H10D64/519** (20250101);

# **Field of Classification Search**

**CPC:** H10D (30/668); H10D (64/513); H10D (64/519); H10D (64/117)

# **References Cited**

### U.S. PATENT DOCUMENTS

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl. | CPC           |
|--------------|--------------------|----------------------|----------|---------------|
| 8558308      | 12/2012            | Blank et al.         | N/A      | N/A           |
| 9991378      | 12/2017            | Li et al.            | N/A      | N/A           |
| 10763352     | 12/2019            | Matsuba et al.       | N/A      | N/A           |
| 12183782     | 12/2023            | Motai                | N/A      | H10D 12/481   |
| 2003/0047768 | 12/2002            | Disney               | N/A      | N/A           |
| 2005/0133858 | 12/2004            | Banerjee             | N/A      | N/A           |
| 2005/0167749 | 12/2004            | Disney               | N/A      | N/A           |
| 2016/0322489 | 12/2015            | Siemieniec et al.    | N/A      | N/A           |
| 2019/0259873 | 12/2018            | Yamanobe et al.      | N/A      | N/A           |
| 2020/0295150 | 12/2019            | Nishiwaki et al.     | N/A      | N/A           |
| 2021/0074848 | 12/2020            | Katou                | N/A      | H01L 29/7813  |
| 2021/0202736 | 12/2020            | Nishiguchi           | N/A      | N/A           |
| 2021/0288176 | 12/2020            | Tomita               | N/A      | H01L 29/407   |
| 2021/0296454 | 12/2020            | Fujino               | N/A      | N/A           |
| 2022/0077293 | 12/2021            | Shimomura            | N/A      | H01L 29/66734 |
| 2022/0285548 | 12/2021            | Katou                | N/A      | H10D 64/518   |
| 2023/0085921 | 12/2022            | Matsushita           | 257/565  | H01L 29/7397  |
| 2023/0299076 | 12/2022            | Itokazu              | 257/140  | H10D 62/393   |

## FOREIGN PATENT DOCUMENTS

| Patent No.  | <b>Application Date</b> | Country | CPC |
|-------------|-------------------------|---------|-----|
| 2006-210869 | 12/2005                 | JP      | N/A |
| 2019-145633 | 12/2018                 | JP      | N/A |
| 2019-145701 | 12/2018                 | JP      | N/A |
| 2020-150185 | 12/2019                 | JP      | N/A |
| 2021-106179 | 12/2020                 | JP      | N/A |
| 2021-150401 | 12/2020                 | JP      | N/A |

## **OTHER PUBLICATIONS**

Japanese Office Action mailed Mar. 19, 2025 in corresponding U.S. Patent Application 2022-038212 with English Translation, 12 pages. cited by applicant Japanese Office Action mailed Mar. 19, 2025 in corresponding Japanese Patent Application 2022-038212 with English Translation, 12 pages. cited by applicant

*Primary Examiner:* Lebentritt; Michael

Attorney, Agent or Firm: Kim & Stewart LLP

# **Background/Summary**

### CROSS-REFERENCE TO RELATED APPLICATIONS

(1) This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2022-038212, filed on Mar. 11, 2022; the entire contents of which are incorporated herein by reference.

**FIELD** 

(2) Embodiments relate to a semiconductor device.

BACKGROUND

(3) A semiconductor device is required to improve reliability. Some trench-gate-type MOSFETs, for example, have a structure in which a field plate is disposed inside a gate trench. In such a semiconductor device, it is desirable to increase a dielectric breakdown voltage of an insulating film that electrically insulates a gate electrode from the field plate.

# **Description**

### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) FIG. **1** is a schematic cross-sectional view showing a semiconductor device according to the embodiment;
- (2) FIGS. **2**A to **5**C are schematic cross-sectional views showing manufacturing processes of the semiconductor device according to the embodiment;
- (3) FIG. **6** is another schematic cross-sectional view showing the semiconductor device according to the embodiment; and
- (4) FIG. **7** is a schematic cross-sectional view showing a semiconductor device according to a variation of the embodiment.

## DETAILED DESCRIPTION

(5) According to one embodiment, a semiconductor device includes a semiconductor part, first to third electrodes, a control electrode and first to third insulating films. The first electrode being provided on a back surface of the semiconductor part. The second electrode being provided on a front surface of the semiconductor part. The front surface is at a side opposite to the back surface. The third electrode is provided between the first electrode and the second electrode. The semiconductor part includes a trench having an opening in the front surface. The third electrode extends inside the trench in a first direction from the first electrode toward the second electrode. The control electrode is provided inside the trench at the opening side. The control electrode includes a first control portion and a second control portion arranged in a second direction parallel to the back surface of the semiconductor part. The third electrode has an end portion extending between the first control portion and the second control portion. The first insulating film is provided between the semiconductor part and the third electrode. The first insulating film

- electrically insulates the third electrode from the semiconductor part. The second insulating film is provided between the semiconductor part and the control electrode. The second insulating film electrically insulates the control electrode from the semiconductor part. The third insulating film covers the end portion of the third electrode. The third insulating film electrically insulates the third electrode from the control electrode. The control electrode is provided between the first insulating film and the second electrode. The first insulating film includes an extending portion extending between the end portion of the third electrode and the control electrode. The third insulating film extends between the extending portion of the first insulating film and the end portion of the third electrode.
- (6) Embodiments will now be described with reference to the drawings. The same portions inside the drawings are marked with the same numerals; a detailed description is omitted as appropriate; and the different portions are described. The drawings are schematic or conceptual; and the relationships between the thicknesses and widths of portions, the proportions of sizes between portions, etc., are not necessarily the same as the actual values thereof. The dimensions and/or the proportions may be illustrated differently between the drawings, even in the case where the same portion is illustrated.
- (7) There are cases where the dispositions of the components are described using the directions of XYZ axes shown in the drawings. The X-axis, the Y-axis, and the Z-axis are orthogonal to each other. Hereinbelow, the directions of the X-axis, the Y-axis, and the Z-axis are described as an X-direction, a Y-direction, and a Z-direction. Also, there are cases where the Z-direction is described as upward and the direction opposite to the Z-direction is described as downward.
- (8) FIG. **1** is a schematic cross-sectional view showing a semiconductor device **1** according to the embodiment. The semiconductor device **1** is, for example, a power MOSFET. The semiconductor device **1** includes, for example, a semiconductor part **10**, a drain electrode **20**, a source electrode **30**, a field plate electrode (hereinafter, referred to as a FP electrode **40**), and a gate electrode **50**.
- (9) The semiconductor part **10** is, for example, silicon. The semiconductor part **10** has a back surface **10**B and a front surface **10**F on a side opposite to the back surface **10**B. The drain electrode **20** (a first electrode) is provided on the back surface **10**B of the semiconductor part **10**. The source electrode **30** (a second electrode) is provided on the front surface **10**F of the semiconductor part **10**. The FP electrode **40** is provided inside the semiconductor part **10** and between the drain electrode **20** and the source electrode **30**.
- (10) The semiconductor part **10** includes, for example, an n-type drift layer **11**, a p-type base layer **13**, an n-type source layer **15**, a p-type contact layer **17**, and an n-type buffer layer **19**. Hereinafter, a first conductivity type is described as an n-type, and a second conductivity type is described as a p-type.
- (11) The n-type drift layer **11** (a first layer) extends between the drain electrode **20** and the source electrode **30**. The p-type base layer **13** (a second layer) is provided between the n-type drift layer **11** and the source electrode **30**. The n-type source layer **15** (a third layer) is provided between the p-type base layer **13** and the source electrode **30**.
- (12) The semiconductor part **10** includes a gate trench GT. The gate trench GT has an opening in the front surface **10**F of the semiconductor part **10** (see FIG. **2**A). The gate trench GT has a depth capable of reaching the n-type drift layer **11**. The gate trench GT extends from the front surface **10**F of the semiconductor part **10** into the n-type drift layer **11**. The FP electrode **40** and the gate electrode **50** are provided inside the gate trench GT.
- (13) The FP electrode **40** (a third electrode) extends in a first direction inside the gate trench GT. The first direction is, for example, a Z-direction directed from the drain electrode **20** toward the source electrode **30**. The FP electrode **40** is electrically insulated from the semiconductor part **10** by a field plate insulating film **43** (a first insulating film). The field plate insulating film **43** (hereinafter, referred to as an FP insulating film **43**) is provided between the semiconductor part **10** and the FP electrode **40**. The FP electrode **40** faces the n-type drift layer **11** via the FP insulating

film **43**.

- (14) The gate electrode **50** (a control electrode) is provided at an opening side of the gate trench GT. The gate electrode **50** is electrically insulated from the semiconductor part **10** by a gate insulating film **53** (a second insulating film). The gate insulating film **53** is provided between the semiconductor part **10** and the gate electrode **50**. The gate electrode **50** faces the p-type base layer **13** via the gate insulating film **53**. The n-type source layer **15** is provided between the p-type base layer **13** and the source electrode **30**. The n-type source layer **15** is in contact with the gate insulating film **53**.
- (15) Further, the gate electrode **50** includes a first control portion **50***a* and a second control portion **50***b*. The first control portion **50***a* and the second control portion **50***b* are arranged in a second direction parallel to the back surface **10**B of the semiconductor part **10**, for example, in an X-direction. For example, the first control portion **50***a* and the second control portion **50***b* are connected to each other (not shown). The first control portion **50***a* and the second control portion **50***b* are biased to have the same potential.
- (16) As shown in FIG. **1**, the FP electrode **40** has an end portion **40***e* extending between the first and second control portions **50***a* and **50***b* of the gate electrode **50**. The end portion **40***e* of the FP electrode **40** is electrically insulated from the gate electrode **50** by an inter-electrode insulating film **45** (third insulating film). The inter-electrode insulating film **45** covers the end portion **40***e* of the FP electrode **40**.
- (17) The gate electrode **50** is provided between the FP insulating film **43** and the source electrode **30**. The FP insulating film **43** includes an extending portion **43***e* extending between the end portion **40***e* of the FP electrode **40** and the gate electrode **50**. The inter-electrode insulating film **45** is provided to extend between the end portion **40***e* of the FP electrode **40** and the extending portion **43***e* of the FP insulating film **43**.
- (18) That is, the extending portion **43***e* of the FP insulating film **43** and the inter-electrode insulating film **45** are interposed between the end portion **40***e* of the FP electrode **40** and each of the first and second control portion **50***a* and **50***b* of the gate electrode **50**. The FP electrode **40** is electrically insulated from the gate electrode **50** by two insulating films arranged in a direction from the end portion **40***e* toward the gate electrode **50**. Thus, a dielectric breakdown voltage is increased between the FP electrode **40** and the gate electrode **50**.
- (19) An interlayer insulating film **55** (fourth insulating film) is provided above the FP electrode **40** and the gate electrode **50**. The interlayer insulating film **55** is provided between the semiconductor part **10** and the source electrode **30**, between the FP electrode **40** and the source electrode **30**, and between the gate electrode **50** and the source electrode **30**. The interlayer insulating film **55** electrically insulates the gate electrode **50** from the source electrode **30**.
- (20) The source electrode **30** includes a contact portion **30***c* that penetrates into the interlayer insulating film **55**. The contact portion **30***c* is connected to the semiconductor part **10**. The contact portion **30***c* extends into a contact hole provided in the interlayer insulating film **55**.
- (21) The contact portion **30***c* of the source electrode **30** is in contact with the n-type source layer **15** and the p-type contact layer **17** and electrically connected thereto. The p-type contact layer **17** is provided between the p-type base layer **13** and the contact portion **30***c*. The p-type contact layer **17** contains a p-type impurity with a concentration higher than a concentration of a p-type impurity in the p-type base layer **13**. The p-type base layer **13** is electrically connected to the source electrode **30** via the p-type contact layer **17**.
- (22) The n-type buffer layer **19** is provided between the n-type drift layer **11** and the drain electrode **20**. The n-type buffer layer **19** contains an n-type impurity with a concentration higher than a concentration of an n-type impurity in the n-type drift layer **11**. The drain electrode **20** is electrically connected to the n-type drift layer **11** via the n-type buffer layer **19**.
- (23) A manufacturing method of the semiconductor device **1** will be described below with reference to FIGS. **2**A to **5**C. FIGS. **2**A to **5**C are schematic cross-sectional views showing manufacturing

- processes of the semiconductor device **1** according to the embodiment.
- (24) For example, a silicon wafer **100** is used for manufacturing the semiconductor device **1**. The silicon wafer **100** includes an n-type silicon substrate **101** and an n-type silicon layer **103**. The n-type silicon layer **103** is epitaxially grown on, for example, the n-type silicon substrate **101**. The n-type silicon layer **103** contains an n-type impurity with a concentration lower than a concentration of an n-type impurity in the n-type silicon substrate **101**.
- (25) As shown in FIG. **2**A, the gate trench GT is formed in the n-type silicon layer **103**. The gate trench GT has an opening in a front surface **103**F of the n-type silicon layer **103**. The gate trench GT is formed using, for example, anisotropic reactive ion etching (RIE).
- (26) As shown in FIG. **2**B, the FP insulating film **43** is formed on the n-type silicon layer **103**. The FP insulating film **43** is formed to cover an inner surface of the gate trench GT. The FP insulating film **43** is formed so that a space SP**1** remains inside the gate trench GT.
- (27) The FP insulating film **43** is formed using, for example, chemical vapor deposition (CVD) after thermal oxidation of the n-type silicon layer **103**. The FP insulating film **43** is, for example, a silicon oxide film. The FP insulating film **43** includes, for example, a first silicon oxide film by the thermal oxidization and a second silicon oxide film deposited by CVD.
- (28) As shown in FIG. **2**C, a conductive film **105** is formed on the FP insulating film **43**. The space SP**1** in the gate trench GT is formed with the conductive film **105**. The conductive film **105** is, for example, a conductive polysilicon film. The conductive film **105** is formed using, for example, CVD.
- (29) As shown in FIG. **3**A, the FP electrode **40** is formed in the gate trench GT by partially removing the conductive film **105**. The conductive film **105** is removed by, for example, isotropic dry etching. The conductive film **105** is removed leaving a portion provided in the gate trench GT. (30) As shown in FIG. **3**B, the FP insulating film **43** is partially removed to planarize a front surface **103**F side of the n-type silicon layer **103** is. The FP insulating film **43** is removed using, for example, isotropic dry etching.
- (31) As shown in FIG. **3**C, a gate space GS is formed by partially removing the FP insulating film **43**. The FP insulating film **43** is removed by, for example, dry etching using an etching mask (not shown). The gate space GS is formed such that an inner wall is exposed at the upper portion of the gate trench GT. The gate space GS is formed respectively on both sides of the end portion **40***e* of the FP electrode **40**. The extending portion **43***e* of the FP insulating film **43** remains between the gate space GS and the end portion **40***e* of the FP electrode **40**. When the FP insulating film **43** has a two-layer structure of the thermal oxidized film and the deposited film, the extending portion **43***e* is a portion of the deposited film.
- (32) As shown in FIG. **4**A, the inter-electrode insulating film **45** and the gate insulating film **53** are formed. The inter-electrode insulating film **45** and the gate insulating film **53** are formed by, for example, thermal oxidization. The gate insulating film **53** is formed by oxidizing an exposed surface of the n-type silicon layer **103**. The inter-electrode insulating film **45** is formed by thermally oxidizing the end portion **40***e* of the FP electrode **40**. At this time, the side surface of the end portion **40***e* is oxidized in addition to the exposed end of the FP electrode **40**. The end portion **40***e* of the FP electrode **40** is oxidized by oxygen that is passed through the extending portion **43***e* of the FP insulating film **43**. In other words, the extending portion **43***e* of the FP insulating film **43** is provided with a thickness through which the end portion **40***e* of the FP electrode **40** is oxidized. Accordingly, the inter-electrode insulating film **45** is provided to cover the end portion **40***e* of the FP electrode **40** and extend between the end portion **40***e* and the extending portion **43***e* of the FP insulating film **43**.
- (33) The inter-electrode insulating film **45** and the gate insulating film **53** are, for example, silicon oxide films. The inter-electrode insulating film **45** has, for example, a film density different from a film density of the extending portion **43***e* of the FP insulating film **43**. In other words, the inter-electrode insulating film **45** includes smaller number of dangling bonds of silicon atoms that are

- **43**. Therefore, in TEM or SEM image of the cross-section, the brightness of the inter-electrode insulating film **45** is different from the brightness of the extending portion **43***e* of the FP insulating film **43**. Moreover, when the FP insulating film **43** has a two-layer structure including the thermal oxide film and the deposited film, the brightness of the thermal oxide film is different from the brightness of the deposited film in the TEM or the SEM image of the cross-section thereof. (34) As shown in FIG. **4B**, a conductive film **107** is formed on the front surface **103**F side of the n-type silicon layer **103**. The gate space GS is filled with the conductive film **107**. The conductive film **107** is, for example, conductive polysilicon. The conductive film **107** is formed using, for example, CVD.
- (35) As shown in FIG. **4**C, the conductive film **107** is removed so that a portion in the gate space GS remains. Accordingly, the first control portion **50***a* and the second control portion **50***b* of the gate electrode **50** are formed. The end portion **40***e* of the FP electrode **40** is positioned between the first control portion **50***a* and the second control portion **50***b*.
- (36) As shown in FIG. **5**A, the p-type base layer **13** and the n-type source layer **15** are formed on the n-type silicon layer **103**. The n-type source layer **15** is formed on the p-type base layer **13**. The p-type base layer **13** is formed by ion-implanting a p-type impurity such as boron (B) into the n-type silicon layer **103** and by a heat treatment. The ion-implanted p-type impurity is activated by the heat treatment and diffuses into the n-type silicon layer **103**. The n-type source layer **15** is formed by ion implanting an n-type impurity such as arsenic (As) into the p-type base layer **13** and activating the n-type impurity by a heat treatment. The heat treatment of n-type impurity is performed so as not to diffuse into the p-type base layer **13**.
- (37) As shown in FIG. **5**B, the interlayer insulating film **55** is formed on the front surface **103**F side of the n-type silicon layer **103**. The interlayer insulating film **55** is formed to cover the FP electrode **40** and the gate electrode **50**. The interlayer insulating film **55** is, for example, a silicon oxide film. The interlayer insulating film **55** is formed using, for example, CVD.
- (38) Subsequently, a contact trench CT is formed above the n-type source layer **15**. The contact trench CT has a depth capable of extending into the semiconductor part **10** from a surface of the interlayer insulating film **55**. The contact trench CT, for example, is formed to have a depth capable of extending into the p-type base layer **13** through the n-type source layer **15**.
- (39) As shown in FIG. **5**C, the p-type contact layer **17** is formed on the p-type base layer **13**, and then, the source electrode **30** is formed on the interlayer insulating film **55**. The p-type contact layer **17** is formed by implanting a p-type impurity such as boron (B) into the semiconductor part **10** via the contact trench CT and activating the ion-implanted p-type impurity by performing a heat treatment. The source electrode **30** has a contact portion **30***c* extending into the contact trench CT. The contact portion **30***c* is in contact with the n-type source layer **15** and the p-type contact layer **17**.
- (40) The source electrode **30** includes, for example, tungsten (W), aluminum (Al), titanium (Ti), or the like. The source electrode **30** includes, for example, a tungsten film that fills the contact trench CT, and an aluminum film formed on the tungsten film. The tungsten film is formed using, for example, CVD. The aluminum film is formed using, for example, a sputtering method.
- (41) Subsequently, the n-type silicon substrate **101** is thinned by grinding or etching at the back surface side thereof. The n-type silicon substrate **101** is thinned to be the n-type buffer layer **19**. The n-type silicon layer **103** becomes the n-type drift layer **11**. Further, the drain electrode **20** is formed on the back surface side of the n-type buffer layer **19**, and the semiconductor device **1** is completed. The drain electrode **20** is formed using, for example, the sputtering method, and includes titanium (Ti), nickel (Ni), or the like.
- (42) The manufacturing method described above is an example, and the embodiment is not limited thereto. For example, the FP insulating film **43** and the inter-electrode insulating film **45** may be insulating films other than silicon oxide films. The FP insulating film **43** may be an insulating film

- different in a composition from the inter-electrode insulating film **45**.
- (43) FIG. **6** is another schematic cross-sectional view showing the semiconductor device **1** according to the embodiment.
- (44) As shown in FIG. **6**, the source electrode **30** further includes, for example, a contact portion **30***d*. The contact portion **30***d* is formed in, for example, a contact hole provided in the interelectrode insulating film **45** and the interlayer insulating film **55**. The contact portion **30***d* is connected to the FP electrode **40**. The FP electrode **40** is electrically connected to the source electrode **30** via the contact portion **30***d*. Thus, the FP electrode **40** has the same potential as a potential of the source electrode **30**.
- (45) FIG. **7** is a schematic cross-sectional view showing a semiconductor device **2** according to a variation of the embodiment. In this example, the FP electrode **40** also has the end portion **40***e* extending between the first control portion **50***a* and the second control portion **50***b* of the gate electrode **50**. Moreover, the FP electrode **40** is electrically connected to the source electrode **30** (not shown).
- (46) The FP insulating film **43** includes the extending portion **43***e* extending between the end portion **40***e* of the FP electrode **40** and the gate electrode **50**. The extending portion **43***e* has, for example, a first film thickness in the X-direction at a tip end in the Z direction, and a second film thickness in the X-direction between a lower end of the gate electrode **50** and the FP electrode **40**. The lower end of the gate electrode **50** in contact with the FP insulating film **43**. The extending portion **43***e* is provided so that the first film thickness is smaller than the second film thickness. (47) An upper end of the gate electrode **50** that faces the interlayer insulating film **55** is in contact with the inter-electrode insulating film **45** has a third film thickness in the X-direction at a portion in contact with the gate electrode **50**. The inter-electrode insulating film **45** also has a fourth film thickness in the X-direction at another portion facing the lower end of the gate electrode **50** via the extending portion **43***e* of the FP insulating film **43**. The third film thickness is larger than the fourth film thickness.
- (48) In this example, a dielectric breakdown voltage can also be increased between the FP electrode **40** and the gate electrode **50** by providing an insulating film having a two-layer structure of the extending portion **43***e* of the FP insulating film **43** and the inter-electrode insulating film **45** between the end portion **40***e* of the FP electrode **40** and the gate electrode **50**. Accordingly, it is possible to improve the reliability of the trench gate electrode.
- (49) While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the invention.

## **Claims**

1. A semiconductor device comprising: a semiconductor part; a first electrode provided on a back surface of the semiconductor part; a second electrode provided on a front surface of the semiconductor part, the front surface of the semiconductor part being at a side of the semiconductor part that is opposite to the back surface of the semiconductor part; a third electrode provided between the first electrode and the second electrode, the semiconductor part including a trench having an opening in the front surface of the semiconductor part, and the third electrode extending inside the trench in a first direction from the first electrode toward the second electrode; a control electrode provided inside the trench at the opening of the trench, the control electrode including a first control portion and a second control portion arranged in a second direction parallel to the back

surface of the semiconductor part, the third electrode having a front end portion on a side of the third electrode that is closest to the front surface of the semiconductor part, and the front end portion of the third electrode extending between the first control portion and the second control portion; a first insulating film provided between the semiconductor part and the third electrode, the first insulating film electrically insulating the third electrode from the semiconductor part; a second insulating film provided between the semiconductor part and the control electrode, the second insulating film electrically insulating the control electrode from the semiconductor part; and a third insulating film covering the front end portion of the third electrode, the third insulating film electrically insulating the third electrode from the control electrode and from the second electrode, the control electrode being provided between the first insulating film and the second electrode, the first insulating film including an extending portion extending between the front end portion of the third electrode and the control electrode, the third insulating film extending between the extending portion of the first insulating film and the front end portion of the third electrode, and the third insulating film extending between the front end portion of the third electrode and the second electrode.

- 2. A semiconductor device comprising: a semiconductor part; a first electrode provided on a back surface of the semiconductor part; a second electrode provided on a front surface of the semiconductor part, the front surface of the semiconductor part being at a side of the semiconductor part that is opposite to the back surface of the semiconductor part; a third electrode provided between the first electrode and the second electrode, the semiconductor part including a trench having an opening in the front surface of the semiconductor part, and the third electrode extending inside the trench in a first direction from the first electrode toward the second electrode; a control electrode provided inside the trench at the opening of the trench, the control electrode including a first control portion and a second control portion arranged in a second direction parallel to the back surface of the semiconductor part, and the third electrode having an end portion extending between the first control portion and the second control portion; a first insulating film provided between the semiconductor part and the third electrode, the first insulating film electrically insulating the third electrode from the semiconductor part; a second insulating film provided between the semiconductor part and the control electrode, the second insulating film electrically insulating the control electrode from the semiconductor part; and a third insulating film covering the end portion of the third electrode, the third insulating film electrically insulating the third electrode from the control electrode, the control electrode being provided between the first insulating film and the second electrode, the first insulating film including an extending portion extending between the end portion of the third electrode and the control electrode, the third insulating film extending between the extending portion of the first insulating film and the end portion of the third electrode, the control electrode including a first end portion at a side of the control electrode facing the second electrode and a second end portion at a side of the control electrode facing the first insulating film, the first end portion of the control electrode being in contact with the third insulating film, and the second end portion of the control electrode being in contact with the first insulating film.
- 3. The semiconductor device according to claim 1, wherein the first insulating film has a two-layer structure including an oxidized film provided by thermally oxidizing the semiconductor part and a deposited film provided on the oxidized film, and the extending portion of the first insulating film is a portion of the deposited film.
- 4. The semiconductor device according to claim 3, wherein the semiconductor part is silicon, and the oxidized film and the deposited film of the first insulating film are silicon oxide films.
- 5. The semiconductor device according to claim 1, wherein the third electrode is polysilicon, and the third insulating film is a silicon oxide film provided by thermally oxidizing the third electrode.
- 6. The semiconductor device according to claim 2, wherein the extending portion of the first insulating film has a first film thickness, which is at a tip end thereof in the first direction, and a second film thickness that is equal to a distance from the second end portion of the control

electrode to the third electrode, and the first film thickness is smaller than the second film thickness.

- 7. The semiconductor device according to claim 2, wherein the third insulating film includes a first portion in contact with the first end portion of the control electrode and a second portion facing the second end portion of the control electrode and the extending portion of the first insulating film, and the first portion of the third insulating film has a third film thickness in the second direction larger than a fourth film thickness in the second direction of the second portion of the third insulating film.
- 8. The semiconductor device according to claim 1, further comprising: a fourth insulating film provided between the second electrode and the control electrode, the fourth insulating film electrically insulating the control electrode from the second electrode.
- 9. The semiconductor device according to claim 8, wherein the fourth insulating film extends between the second electrode and the third electrode.
- 10. The semiconductor device according to claim 1, wherein the semiconductor part includes first to third layers, the first layer being of a first conductivity type, the first layer extending between the first electrode and the second electrode, and the first layer facing the third electrode and the first insulating film, the second layer being of a second conductivity type, the second layer being provided between the first layer and the second electrode, and the second layer facing the control electrode and the second insulating film, and the third layer being of the first conductivity type, the third layer being provided between the second layer and the second electrode, and the third layer being in contact with the second insulating film.
- 11. The semiconductor device according to claim 10, wherein the semiconductor part further includes a fourth layer of the second conductivity type, the fourth layer being provided between the second layer and the second electrode, and the fourth layer including a second conductivity type impurity with a higher concentration than a concentration of a second conductivity type impurity in the second layer, and the second electrode includes a first contact portion in contact with the third layer and the fourth layer, the second electrode being electrically connected to the third layer and the fourth layer.