# US Patent & Trademark Office Patent Public Search | Text View

United States Patent

Kind Code

B2

Date of Patent

Inventor(s)

12396184

August 19, 2025

Kim; Tae-yeol et al.

# Semiconductor devices including resistor structures

#### **Abstract**

A semiconductor device is provided including a resistor structure, the semiconductor device including a substrate having an upper surface perpendicular to a first direction; a resistor structure including a first insulating layer on the substrate, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; and a resistor contact penetrating the second insulating layer and the resistor layer. The tilt angle of a side wall of the resistor contact with respect to the first direction varies according to a height from the substrate. The semiconductor device has a low contact resistance and a narrow variation of contact resistance.

Inventors: Kim; Tae-yeol (Hwaseong-si, KR), Ra; Hyon-wook (Hwaseong-si, KR), Lee; Seo-

bum (Seoul, KR), Kim; Jun-soo (Uijeongbu-si, KR), Shin; Chung-hwan

(Hwaseong-si, KR)

**Applicant: Samsung Electronics Co., Ltd.** (Suwon-si, KR)

Family ID: 1000008766177

Assignee: SAMSUNG ELECTRONICS CO., LTD. (Suwon-si, KR)

Appl. No.: 18/371328

Filed: September 21, 2023

### **Prior Publication Data**

**Document Identifier**US 20240014250 A1

Publication Date
Jan. 11, 2024

### **Foreign Application Priority Data**

KR 10-2017-0080734 Jun. 26, 2017

## **Related U.S. Application Data**

### **Publication Classification**

Int. Cl.: H10D1/47 (20250101); H01L21/768 (20060101); H01L23/522 (20060101); H01L23/528 (20060101); H10D84/40 (20250101); H10D84/80 (20250101); H01L21/285 (20060101); H01L23/485 (20060101); H01L23/532 (20060101); H10D30/69 (20250101); H10D64/68 (20250101)

#### **U.S. Cl.:**

CPC **H10D1/47** (20250101); **H01L21/76804** (20130101); **H01L21/76805** (20130101); **H01L21/76816** (20130101); **H01L23/5226** (20130101); **H01L23/5228** (20130101); **H01L23/5283** (20130101); **H10D84/403** (20250101); **H10D84/817** (20250101); H01L21/28518 (20130101); H01L21/76834 (20130101); H01L23/485 (20130101); H01L23/528 (20130101); H01L23/53223 (20130101); H01L23/5329 (20130101); H10D30/795 (20250101); H10D64/691 (20250101); H10D84/811 (20250101)

### **Field of Classification Search**

**CPC:** H01L (21/76804); H01L (21/76805); H01L (23/5226); H01L (23/5228); H01L (27/0629)

### **References Cited**

#### **U.S. PATENT DOCUMENTS**

| Patent No.   | <b>Issued Date</b> | <b>Patentee Name</b> | U.S. Cl.    | CPC             |
|--------------|--------------------|----------------------|-------------|-----------------|
| 4698128      | 12/1986            | Berglund et al.      | N/A         | N/A             |
| 4902377      | 12/1989            | Berglund et al.      | N/A         | N/A             |
| 5094900      | 12/1991            | Langley              | N/A         | N/A             |
| 5652170      | 12/1996            | Keller et al.        | N/A         | N/A             |
| 5843845      | 12/1997            | Chung                | N/A         | N/A             |
| 6316816      | 12/2000            | Matsumoto            | N/A         | N/A             |
| 6369416      | 12/2001            | Hui et al.           | N/A         | N/A             |
| 6372637      | 12/2001            | Tang                 | N/A         | N/A             |
| 6815825      | 12/2003            | Tanq                 | N/A         | N/A             |
| 6903012      | 12/2004            | Geefay et al.        | N/A         | N/A             |
| 7282802      | 12/2006            | Clevenger et al.     | N/A         | N/A             |
| 7332403      | 12/2007            | Hill et al.          | N/A         | N/A             |
| 7902629      | 12/2010            | Chinthakindi         | N/A         | N/A             |
| 8470683      | 12/2012            | Dirnecker            | 257/E29.325 | H01L<br>23/5228 |
| 8477006      | 12/2012            | Yang et al.          | N/A         | N/A             |
| 8766405      | 12/2013            | Kim                  | N/A         | N/A             |
| 8779526      | 12/2013            | Hsu et al.           | N/A         | N/A             |
| 9330971      | 12/2015            | Beasor et al.        | N/A         | N/A             |
| 9406770      | 12/2015            | Song et al.          | N/A         | N/A             |
| 2001/0046771 | 12/2000            | Steinmann et al.     | N/A         | N/A             |

| 2003/0045091 | 12/2002 | Ryu et al.      | N/A     | N/A             |
|--------------|---------|-----------------|---------|-----------------|
| 2012/0104466 | 12/2011 | Zhu et al.      | N/A     | N/A             |
| 2013/0277754 | 12/2012 | Liang           | 257/379 | H01L<br>27/0629 |
| 2014/0167181 | 12/2013 | Xiong et al.    | N/A     | N/A             |
| 2016/0218062 | 12/2015 | Aggarwal et al. | N/A     | N/A             |
| 2017/0069708 | 12/2016 | Ali et al.      | N/A     | N/A             |

#### FOREIGN PATENT DOCUMENTS

| Patent No.      | Application Date | Country | CPC |
|-----------------|------------------|---------|-----|
| 2000-068450     | 12/1999          | JP      | N/A |
| 10-1990-0008359 | 12/1989          | KR      | N/A |
| 10-1997-0052322 | 12/1996          | KR      | N/A |
| 10-2000-0019164 | 12/1999          | KR      | N/A |
| 10-2001-0027174 | 12/2000          | KR      | N/A |
| 10-2003-0021373 | 12/2002          | KR      | N/A |
| 10-1138166      | 12/2011          | KR      | N/A |
|                 |                  |         |     |

#### OTHER PUBLICATIONS

First Office Action issued Feb. 20, 2023 for corresponding CN Patent Application No. 201810383864.4. cited by applicant

Primary Examiner: Page; Dale E

Assistant Examiner: Boyle; Abbigale A

Attorney, Agent or Firm: Muir Patent Law, PLLC

### **Background/Summary**

CLAIM OF PRIORITY (1) This application is a continuation of and claims priority to U.S. patent application Ser. No. 17/118,078 filed on Dec. 10, 2020, which is a continuation of and claims priority to U.S. patent application Ser. No. 15/862,774 filed on Jan. 5, 2018, which is related to and claims priority under 35 U.S.C. § 119 from Korean Patent Application No. 10-2017-0080734, filed on Jun. 26, 2017, in the Korean Intellectual Property Office, the disclosure of each of which is hereby incorporated herein by reference in its entirety.

#### **FIELD**

(1) The present inventive concept relates generally to semiconductor devices and, more particularly, to semiconductor devices including resistor structures.

#### BACKGROUND

(2) A resistor layer of a resistor device included in a semiconductor device may be connected to a metal interconnection through a contact. Therefore, the total resistance of the resistor device is the sum of the resistance of the resistor layer itself and the resistance of the contact. The resistor layer generally needs to be thinned for reduction in size of semiconductor devices. As the resistor layer becomes thinner, the contact area between the resistor layer and the contact decreases. As a result, the contact resistance increases and the variation in the contact resistance also increases. Therefore, there is a need to reduce the contact resistance of the resistor device and the variation of the contact resistance of the resistor device.

#### **SUMMARY**

- (3) Some embodiments of the present inventive concept include semiconductor devices having a resistor structure including a low contact resistance and a narrow variation of contact resistance.
- (4) In further embodiments, a semiconductor device includes a substrate having an upper surface perpendicular to a first direction; a resistor structure including a first insulating layer on the substrate, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; and a resistor contact penetrating the second insulating layer and the resistor layer. The tilt angle of a side wall of the resistor contact with respect to the first direction varies according to a height from the substrate.
- (5) In still further embodiments of the inventive concept, a semiconductor device includes a substrate having an upper surface perpendicular to a first direction and having a transistor area and a resistor area; a lower structure on the resistor area and the transistor area; a resistor structure on a portion of the lower structure on the resistor area and including a first insulating layer, a resistor layer on the first insulating layer, and a second insulating layer located on the resistor layer; and a resistor contact penetrating the second insulating layer and the resistor layer. A tilt angle of a side wall of the resistor contact with respect to the first direction varies according to a height from the substrate.
- (6) In some embodiments of the inventive concept, a semiconductor device includes a substrate having an upper surface perpendicular to a first direction and having a transistor area and a resistor area; a lower structure on the transistor area and the resistor area, and including a plurality of gate structures, a lower interlayer insulating layer filling spaces in between the plurality of gate structures, an active region below the gate structures on the transistor area, and a source/drain region contacting the active region; a resistor structure on a portion of the lower structure on the resistor area and including a first insulating layer, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; an upper interlayer insulating layer covering the resistor structure and the lower structure; a resistor contact penetrating the upper interlayer insulating layer, the second insulating layer, and the resistor layer; and a source/drain contact contacting the source/drain region through the upper interlayer insulating layer and the lower interlayer insulating layer, wherein a tilt angle of a side wall of the resistor contact with respect to the first direction varies according to a height from the substrate.

# **Description**

#### BRIEF DESCRIPTION OF THE DRAWINGS

- (1) Embodiments of the inventive concept will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings in which:
- (2) FIGS. **1**, **2**, and **3**A are a perspective view, cross-sectional view, and plan view, respectively, of a semiconductor device according to some embodiments of the present inventive concept.
- (3) FIGS. **3**B and **3**C are plan views of semiconductor devices according to some embodiments of the present inventive concept.
- (4) FIGS. **4**A, **4**B, and **4**C are enlarged cross-sections of a resistor contact included in a semiconductor device according to some embodiments of the present inventive concept.
- (5) FIGS. **5**A, **5**B, **5**C, and **5**D are enlarged views illustrating various modifications of the area A in FIG. **2** in accordance with some embodiments of the present inventive concept.
- (6) FIG. **6**A is a plan view of a semiconductor device according to some embodiments of the present inventive concept.
- (7) FIG. **6**B is a cross-section taken along line BB' and line CC' illustrated in FIG. **6**A in accordance with some embodiments of the present inventive concept.
- (8) FIG. **6**C is a cross-section taken along line DD' and line EE' illustrated in FIG. **6**A in

- accordance with some embodiments of the present inventive concept.
- (9) FIG. **7** is an enlarged cross-section of the resistor contact and the source/drain contact included in a semiconductor device according to some embodiments of the present inventive concept.
- (10) FIGS. **8**A to **8**D are cross-sections illustrating processing steps in the fabrication of a semiconductor device according to some embodiments of the present inventive concept.
- (11) FIGS. **9**A to **9**C are enlarged cross-sections illustrating processing steps for etching a resistor contact hole in a fabrication process of a semiconductor device according to some embodiments of the present inventive concept.
- (12) FIG. **10** is a block diagram of an electronic system according to some embodiments of the present inventive concept.

#### DETAILED DESCRIPTION OF THE EMBODIMENTS

- (13) The inventive concept will now be discussed more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the inventive concept are shown. The inventive concept and methods of achieving the inventive concept will be apparent from the following exemplary embodiments that will be discussed in more detail with reference to the accompanying drawings. The embodiments of the inventive concept may, however, be embodied in different forms and should not be constructed as limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete, and will fully convey the scope of the inventive concept to those skilled in the art.
- (14) As used herein, the singular terms "a," "an" and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. As used herein, the term "and/or" includes any and all combinations of some of the associated listed items. It will be understood that when an element is referred to as being "connected" or "coupled" to another element, it may be directly connected or coupled to the other element or intervening elements may be present. It will be further understood that the terms "comprises", "comprising,", "includes" and/or "including", when used herein, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of some other features, integers, steps, operations, elements, components, and/or groups thereof.
- (15) Similarly, it will be understood that when an element such as a layer, region or substrate is referred to as being "on" another element, it can be directly on the other element or intervening elements may be present. In contrast, the term "directly" means that there are no intervening elements. Additionally, the embodiments in the detailed description will be discussed with sectional views as ideal exemplary views of the inventive concept. Accordingly, shapes of the exemplary views may be modified according to manufacturing techniques and/or allowable errors. Therefore, the embodiments of the inventive concept are not limited to the specific shape illustrated in the exemplary views, but may include other shapes that may be created according to manufacturing processes.
- (16) Exemplary embodiments of aspects of the present inventive concept explained and illustrated herein include their complementary counterparts. The same reference numerals or the same reference designators denote the same elements throughout the specification.
- (17) Referring now to FIGS. **1**, **2**, and **3**A, a perspective view, a cross-sectional view, and a plan view, respectively, of a semiconductor device according to some embodiments of the present inventive concept. As illustrated in FIGS. **1**, **2**, and **3**A, a semiconductor device **100** according to some embodiments of the present inventive concept includes a substrate **110**, a lower structure **130** located on the substrate **110**, a resistor structure **150** located on the lower structure **130**, and a resistor contact **190** in contact with the resistor structure **150**. In some embodiments, the semiconductor device **100** may not include the lower structure **130** as illustrated, and the resistor structure **150** may be located directly on the substrate **110** without departing from the scope of the present inventive concept.
- (18) The substrate 110 may have an upper surface 110U that is perpendicular to a first direction D1

and extends in a second direction D2 and a third direction D3. Hereinafter, a height from the substrate 110 means a distance from the upper surface 110U of the substrate 110 in the first direction D1. The first direction D1, the second direction D2, and the third direction D3 may be perpendicular to each other. The substrate 110 may include a semiconductor material such as a Group IV semiconductor material, a Group III-V semiconductor material, or a Group II-VI semiconductor material. The Group IV semiconductor material may include, for example, silicon (Si), germanium (Ge), or silicon (Si)-germanium (Ge). The Group III-V semiconductor material includes, for example, gallium arsenide (GaAs), indium phosphide (InP), gallium phosphide (GaP), indium arsenide (InAs), indium antimony (InSb), or indium gallium arsenide (InGaAs). The Group II-VI semiconductor material may include, for example, zinc telluride (ZnTe), or cadmium sulfide (CdS). In some embodiments, the substrate 110 may be a bulk wafer or an epitaxial layer. (19) The lower structure 130 may be located on the substrate 110. The lower structure 130 may have various structures. For example, the lower structure 130 may include only a single layer or a single pattern. In some embodiments, the lower structure 130 may include a complex structure including a combination of a plurality of layers and a plurality of patterns.

- (20) The resistor structure **150** may be located on the lower structure **130**. The width of the resistor structure **150** in the second direction D**2** and the width of the resistor structure **150** in the third direction D**3** may each be determined according to a target resistance value. The cross-section of the resistor structure **150**, perpendicular to the first direction D**1** in FIG. **3**A, has a rectangular shape. However, the shape and width of the cross-section of the resistor structure **150** may be variously modified according to the device design.
- (21) The resistor structure **150** may include a first insulating layer **151** located on the lower structure **130**, a resistor layer **153** located on the first insulating layer **151**, and a second insulating layer **155** located on the resistor layer **153**. In some embodiments, the first insulating layer **151**, the resistor layer **153**, and the second insulating layer **155** may have a substantially similar planar area. (22) The first insulating layer **151** may include, for example, an oxide, such as aluminum oxide (Al.sub.2O.sub.3) or silicon oxide (SiO.sub.2). In some embodiments, the first insulating layer **151** may have a thickness of about 10 Å to about 100 Å. The resistor layer **153** may include a metal-based material such as a metal, a conductive metal nitride, or a metal silicide. For example, the resistor layer **153** may include titanium (Ti), titanium nitride (TiN), tantalum (Ta), tantalum nitride (TaN), tungsten (W), or tungsten silicide (WSi). The resistor layer **153** may have a thickness of about 10 Å to about 100 Å. The second insulating layer **155** may include, for example, silicon nitride (SiN). In some embodiments, the second insulating layer **155** may have a thickness of about 10 Å to about 100 Å.
- (23) Unlike the embodiments illustrated in FIGS. 1 and 2, in some embodiments, the resistor structure 150 may be located on the substrate 110. In other words, a semiconductor device according to some embodiments may not include the lower structure 130. Unlike the embodiments illustrated in FIGS. 1 and 2, in some embodiments, the resistor structure 150 may further include a third insulating layer 157 (see FIG. 6B) located on the second insulating layer 155. The third insulating layer 157 (see FIG. 6B) may include an oxide, such as aluminum oxide (Al.sub.2O.sub.3), or silicon oxide (SiO.sub.2). In some embodiments, the third insulating layer 157 may have a thickness of about 10 Å to about 100 Å.
- (24) Referring to FIG. **2**, the resistor contact **190** penetrates the second insulating layer **155** and the resistor layer **153** of the resistor structure **150**, and a bottom surface of the resistor contact **190** may contact the first insulating layer **151**. The resistor contact **190** may include a resistor contact core layer and a resistor contact barrier layer surrounding the side walls and bottom of the resistor contact core layer.
- (25) The resistor contact core layer may include a metal, a metal nitride, or an alloy. Examples of the metal are tungsten (W), copper (Cu), titanium (Ti), tantalum (Ta), ruthenium (Ru), manganese (Mn), and cobalt (Co). The metal nitride may include, for example, titanium nitride (TiN), tantalum

- nitride (TaN), cobalt nitride (CoN), or tungsten nitride (WN). The alloy may include cobalt tungsten phosphorus (CoWP), cobalt tungsten boron (CoWB), or cobalt tungsten boron phosphorous (CoWBP). The resistor contact barrier layer may include, for example, titanium (Ti), tantalum (Ta), titanium nitride (TiN), or tantalum nitride (TaN).
- (26) Unlike the embodiments illustrated in FIGS. 1 and 2, in some embodiments, the resistor contact 190 may contact the lower structure 130 through the first insulating layer 151. In some embodiments to be explained in connection with FIG. 6B in which the third insulating layer 157 (see FIG. 6B) is further placed on the second insulating layer 155, the resistor contact 190 may penetrate the third insulating layer 157 (see FIG. 6B), the second insulating layer 155, and the resistor layer 153 of the resistor structure 150.
- (27) A semiconductor device according to some embodiments may include a plurality of resistor contacts, each being the resistor contact **190**. Although FIGS. **1**, **2**, and **3**A illustrate two resistor contacts arranged in the second direction D**2**, the number and arrangement of the resistor contacts may vary according to design.
- (28) FIGS. 3B and 3C are plan views of semiconductor devices 100 according to some embodiments of the present inventive concept. Referring to FIGS. 3B and 3C, the shape of the cross-section of the resistor contact 190 may vary. For example, the cross-section of the resistor contact 190 may be circular as illustrated in FIG. 3C or oval as illustrated in FIG. 3B. In some embodiments, the arrangement of resistor contacts, each being the resistor contact 190, may be variously modified. For example, as illustrated in FIG. 3B, resistor contacts may be arranged line by line along two facing edges of the resistor structure 150 in the third direction D3. For example, as illustrated in FIG. 3C, resistor contacts may be arranged in two lines along each of two facing edges of the resistor structure 150 in the third direction D3.
- (29) FIGS. **4A**, **4B**, and **4C** are enlarged cross sections of various modifications of the resistor contact **190** included in a semiconductor device according to some embodiments of the present inventive concept. Referring to FIG. **4A**, a tilt angle  $\theta x$  of a side wall **190**S of the resistor contact **190** with respect to the first direction **D1** perpendicular to the upper surface **110**U of the substrate **110** may vary depending on a height Hx from the upper surface **110**U of the substrate **110** and a second height H2 being greater than the first height H1. In some embodiments, the tilt angle  $\theta x$  corresponding to a portion between a lower end height HL of a lower end **190**L of the resistor contact **190** and the first height H1 of the resistor contact **190** is a first tilt angle  $\theta x$ , and the tilt angle  $\theta x$  corresponding to a portion between the first height H1 and the second height H2 is a second tilt angle  $\theta x$ , and the tilt angle  $\theta x$  corresponding to a portion between the second height H2 and an upper end height HU of an upper end **190**U of the resistor contact **190** is a third tilt angle  $\theta x$ . That is, the resistor contact **190** may include a first region R1 having the first tilt angle  $\theta x$ , and a third region R3 located on the second region R2 and having the third tilt angle  $\theta x$ .
- (30) In some embodiments, the first tilt angle  $\theta 1$  may be less than the second tilt angle  $\theta 2$ , and the second tilt angle  $\theta 2$  may be greater than the third tilt angle  $\theta 3$ . The first tilt angle  $\theta 1$  and the third tilt angle  $\theta 3$  may each be, for example, equal to or greater than about 0 degrees and less than or equal to about 20 degrees or less. In some embodiments, the first tilt angle  $\theta 1$  and the third tilt angle  $\theta 3$  are sufficiently small such that the side wall  $\theta 3$  of the resistor contact  $\theta 3$  in the first region  $\theta 3$  and the third region  $\theta 3$  may be substantially parallel to the first direction  $\theta 3$ . In some embodiments, the second tilt angle  $\theta 3$  may be equal to or greater than about 20 degrees and less than or equal to about 70 degrees. The side wall  $\theta 3$  of the resistor contact  $\theta 3$  in the second region  $\theta 3$  may not be substantially parallel to the first direction  $\theta 3$ .
- (31) Referring to **4**B and **4**C, unlike the embodiments discussed above with respect to FIG. **4**A, in some embodiments, at the boundary between the first region R**1** and the second region R**2** and the boundary between the second region R**2** and the third region R**3**, the side wall **190**S of the resistor

contact **190** may have a round corner, rather than a sharp corner. In other words, the tilt angle  $\theta x$  of the side wall **190**S of the resistor contact **190** with respect to the first direction D**1** may be continuously changed depending on the height Hx from the substrate **110**. In this regard, the maximum points of the magnitude of the change rate  $d(\theta x)/d(Hx)$  of the tilt angle with respect to the height from the substrate **110** may be defined as the first height H**1** and the second height H**2**. In other words, when the tilt angle  $\theta x$  of the side wall **190**S of the resistor contact **190** with respect to the first direction D**1** is expressed as a function of the height Hx from the substrate **110**, the second derivative of the tilt angle  $d(\theta x)/d(\theta x)$ . Sup.2 at the first height H**1** and the second height H**2** may be 0. The following equations may be satisfied at the first height H**1** and the second height H**2**.

(32) 
$$\frac{d^2 x}{d(Hx)^2}$$
 .Math.<sub>Hx = H1</sub> = 0 Eqn. (1)  $\frac{d^2 x}{d(Hx)^2}$  .Math.<sub>Hx = H2</sub> = 0 Eqn. (2)

(33) In this regard, a region from the lower end height HL of the resistor contact **190** to the first height H**1** may be defined as the first region R**1**, a region from the first height H**1** to the second height H**2** may be defined as the second region R**2**, and a region from the second height H**2** to the upper end height HU may be defined as the third region R**3**. The first tilt angle  $\theta$ **1**, which is the tilt angle of the first region R**1**, may be defined as an average value of tilt angles  $\theta$ x of the side wall **190**S of the resistor contact **190** in the range from the lower end height HL to the first height H**1** of the resistor contact **190**. Similarly, the second tilt angle  $\theta$ **2**, which is the tilt angle of the second region R**2**, may be defined as an average value of tilt angles  $\theta$ x of the side wall **190**S of the resistor contact **190** in the range from the first height H**1** to the second height H**2**. Similarly, the third tilt angle  $\theta$ **3**, which is the tilt angle of the third region R**3**, may also be defined as an average value of the tilt angle  $\theta$ x of the side wall **190**S of the resistor contact **190** in the range from the second height H**2** to the upper end height HU. That is, the first tilt angle  $\theta$ **1**, the second tilt angle  $\theta$ **2**, and the third tilt angle  $\theta$ **3** may satisfy the following equations.

$$\theta 1 = \frac{1}{H_1 - H_L} \int_{H_L}^{H_1} (x) d(H_X) \quad \text{Eqn.} (3)$$

$$(34) \quad \theta 2 = \frac{1}{H_2 - H_1} \int_{H_1}^{H_2} (x) d(H_X) \quad \text{Eqn.} (4)$$

$$\theta 3 = \frac{1}{H_2 - H_2} \int_{H_2}^{H_2} (x) d(H_X) \quad \text{Eqn.} (5)$$

- (35) Therefore, even in embodiments where the side wall **190**S of the resistor contact **190** has a round corner at the boundary between the first region R**1** and the second region R**2** and at the boundary between the second region R**2** and the third region R**3**, the resistor contact **190** may include the first region R**1** having the first tilt angle  $\theta$ **1**, the second region R**2** located on the first region R**1** and having the second tilt angle  $\theta$ **2**, and the third region R**3** located on the second region R**2** and having the third tilt angle  $\theta$ **3**. In these embodiments, the first tilt angle  $\theta$ **1** may be less than the second tilt angle  $\theta$ **2**, and the second tilt angle  $\theta$ **2** may be greater than the third tilt angle  $\theta$ **3**. (36) Referring to FIG. **4**C, a length L**1** of the first region R**1** in the first direction D**1** may be less than a length L**3** of the third region R**3** in the first direction D**1**. A length L**2** of the second region R**2** in the first direction D**1** may be less than the length L**3** of the third region R**3** in the first direction D**1**.
- (37) In some embodiments, a maximum width Wmax1 of the first region R1 in the second direction D2 may be in a range of, for example, from about 10 nm to about 100 nm. In some embodiments, the maximum width Wmax1 of the first region R1 in the second direction D2 perpendicular to the first direction D1 may be less than a maximum width Wmax3 of the third region R3 in the second direction D2. The difference between the maximum width Wmax1 of the first region R1 in the second direction D2 and a minimum width Wmin1 of the first region R1 in the second direction D2 may be less than the difference between a maximum width Wmax2 of the second region R2 in the

second direction D2 and a minimum width Wmin2 of the second region R2 in the second direction D2. The difference between the maximum width Wmax2 of the second region R2 in the second direction D2 and the minimum width Wmin2 of the second region R2 in the second direction D2 may be greater than the difference between the maximum width Wmax3 of the third region R3 in the second direction D2 and a minimum width Wmin3 of the third region R3 in the second direction D2.

- (38) FIGS. **5**A, **5**B, **5**C, and **5**D are enlarged views to explain various modifications of the area A in FIG. **2**. Referring to FIGS. **5**A to **5**D, the first region R**1** may contact the first insulating layer **151**. The second region R**2** may contact the resistor layer **153**. The third region R**3** may contact the second insulating layer **155**. A contact surface between the second region R**2** and the resistor layer **153** may not be parallel to the first direction D**1**. That is, a contact surface between the second region R**2** and the resistor layer **153** may have the second tilt angle  $\theta$ **2**, not 0 degrees, with respect to the first direction D**1**. In this case, the contact surface between the second region R**2** and the resistor layer **153** increases as compared with the case where the contact surface is parallel to the first direction D**1**. Therefore, by obtaining a sufficient contact area between the resistor contact **190** and the resistor layer **153**, the contact resistance and the variation in the contact resistance may be reduced.
- (39) For example, when the contact surface between the second region R2 and the resistor layer 153 is parallel to the first direction D1, the width of the second region R2 in the second direction D2 is maintained at about 66 nm, and a length L2 of the second region R2 in the first direction D1 is about 4.5 nm, the contact area between the resistor contact 190 and the resistor layer 153 is about 932.6 nm.sup.2. According to some embodiments of the present inventive concept, when the length L2 of the second region R2 in the first direction D1 is about 4.5 nm, the width of the second region R2 corresponding to the first height H1 in the second direction D2 is about 66 nm, and the width of the second region R2 corresponding to the second height H2 in the second direction D2 is approximately 76 nm, the contact area between the resistor contact 190 and the resistor layer 153 is about 1003.2 nm.sup.2. Therefore, the contact area between the second region R2 and the resistor layer 153 is increased by about 7.6%. In some embodiments, the contact area between the resistor contact 190 and the resistor layer 153 may be increased by about 5% to about 15%, as compared to when the contact surface between the second region R2 and the resistor layer 153 is perpendicular to the first direction D1.
- (40) In addition, when the tilt angle of the side wall of the resistor contact **190** varies according to the height, a maximum width of the resistor contact **190** in the second direction D**2** to obtain the same contact area may be less than when the tilt angle is constant regardless of the height. For example, by increasing the second tilt angle  $\theta$ **2** to secure the contact area between the resistor contact **190** and the resistor layer **153** and reducing the third tilt angle  $\theta$ **3**, the maximum width of the resistor contact **190** in the second direction D**2** may be reduced. Therefore, by changing the tilt angle of the resistor contact **190** according to the height, a sufficient contact area may be obtained without an excess increase in the size of the resistor contact **190**.
- (41) In terms of the height from the upper surface **110**U of the substrate, the first height H1 may be less than a height HUR of an upper surface of the resistor layer **153** from the upper surface **110**U of the substrate, and the second height H2 may be greater than the height HLR of a lower surface of the resistor layer **153** from the upper surface **110**U of the substrate. In some embodiments, as illustrated in FIG. **5A**, the first height H1 may be between the height HUR of the upper surface of the resistor layer **153**, and the second height H2 may be between the height HUR of the upper surface of the resistor layer **153** and the height HLR of the lower surface of the resistor layer **153**. In some embodiments, as illustrated in FIG. **5B**, the first height H1 may be less than the height HLR of the lower surface of the resistor layer **153**, and the second height H2 may be between the height HUR of the upper surface of the resistor layer **153** and the height HLR of the lower surface of the resistor layer **153**.

In some embodiments, as illustrated in FIG. 5C, the first height H1 may be between the height HLR of the lower surface of the resistor layer 153 and the height HUR of the upper surface of the resistor layer 153, and the second height H2 may be greater than the height HUR of the upper surface of the resistor layer 153. In some embodiments, as illustrated in FIG. 5D, the first height H1 may be less than the height HLR of the lower surface of the resistor layer 153 and the second height H2 may be greater than the height HUR of the upper surface of the resistor layer 153. That is, at least a portion of the side wall of the second region R2 may contact the resistor layer 153. (42) FIG. 6A is a plan view of a semiconductor device 200 according to some embodiments of the present inventive concept. FIG. 6B is a cross section taken along line BB' and line CC' illustrated in FIG. 6A. FIG. 6C is a cross section taken along line DD' and line EE' illustrated in FIG. 6A. Referring to FIGS. 6A to 6C, the semiconductor device 200 according to some embodiments may include the substrate 110. The substrate 110 may have the upper surface 110U perpendicular to the first direction D1. In addition, the substrate 110 may include a transistor area TA and a resistor area RA.

- (43) The lower structure **130** may be located on the transistor area TA and the resistor area RA. The lower structure **130** may include an active region ACT, a device isolation layer **290**, a source/drain region **240**, a gate structure **210**, and a lower interlayer insulating layer **220**. A portion of the lower structure **130** located on the transistor area TA may include the active region ACT, the device isolation layer **290**, the source/drain region **240**, the gate structure **210**, and the lower interlayer insulating layer **220**. The active region ACT, the source/drain region **240**, and the gate structure **210** which are located on the transistor area TA may constitute a transistor structure. A portion of the lower structure **130** located on the resistor area RA may not include at least one selected from the active region ACT, the device isolation layer **290**, the gate structure **210**, the source/drain region **240**, and the lower interlayer insulating layer **220**.
- (44) The active region ACT may be located on the transistor area TA and the resistor area RA. The active region ACT may be located below the gate structure **210**. In some embodiments, unlike the embodiments explained in connection with FIGS. **6**B and **6**C, the active region ACT may be located only on the transistor area TA. That is, the active region ACT may be located only below the gate structure **210** located on the transistor area TA. In some embodiments, the active region ACT may be located inside the substrate **110**. In some embodiments, as illustrated in FIG. **6**B, the active region ACT may be in the form of a pin protruding from the upper surface **110**U of the substrate **110** in the first direction D**1**. The active region ACT in the form of the pin may be formed by etching the substrate **110** or may be an epitaxial layer grown from the substrate **110**. The active region ACT in the form of the pin may extend in the second direction D**2**. In some embodiments, the lower structure **130** may include a plurality of active areas ACT.
- (45) The device isolation layer **290** may be located on each of facing side walls of the active region ACT. The device isolation layer **290** may be formed to have such a height that a top portion of the pinned active region ACT is exposed. The device isolation layer **290** may include, for example, silicon oxide, silicon nitride, silicon oxynitride, or a combination thereof. A low-k material may include, for example, boron phospho-silicate glass (BPSG), tonen silazene (TOSZ), undoped silicate glass (USG), spin on glass (SOG), flowable oxide (FOX), tetra ethyl ortho silicate (TEOS), or high density plasma-chemical vapor deposition (HDP-CVD) oxide. In some embodiments, the device isolation layer **290** may include a plurality of layers. For example, the device isolation layer **290** may include a stressor liner and a burying insulating film.
- (46) The source/drain region **240** may be in contact with the active region ACT. The source/drain regions **240** may be located under the side walls of the gate structure **210**. As illustrated in FIG. **6**B, the source/drain region **240** may be located only on the transistor area TA. In some embodiments, unlike FIGS. **6**A through **6**C, the source/drain region **240** may be located on the transistor area TA and the resistor area RA. The source/drain regions **240** may include N-type or P-type impurities. The N-type impurity may include phosphorus (P) or arsenic (As). The P-type impurity may include

boron (B). The source/drain region **240** may include a semiconductor layer that has been epitaxially grown from the active region ACT. For example, the source/drain region **240** may include an epitaxially grown silicon germanium (SiGe) layer, an epitaxially grown silicon (Si) layer, or an epitaxially grown silicon carbide (SiC) layer. In some embodiments, the source/drain regions 240 may include multiple epitaxial semiconductor layers. For example, the source/drain region **240** may include a silicon germanium (SiGe) layer containing a low concentration of germanium (Ge), a silicon germanium (SiGe) layer containing a high concentration of germanium (Ge), and a silicon (Si) layer. Unlike the embodiments explained in connection with FIGS. **6**A to **6**C, in some embodiments, the source/drain region **240** may be located inside the substrate **110**. (47) In some embodiments, the gate structure **210** may extend in the third direction D**3** perpendicular to the second direction D2 in which the active region ACT extends. Unlike the embodiments explained in connection with FIGS. **6**A to **6**C, in some embodiments, the gate structure **210** may be located only on the transistor area TA, not on the resistor area RA. In some embodiments, the gate structure **210** may be located on the resistor area RA and the transistor area TA. In some embodiments, the gate structure **210** may be located on the active region ACT. In some embodiments, the lower structure **130** may include a plurality of gate structures, each being the gate structure **210**. The gate structure **210** located on the resistor area RA may be a dummy gate structure that does not constitute a transistor. In some embodiments, the gate structure **210** located on the resistor area RA may extend over the transistor area TA to constitute a transistor. (48) The gate structure **210** may include a gate dielectric layer **211**, a gate electrode **213**, a gate capping layer **215**, and a gate spacer **217**. The gate electrode **213** may extend in the third direction D3 on the active region ACT. The gate dielectric layer 211 may be located between the active region ACT and the gate electrode **213** and on facing side surfaces of the gate electrode **213**. The gate capping layer **215** may be located on the gate electrode **213**. The gate capping layer **215** may cover both the gate dielectric layer **211** and the gate electrode **213**. The gate spacer **217** may be located on the gate dielectric layer **211** on each of the facing side walls of the gate electrode **213**. The gate spacer **217** may cover a side wall of the gate capping layer **215**. An upper end of the gate spacer **217** may lie at a higher level than an upper end of the gate dielectric layer **211** and an upper end of the gate electrode **213**.

- (49) The gate dielectric layer **211** may include silicon oxide, silicon nitride, silicon oxynitride, gallium oxide, germanium oxide, high-k dielectric, or a combination thereof. In some embodiments, the gate dielectric layer **211** may include an interface film and a high-k film located on the interface film. The interface film may be located between the active region ACT and a lower surface of the gate electrode **213**, and the high-k film may be located on the lower surface and facing side walls of the gate electrode **213**. That is, between the side wall of the gate electrode **213** and the gate spacer **217**, located is only the high-k film, not the interface film.
- (50) The interface film may include a low-k material having a relative dielectric constant of about 9 or less, for example, silicon oxide, silicon nitride, silicon oxynitride, gallium oxide, or germanium oxide, but a material for the interface film is not limited thereto. The interface film may include an oxide, nitride, or oxynitride of a material that constitutes the substrate **110**. In one embodiment, the interface film may have a thickness of about 5 Å to about 20 Å, but the thickness thereof is not limited thereto. The interface film may be formed by thermal oxidation, atomic layer deposition (ALD), chemical vapor deposition (CVD), or physical vapor deposition (PVD).
- (51) The high-k film may include a high-k material of which a relative dielectric constant is greater than that of the interface film. For example, the relative dielectric constant of the high-k material may be in the range of about 10 to about 25. The high-k film may be formed of, for example, a hafnium-based material or a zirconium-based material. For example, the high-k film may include at least one selected from hafnium oxide (HfO.sub.2), hafnium silicon oxide (HfSiO), hafnium silicon oxynitride (HfSiON), hafnium oxynitride (HfON), hafnium aluminum oxide (HfAlO), hafnium lanthanum oxide (HfLaO), zirconium oxide (ZrO.sub.2), zirconium silicon oxide (ZrSiO), or the

like. In addition, the material for forming the high-k film is not limited to the hafnium-based material or the zirconium-based material. For example, the high-k film may include other materials, for example, lanthanum oxide (La.sub.2O.sub.3), lanthanum aluminum oxide (LaAlO.sub.3), tantalum oxide (Ta.sub.2O.sub.5), titanium oxide (TiO.sub.2), strontium titanium oxide (SrTiO.sub.3), yttrium oxide (Y.sub.2O.sub.3), or aluminum oxide (Al.sub.2O.sub.3). However, the material constituting the high-k film is not limited to these materials. The high-k film may be formed by an ALD process, a CVD process, or a PVD process. In one embodiment, the high-k film may have a thickness of about 10 Å to about 40 Å. However, the thickness of the high-k film is not limited thereto.

- (52) The gate electrode **213** may include at least one metal selected from titanium (Ti), tantalum (Ta), aluminum (Al), tungsten (W), ruthenium (Ru), niobium (Ni), molybdenum (Mo), hafnium (Hf), nickel (Ni), cobalt (Co), platinum (Pt), and palladium (Pd); a metal nitride containing at least one metal; a carbon-doped metal; or a carbon-doped metal compound, such as a carbon-doped metal nitride.
- (53) In some embodiments, the gate electrode **213** may include a plurality of films. The gate electrode 213 may include, for example, a work-function control layer and a gap-fill metal layer that fills a space above the work-function control layer. The work-function control layer may include an aluminum (Al) compound including titanium (Ti) or tantalum (Ta). For example, the work-function control layer may include titanium aluminum carbide (TiAlC), titanium aluminum nitride (TiAlN), titanium aluminum carbonitride (TiAlC—N), titanium aluminum (TiAl), tantalum aluminum carbide (TaAlC), tantalum aluminum nitride (TaAlN), tantalum aluminum carbonitride (TaAlC—N), tantalum aluminum (TaAl), or a combination thereof. The work-function controlling layer may include molybdenum (Mo), palladium (Pd), ruthenium (Ru), platinum (Pt), titanium nitride (TiN), tungsten nitride (WN), tantalum nitride (TaN), iridium (Ir), tantalum carbide (TaC), ruthenium nitride (RuN), molybdenum nitride (MoN), or combinations thereof. The gap-fill metal layer may include, for example, a metal such as tungsten (W) or aluminum (Al), a metal silicide, a metal nitride such as titanium nitride (TiN), tantalum nitride (TaN), or a combination thereof. (54) As another example, the gate electrode **213** may have a structure in which a metal nitride layer, a metal layer, a conductive capping layer, and a gap-fill metal layer are sequentially stacked. The conductive capping layer may include a metal nitride, such as titanium nitride (TiN) or tantalum nitride (TaN), or a combination thereof, but a material for the conductive capping layer is not limited thereto.
- (55) The gate capping layer **215** and the gate spacer **217** may each include, for example, a silicon nitride film, a silicon oxynitride film containing carbon, or a composite film thereof. In some embodiments, the gate spacer **217** may further have an air gap or a low-k film therein. The height of an upper surface of the lower interlayer insulating layer **220** from the substrate **110** may be the same as the height of the upper surface of the gate structure **210** from the substrate **110**. That is, the height of the upper surface of the lower interlayer insulating layer **220** from the substrate **110** may be the same as the height of an upper surface of the gate capping layer **215** from the substrate **110** and the height of an upper surface of the gate spacer **217** from the substrate **110**. Accordingly, the upper surface of the lower interlayer insulating layer **220**, the upper surface of the gate capping layer **215**, and the upper surface of the gate spacer **217** may constitute a co-planar surface parallel to the upper surface **110**U of the substrate **110**.
- (56) The lower interlayer insulating layer **220** may contact side walls of the gate structure **210**. When the semiconductor device **200** includes a plurality of gate structures, each being the gate structure **210**, the lower interlayer insulating layer **220** may fill a space between the plurality of gate structures **210**. The lower interlayer insulating layer **220** may include a silicon oxide film such as fluoro silicate glass (FSG) or TEOS, but embodiments of the present inventive concept is not limited thereto.
- (57) The resistor structure **150** may be located on a portion of the lower structure **130** on the

resistor area RA. The resistor structure **150** may include the first insulating layer **151**, the resistor layer **153**, the second insulating layer **155**, and the third insulating layer **157**. Respective layers included in the resistor structure **150** are the same as described in connection with FIGS. **1** to **3**C. (58) An upper interlayer insulating layer **230** may cover the resistor structure **150** and the lower structure **130**. The upper interlayer insulating layer **230** may cover the upper surface of the gate structure **210**, an upper surface of an lower interlayer insulating layer **220**, and the upper surface and side walls of the resistor structure **150**. The upper interlayer insulating layer **230** may be located in the transistor area TA and the resistor area RA. For example, like the lower interlayer insulating layer **220**, the upper interlayer insulating layer **230** may include, for example, a film of silicon oxide, such as FSG or TEOS, but embodiments of the present inventive concept are not limited thereto.

- (59) The resistor contact **190** penetrating the upper interlayer insulating layer **230**, the third insulating layer **157**, the second insulating layer **155**, and the resistor layer **153** may be located on the resistor area RA. In some embodiments, the resistor contact **190** may also pass through the first insulating layer **151**. The tilt angle of the side wall of the resistor contact **190** with respect to the first direction D**1** perpendicular to the substrate **110** may vary according to the height from the substrate **110**. The detailed shape of the resistor contact **190** is the same as that described with reference to FIGS. **1** to **5**D.
- (60) The source/drain contact **250** on the transistor area TA may penetrate the upper interlayer insulating layer **230** and the lower interlayer insulating layer **220** and contact the source/drain region **240**. A cross-section of the source/drain contact **250** perpendicular to the first direction D1 is not limited to a circular shape and may have various other shapes. The source/drain contact **250** may include a source/drain contact core layer and a source/drain contact barrier layer surrounding the side walls and bottom of the source/drain contact core layer. The source/drain contact core layer may include a metal, a metal nitride, or an alloy. Examples of the metal are tungsten (W), copper (Cu), titanium (Ti), tantalum (Ta), ruthenium (Ru), manganese (Mn), and cobalt (Co). The metal nitride may include, for example, titanium nitride (TiN), tantalum nitride (TaN), cobalt nitride (CoN), or tungsten nitride (WN). The alloy may include cobalt tungsten phosphorus (CoWP), cobalt tungsten boron (CoWB), or cobalt tungsten boron phosphorous (CoWBP). The source/drain contact barrier layer may include, for example, titanium (Ti), tantalum (Ta), titanium nitride (TiN), or tantalum nitride (TaN).
- (61) In some embodiments, a metal silicide layer may be located between the source/drain contact **250** and the source/drain region **240**. The silicide layer may include a metal silicide formed by reacting a material for the source/drain contact core layer and the source/drain region **240** or formed by reacting a separate metal material with the source/drain region **240**. The silicide layer may include, for example, titanium silicide (TiSi).
- (62) Referring to FIG. **6**C, in some embodiments, on the transistor area TA, a gate contact **270** may penetrate the upper interlayer insulating layer **230** and the gate capping layer **215** and contact the gate electrode **213**. The gate contact **270** may include a gate contact core layer and a gate contact barrier layer surrounding the side walls and bottom of the gate contact core layer. The gate contact core layer may include a metal, a metal nitride, or an alloy. Examples of the metal are tungsten (W), copper (Cu), titanium (Ti), tantalum (Ta), ruthenium (Ru), manganese (Mn), and cobalt (Co). The metal nitride may include, for example, titanium nitride (TiN), tantalum nitride (TaN), cobalt nitride (CoN), or tungsten nitride (WN). The alloy may include cobalt tungsten phosphorus (CoWP), cobalt tungsten boron (CoWB), or cobalt tungsten boron phosphorous (CoWBP). The gate contact barrier layer may include, for example, titanium (Ti), tantalum (Ta), titanium nitride (TiN), or tantalum nitride (TaN).
- (63) FIG. **7** is an enlarged cross section of the resistor contact **190** and the source/drain contact **250** included in a semiconductor device according to some embodiments of the present inventive concept.

- (64) Referring to FIG. 7, when the tilt angle of the side wall of the resistor contact **190** with respect to the first direction **D1** is changed at the first height H**1** from the substrate **110** and the second height H**2** higher than the first height H**1**, the tilt angle of the side wall of the source/drain contact **250** with respect to the first direction **D1** may not be changed at the first height H**1** and the second height H**2**. In some embodiments, the tilt angle of the side wall of the source/drain contact **250** with respect to the first direction **D1** may be constant regardless of the height from the substrate **110**. (65) In some embodiments, a height HUT of the upper end of the source/drain contact **250** from the substrate **110** may be the same as the height HU of the upper surface of the resistor contact **190** from the substrate **110**. A height HLT of the lower end of the source/drain contact **250** from the substrate **110** may be lower than the height HL of the lower end of the resistor contact **190** from the substrate **110**.
- (66) FIGS. **8**A to **8**D are cross sections illustrating processing steps in the fabrication of a semiconductor device according to some embodiments of the present inventive concept. FIGS. **9**A to **9**C are enlarged cross sections to explain a process of etching a resistor contact hole in a fabrication process of a semiconductor device according to some embodiments of the present inventive concept.
- (67) Referring to FIGS. **8**A and **6**C, the active region ACT is formed on the substrate **110** having the transistor area TA and the resistor area RA. The active region ACT may be pin-shaped. The active region ACT in the shape of pin may be formed by forming an epitaxial layer on the substrate **110** and patterning the same. In some embodiments, the active area ACT in the shape of pin may be formed by patterning the substrate **110** to form a trench (not shown) defining a pin-shaped active area.
- (68) A device isolation layer **290** may be formed. First, the trench is filled with an insulating material and then planarized. Next, a portion of the insulating material filling the trench is removed to expose the top of the trench. Accordingly, the upper portion of the active region ACT may protrude from the device isolation layer **290**.
- (69) Next, the gate structure **210** is formed on the substrate **110**. In some embodiments, the gate structure **210** may be formed by a replacement gate method. For example, a sacrificial gate pattern (not shown) is formed, and then, the gate spacer **217** is formed on the side walls of the sacrificial gate pattern. Next, the lower interlayer insulating layer **220** covering the side wall of the gate spacer **217** is formed. Thereafter, the sacrificial gate pattern may be removed. Next, the resultant space generated due to the removal of the sacrificial gate pattern is filled with the gate dielectric layer **211**, the gate electrode **213**, and the gate capping layer **215**, thereby forming the gate structure **210**.
- (70) The source/drain regions **240** may be formed under the side walls of the gate structure **210** on the substrate **110**. In some embodiments, after the sacrificial gate pattern is formed and before the gate structure **210** is formed, the source/drain regions **240** may be formed. For example, a portion of the substrate **110** below the side walls of the sacrificial gate pattern is removed to form a recessed region, and an epitaxial layer containing impurities is grown in the recessed region to form the source/drain region **240**. Alternatively, impurities may be implanted into the substrate **110** to form the source/drain regions **240**. After the source/drain region **240** is formed, the lower interlayer insulating layer **220** and the gate structure **210** may be formed.
- (71) Next, the lower interlayer insulating layer **220** covering the side walls of the gate structure **210** may be formed. The lower interlayer insulating layer **220** may be deposited by, for example, chemical vapor deposition (CVD) or plasma enhanced CVD (PECVD).
- (72) Referring to FIG. **8**B, the resistor structure **150** is formed. The resistor structure **150** may be formed by sequentially depositing the first insulating layer **151**, the resistor layer **153**, the second insulating layer **155**, and the third insulating layer **157** and then patterning them. The first insulating layer **151** and the third insulating layer **157** may be deposited by atomic layer deposition (ALD), for example. The second insulating layer **155** and the resistor layer **153** may be deposited

by, for example, PVD, CVD, or ALD. The patterning may be performed using a lithographic process.

- (73) Referring to FIG. **8**C, formed is the upper interlayer insulating layer **230** which covers the upper surface and side walls of the resistor structure **150**, the upper surface of the gate structure **210**, and the upper surface of the lower interlayer insulating layer **220**. The upper interlayer insulating layer **230** may be deposited by, for example, CVD or PECVD.
- (74) After forming the upper interlayer insulating layer **230**, a resistor contact hole **190**H, a source/drain contact hole **250**H, and a gate contact hole (not shown) are formed. Referring to FIG. **9**A, after a photoresist mask (not shown) is formed on the upper interlayer insulating layer **230**, a first etching process is performed on the resultant structure to pattern the upper interlayer insulating layer **230**, the third insulating layer **157**, and the second insulating layer **155**, thereby forming the resistor contact hole **190**H. The first etching process may be a dry etching process. The first etching process may be a process in which the etch selectivity of the second insulating layer **155** with respect to the resistor layer **153** is low. Accordingly, a part of the upper surface of the resistor layer **153** may be etched by the first etching process. That is, a lower portion **190**HL of the resistor contact hole 190H may expose the resistor layer 153. In some embodiments, unlike the embodiments discussed above with respect to FIG. **9**A, the resistor contact hole **190**H formed by the first etching process may not pass through the second insulating layer **155**. That is, the lower portion **190**HL of the resistor contact hole may expose the second insulating layer **155**. (75) Referring to FIG. **9**B, a second etching process is performed in which the resistor layer **153** is etched by using, as a mask, the second insulating layer **155** which is formed by the patterning. The second etching process may be a dry etching process. The second etching process may be performed by using an etching material having a low chemical reactivity with a material that constitutes the resistor layer **153**. That is, in the second etching process, the resistor layer **153** may be etched by physical collision with etching materials. For example, when the resistor layer **153** is titanium nitride (TiN), fluoroform (CHF 3) may be used as an etch gas. In the second etching
- process, due to the collision, particles constituting the resistor layer **153** are separated from the lower portion **190**HL of the resistor contact hole **190**H, and then deposited on a side wall **190**HS of the resistor contact hole **190**H. Due to the side wall re-deposition phenomenon, an angle formed by the side wall **190**HS of the resistor contact hole **190**H and the first direction D**1** being perpendicular to the substrate **110** is changed where the resistor contact hole **190**H contacts the resistor layer **153**.

  (76) Referring to FIG. **9**C, the second etching process further proceeds so that the lower portion
- **190**HL of the resistor contact hole **190**H exposes the first insulating layer **151**. The first insulating layer **151** is etched by using the patterned resistor layer **153** as an etch mask. From among particles separated from the lower portion **190**HL of the resistor contact hole **190**H, the amount of particles that are re-deposited on the side wall of the resistor contact hole **190**H may be small. This may be due to the fact that a chemical reactivity between a material constituting the first insulating layer **151** and an etching material is different from a chemical reactivity between the material constituting the resistor layer **153** and an etching material. Accordingly, the angle formed by the side wall **190**HS of the resistor contact hole **190**H and the first direction D**1** perpendicular to the substrate **110** may be changed where the resistor contact hole **190**H contacts the first insulating layer **151**. The second etching process may be performed until the lower portion **190**HL of the resistor contact hole **190**H exposes the first insulating layer **151**. In some embodiments, as illustrated in FIG. **8**C, the second etching process may be finished when the resistor contact hole **190**H penetrates the first insulating layer **151** to expose the lower interlayer insulating layer **220**. (77) According to the etched depth of the resistor contact hole **190**H when the first etching process is finished, the amount of material re-deposited at the side wall **190**HS of the resistor contact hole **190**H during the second etching process, and the etched depth of the resistor contact hole **190**H when the second etching process is finished, as described in connection with FIGS. 5A through 5D,

the first height H1 and the second height H2 at which the tilt angle of the side wall of the resistor contact 190 are changed may each vary.

- (78) The source/drain contact holes **250**H and the gate contact holes (not shown) may be formed in a separate process from the resistor contact holes **190**H, or may be formed together through the same process. Even when the source/drain contact hole **250**H and the resistor contact hole **190**H are formed in the same process, the tilt angle of the side wall of the source/drain contact hole **250**H with respect to the first direction D1 may be constant regardless of the height from the substrate **110**. This is because, during the second etching process, in source/drain contact holes **250**H, the side wall re-deposition does not occur or even when the side wall re-deposition does occur, the amount of material re-deposited at the side wall may be constant regardless of the height from the substrate **110**. That is, since a material or structure to be etched to form the source/drain contact hole **250**H is different from a material or structure to be etched to form the resistor contact hole **190**H, the shape of the source/drain contact hole **250**H is different from the shape of the resistor contact hole **190**H. In some embodiments, the tilt angle of the side wall of the source/drain contact hole **250**H with respect to the first direction D**1** may vary according to the height from the substrate 110, but at the first height H1 (see FIG. 7) and the second height H2 (see FIG. 7) at which the tilt angle of the side wall of the resistor contact 190 is changed, the tilt angle of the side wall of the source/drain contact hole **250**H with respect to the first direction D**1** may not be changed. (79) The source/drain contact hole **250**H may extend through the upper interlayer insulating layer 230 and the lower interlayer insulating layer 220 to expose the source/drain region 240. In some embodiments, a gate contact hole may be formed through the upper interlayer insulating layer 230 and the gate capping layer **215** to expose the gate electrode **213**.
- (80) Referring to FIG. 8D, formed is a barrier layer 310 conformally covering the resistor contact hole 190H, the source/drain contact hole 250H, and the upper surface of the upper interlayer insulating layer 230. A core layer 320 covering the barrier layer 310 and filling the source/drain contact hole 250H and the resistor contact hole 190H is formed. Thereafter, so that the upper interlayer insulating layer 230 is exposed, a portion of the core layer 320 and a portion of the barrier layer 310 may be removed to form the source/drain contact 250 and the resistor contact 190. In some embodiments for forming a gate contact hole, the barrier layer 310 and the core layer 320 are formed even on a gate contact hole, and then, a portion of the barrier layer 310 and a portion of the barrier layer 310 may be removed so that the upper interlayer insulating layer 230 is exposed, thereby forming the gate contact 270.
- (81) FIG. **10** is a block diagram of an electronic system **1000** according to some embodiments of the present inventive concept.
- (82) Referring to FIG. **10**, the electronic system **1000** includes a controller **1010**, an input/output device **1020**, a memory **1030**, and an interface **1040**, which are interconnected to one another through a bus **1050**.
- (83) The controller **1010** may include at least one of a microprocessor, a digital signal processor, or a processing device similar to these. The input/output device **1020** may include at least one of a keypad, a keyboard, and a display. The memory **1030** may be used to store instructions executed by the controller **1010**. For example, the memory **1030** may be used to store user data.
- (84) The electronic system **1000** may constitute a wireless communication device, or a device capable of transmitting and/or receiving information under a wireless environment. In the electronic system **1000**, the interface **1040** may be configured as a wireless interface for transmitting/receiving data through the wireless communication network. The interface **1040** may include an antenna and/or a wireless transceiver. In some embodiments, the electronic system **1000** may be used in a communication interface protocol of a third-generation communication system. Examples of the third-generation communication system include code division multiple access (CDMA), global system for mobile communications (GSM), north american digital cellular (NADC), extended-time division multiple access (E-TDMA), and/or wide band code division

multiple access (WCDMA). The electronic system **1000** includes at least one of the semiconductor devices described in connection with FIGS. **1** to **9**C, and semiconductor devices which are manufactured by using various methods obtained by changing the method according to some embodiments of the present inventive concept within the scope of the present inventive concept. (85) While the inventive concept have been discussed with reference to example embodiments, it will be apparent to those skilled in the art that various changes and modifications may be made without departing from the spirits and scopes of the inventive concept. Therefore, it should be understood that the above embodiments are not limiting, but illustrative. Thus, the scopes of the inventive concept are to be determined by the broadest permissible interpretation of the following claims and their equivalents, and shall not be restricted or limited by the foregoing description.

### **Claims**

- 1. A method of manufacturing a semiconductor device, the method comprising: forming a resistor structure including a first insulating layer on a substrate, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; and forming a resistor contact hole penetrating the second insulating layer and the resistor layer; and forming a resistor contact filling the resistor contact hole, the resistor contact directly contacting the first insulating layer, wherein a tilt angle of a side wall of the resistor contact with respect to a vertical direction perpendicular to an upper surface of the substrate varies according to a height from the substrate, wherein the tilt angle is an oblique angle relative to the vertical direction, and wherein a width of an upper end of the resistor contact is larger than a width of a lower end of the resistor contact.
- 2. The method as claimed in claim 1, wherein the forming the resistor contact hole includes: performing a first etching process to pattern the second insulating layer; and performing a second etching process of etching the resistor layer using the second insulating layer as an etch mask.
- 3. The method as claimed in claim 2, wherein the second etching process is performed by using an etching material having a low chemical reactivity with a material that constitutes the resistor layer.
- 4. The method as claimed in claim 3, wherein, in the second etching process, the resistor layer is etched by physical collision with the etching material.
- 5. The method as claimed in claim 4, wherein, in the second etching process, particles constituting the resistor layer are separated from a lower portion of the resistor contact hole by physical collision, and deposited on a side wall of the resistor contact hole.
- 6. The method as claimed in claim 5, wherein, in the second etching process, a tilt angle of a side wall of the resistor contact hole with respect to the vertical direction is changed where the resistor contact hole contacts the resistor layer.
- 7. The method as claimed in claim 3, wherein in the second etching process, the first insulating layer is etched using the resistor layer as an etch mask.
- 8. The method as claimed in claim 7, wherein, in the second etching process, the tilt angle of the side wall of the resistor contact hole with respect to the vertical direction is changed where the resistor contact hole contacts the first insulating layer.
- 9. The method as claimed in claim 7, wherein the second etching process is performed until a lower portion of the resistor contact hole exposes the first insulating layer.
- 10. The method as claimed in claim 7, wherein the second etching process is performed until a bottom surface of the resistor contact is disposed lower than a bottom surface of the resistor structure.
- 11. A method of manufacturing a semiconductor device, the method comprising: preparing a substrate including a first region and a second region; forming an active region disposed on the first region and the second region of the substrate; forming a lower structure on the first region and the second region of the substrate, the lower structure including a gate structure and a lower interlayer insulating layer that contacts a side wall of the gate structure; forming a resistor structure on the

lower structure on the second region of the substrate, the resistor structure including a first insulating layer, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; forming a resistor contact hole penetrating the second insulating layer and the resistor layer; and forming a resistor contact filling the resistor contact hole, the resistor contact directly contacts the first insulating layer, wherein the forming the resistor contact hole includes: performing a first etching process to pattern the second insulating layer and the first insulating layer; and performing a second etching process of etching the resistor layer using the second insulating layer as an etch mask and the first insulating layer using the resistor layer as an etch mask, and wherein in the second etching process, a tilt angle of a side wall of the resistor contact hole with respect to a vertical direction perpendicular to an upper surface of the substrate is changed where the resistor contact hole penetrates the resistor layer and where the resistor contact hole penetrates the first insulating layer.

- 12. The method as claimed in claim 11, wherein the second etching process is performed by using an etching material having a low chemical reactivity with a material that constitutes the resistor layer, and wherein, in the second etching process, the resistor layer is etched by physical collision with the etching material.
- 13. The method as claimed in claim 12, wherein, in the second etching process, particles constituting the resistor layer are separated from a lower portion of the resistor contact hole by physical collision, and deposited on a side wall of the resistor contact hole.
- 14. The method as claimed in claim 11, wherein the tilt angle of the side wall of the resistor contact with respect to the vertical direction changes at a first height from the substrate and a second height, greater than the first height.
- 15. The method as claimed in claim 11, wherein the resistor contact comprises a first region having a side wall that has a first tilt angle with respect to the vertical direction, a second region located on the first region and having a side wall that has a second tilt angle with respect to the vertical direction, and a third region located on the second region and having a side wall that has a third tilt angle with respect to the vertical direction; and wherein the first tilt angle is less than the second tilt angle, and the second tilt angle is greater than the third tilt angle.
- 16. The method as claimed in claim 11, further comprising: forming a source/drain region under the side wall of the gate structure on the first region of the substrate; and forming a source/drain contact contacting the source/drain region on the first region of the substrate.
- 17. The method as claimed in claim 16, wherein a tilt angle of a side wall of the source/drain contact with respect to the vertical direction is constant regardless of a height from the substrate.
- 18. A method of manufacturing a semiconductor device, the method comprising: preparing a substrate including a first region and a second region; forming an active region disposed on the first region and the second region of the substrate; forming a lower structure on the first region and the second region of the substrate, the lower structure including a gate structure and a lower interlayer insulating layer that contacts a side wall of the gate structure; forming a source/drain region under the side wall of the gate structure on the first region of the substrate; forming a resistor structure on the lower structure on the second region of the substrate, the resistor structure including a first insulating layer, a resistor layer on the first insulating layer, and a second insulating layer on the resistor layer; forming a resistor contact hole penetrating the second insulating layer and the resistor layer; forming a resistor contact filling the resistor contact hole, the resistor contact directly contacts the first insulating layer; and forming a source/drain contact contacting the source/drain region on the first region of the substrate, wherein the resistor contact comprises a first region having a side wall that has a first tilt angle with respect to a vertical direction perpendicular to an upper surface of the substrate, a second region located on the first region and having a side wall that has a second tilt angle with respect to the vertical direction, and a third region located on the second region and having a side wall that has a third tilt angle with respect to the vertical direction; and wherein the first tilt angle is less than the second tilt angle, and the second tilt angle is greater

than the third tilt angle.

- 19. The method as claimed in claim 18, wherein the forming the resistor contact hole includes: performing a first etching process to pattern the second insulating layer; and performing a second etching process of etching the resistor layer using the second insulating layer as an etch mask and the first insulating layer using the resistor layer as an etch mask.
- 20. The method as claimed in claim 18, wherein a tilt angle of a side wall of the source/drain contact with respect to the vertical direction is constant regardless of a height from the substrate.