

## (19) United States

# (12) Patent Application Publication (10) Pub. No.: US 2025/0259589 A1

### Aug. 14, 2025 (43) Pub. Date:

#### (54) DISPLAY DRIVER AND DISPLAY DEVICE

(71) Applicant: ROHM Co., Ltd., Kyoto (JP)

(72) Inventor: Kunihiro HARAYAMA, Yokohama

(JP)

Assignee: ROHM Co., Ltd., Kyoto (JP)

Appl. No.: 19/047,625 (21)

(22)Filed: Feb. 7, 2025

(30)Foreign Application Priority Data

Feb. 14, 2024 (JP) ...... 2024-020203

#### **Publication Classification**

(51) Int. Cl. G09G 3/20 (2006.01) (52) U.S. Cl. CPC ...... **G09G** 3/2092 (2013.01); G09G 2310/08 (2013.01)

#### (57)ABSTRACT

A delay control circuit generates output timing signals that cause pixel drive signals to be output at timings after elapse of different delay times. The delay control circuit includes: first to sth delay timing signal generation circuits, generating first to kth delay timing signals that bring about output timings increasing in delay time; a control signal generation circuit, supplying a start pulse signal that initiates generation of the first to kth delay timing signals to the first to sth delay timing signal generation circuits; and a delay signal selection circuit, for each output channel with respect to first to sth delay timing signal groups each including the first to kth delay timing signals, selecting from among s delay timing signals the delay timing signal that brings about an earliest output timing, and setting the delay timing signals as the first to kth output timing signals.





FIG. 1







FIG. 4







FIG. 7



<u>Γ</u>. α



FIG. 9



FIG. 10A



FIG. 10B



FIG. 11A



FIG. 11B





FIG. 13





#### DISPLAY DRIVER AND DISPLAY DEVICE

# CROSS-REFERENCE TO RELATED APPLICATION

[0001] This application claims the priority benefit of Japan application serial no. 2024-020203, filed on Feb. 14, 2024. The entirety of the above-mentioned patent application is hereby incorporated by reference herein and made a part of this specification.

#### BACKGROUND

#### Technical Field

**[0002]** The disclosure relates to a display driver that drives a display panel in response to a video signal, and a display device including the display panel and the display driver.

#### Related Art

[0003] A display panel such as a liquid crystal display panel, which displays an image based on a video signal, includes multiple gate lines extending in a horizontal direction of a two-dimensional screen and multiple source lines extending in a vertical direction that are arranged to intersect each other. Furthermore, a display cell carrying a pixel is formed at an intersection of each gate line and source line. The display panel is connected to a source driver and a gate driver, in which the source driver applies a drive voltage having a voltage value corresponding to a luminance level of each pixel indicated by the input video signal to each source line, and the gate driver applies to each gate line a gate signal selecting the gate line.

[0004] To accommodate a recent trend toward large-size and high-definition display panels, a display device has been proposed in which a source driver is constructed by being divided into multiple IC chips, source driver groups obtained by division are arranged on one end side of each source line of the display panel, and each gate driver is arranged on one end side and the other end side of each gate line (for example, refer to Japanese Patent Laid-Open No. 2022-40752).

[0005] Here, when the number of source lines increases with an increased definition of the display panel, the amount of current simultaneously flowing into a group of source lines accompanying the application of the drive voltage increases in proportion to the increased number of source lines. On this occasion, a problem arises that noise is generated due to the simultaneous steep increase in the amount of current.

[0006] Since the gate line is increased in line length due to the increase in size of the display panel, the gate signal has a blunted waveform due to wiring resistance associated with the line length. The degree of this waveform blunting varies depending on the position of the display cell within the screen of the display panel. That is, compared to those reaching the display cell formed at both left and right ends of the screen, the gate signal reaching the display cell formed in a central portion of the screen exhibits a larger degree of waveform blunting. Accordingly, a delay time from when the gate signal is output from the gate driver until the gate signal reaches the display cell is longer in the central portion of the screen compared to that at the ends of the screen.

[0007] Accordingly, in the source driver of the related art, in order to suppress a timing deviation between the drive voltage output from the source driver and the gate signal output from the gate driver, an output timing of the drive voltage applied to the source line formed in the central portion of the screen is delayed from that at both left and right ends of the screen. That is, in the related art, in accordance with delay characteristics that the delay time increases from both ends of the screen toward the central portion of the screen, the output timing is controlled so that the drive voltage is applied to each source line.

[0008] In order to accurately match the timing between the gate signal output from the gate driver and the drive voltage output from the source driver regardless of the position of the display cell within the screen, it is desired that the aforementioned delay characteristics define a quadratic curve, that is, an increase rate of the delay time decreases from both left and right ends of the screen toward the central portion of the screen.

[0009] However, in the source driver of the related art, it is difficult to obtain an output timing in accordance with such delay characteristics that define a quadratic curve.

[0010] In the source driver of the related art, in the case where the source driver is divided into multiple drivers each including an independent IC chip, it is difficult to match the output timing of the drive voltage at a boundary between adjacent drivers, that is, to match the output timing of the drive voltage at an end point of one driver with the output timing of the drive voltage at a start point of the other driver. Accordingly, at the boundary between adjacent drivers, there are cases where the output timings of the drive voltages output from both drivers may significantly deviate, and display unevenness may be caused.

#### SUMMARY

[0011] A display driver according to the disclosure include: first to kth (where k is an integer of 2 or greater) output channels, outputting first to kth pixel drive signals corresponding to each pixel indicated by a video signal; a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals. The delay control circuit includes: first to sth delay timing signal generation circuits, generating first to sth (where s is an integer of 2 or greater) delay timing signal groups, each including first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals; a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and a delay signal selection circuit, receiving the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal

with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.

[0012] A display driver according to the disclosure include: first to wth (where w is an integer of 2 or greater) drivers. Each of the first to wth drivers includes: first to kth (where k is an integer of 2 or greater) output channels, outputting first to kth pixel drive signals corresponding to each pixel indicated by a video signal; a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals. The delay control circuit includes: first to sth (where s is an integer of 2 or greater) delay timing signal generation circuits, generating first to sth delay timing signal groups, each including first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals; a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and a delay signal selection circuit, receiving the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.

[0013] A display device according to the disclosure includes: a display panel, including a plurality of data lines and a plurality of gate lines arranged intersecting the plurality of data lines; and first to wth (where w is an integer of 2 or greater) drivers. Each of the first to wth drivers includes: first to kth output channels, outputting, to each of the data lines of the display panel, first to kth (where k is an integer of 2 or greater) pixel drive signals corresponding to each pixel indicated by a video signal; a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals. The delay control circuit includes: first to sth delay timing signal generation circuits, generating first to sth (where s is an integer of 2 or greater) delay timing signal groups, each including first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals; a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and a delay signal selection circuit, receiving the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.

#### BRIEF DESCRIPTION OF THE DRAWINGS

[0014] FIG. 1 is a block diagram showing a schematic configuration of a display device 100 including a display driver according to a first example of the disclosure.

[0015] FIG. 2 is a block diagram showing an internal configuration of a driver 4a.

[0016] FIG. 3 is a block diagram showing an internal configuration of a delay control circuit 43.

[0017] FIG. 4 is a time chart showing a form of clock signals CK1 to CK4.

[0018] FIG. 5 is a circuit diagram showing an internal configuration of a delay timing signal generation circuit 431 1.

 $[00\overline{19}]$  FIG. 6 is a diagram showing a delay form of delay signals d1 to dk.

[0020] FIG. 7 is a circuit diagram showing a configuration of a delay direction control circuit DCC.

[0021] FIG. 8 is a diagram showing delay characteristics of delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, t1\_3 to tk\_3, and t1\_s to tk\_s during forward delay.

[0022] FIG. 9 is a circuit diagram showing an example of a configuration of a delay signal selection circuit 432.

[0023] FIG. 10A is a diagram showing delay characteristics of each of the delay timing signals  $t1_1$  to  $tk_1$  and  $t1_2$  to  $tk_2$ , taking as an example a case of forward delay where s=2

[0024] FIG. 10B is a diagram showing delay characteristics of output timing signals T1 to Tk generated by delay timing signals t1\_1 to tj\_1 and t(j+1)\_2 to tk\_2, taking as an example a case of forward delay where s=2.

[0025] FIG. 11A is a diagram showing delay characteristics of each of delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, and t1\_3 to tk\_3, taking as an example a case of forward delay where s=3.

[0026] FIG. 11B is a diagram showing delay characteristics of output timing signals T1 to Tk generated by delay timing signals t1\_1 to tp\_1,  $t(p+1)_2$  to tq\_2, and  $t(q+1)_2$  to tk\_3, taking as an example a case of forward delay where s=3

[0027] FIG. 12 is a diagram showing an example of delay characteristics of output timing signals T1 to Tk generated by drivers 4a to 4d.

[0028] FIG. 13 is a block diagram showing a schematic configuration of a display device 100A including a display driver according to a second embodiment of the disclosure.

[0029] FIG. 14 is a block diagram showing an internal configuration of a delay control circuit 43A.

[0030] FIG. 15 is a flowchart showing a procedure of delay timing adjustment processing by a control signal generation circuit 430A.

#### DESCRIPTION OF THE EMBODIMENTS

[0031] The disclosure provides a display driver and a display device, in which it is possible to output multiple pixel drive signals to a display panel at an output timing in accordance with delay characteristics defining a quadratic curve in which an increase rate of a delay time decreases from an end toward a central portion of a screen, without causing display unevenness.

[0032] In the display driver according to the disclosure, the first to kth output timing signals that cause the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times are generated as follows. That is, first, s sets (where s is an integer of 2 or greater) of delay timing signal groups including first to kth delay timing signals indicating output timings that increase in delay time from the first (kth) output channel toward the kth (first) output channel are generated. Then, with respect to the first to sth delay timing signal groups each including the first to kth delay timing signals, a delay timing signal with the earliest output timing is selected from among s delay timing signals for each of the first to kth output channels, and the selected k delay timing signals are used as the first to kth output timing signals.

[0033] On this occasion, by changing an increase rate of the delay time according to the first to kth delay timing signals and changing the timing of starting the generation of the first to kth delay timing signals in each of s delay timing signal groups, it is possible to obtain the first to kth output timing signals having delay characteristics defining a quadratic curve. According to such a configuration, by determining a desired delay time as the delay time at an end point (kth) output channel by the first to kth output timing signals, it is possible to calculate the delay time at a start point (first) output channel of this display driver from the desired delay time. Accordingly, when outputting each pixel drive signal at an output timing in accordance with delay characteristics defining a quadratic curve to each of multiple data lines of a display panel by multiple drivers, it is possible to easily match the output timings of the pixel drive signals at a boundary between adjacent drivers.

[0034] Accordingly, according to the disclosure, it is possible to output multiple pixel drive signals to a display panel at an output timing in accordance with delay characteristics defining a quadratic curve where an increase rate of delay time decreases from an end toward a central portion of a screen, without causing display unevenness due to a deviation in output timing at a boundary between drivers.

#### Embodiment 1

[0035] Embodiments of the disclosure will be described in detail below with reference to the drawings.

[0036] FIG. 1 is a diagram showing a schematic configuration of a display device 100 including a display driver according to the disclosure.

[0037] As shown in FIG. 1, the display device 100 includes a drive control part 20, gate drivers 30A and 30B, a source driver 40, and a display panel 10. The source driver 40 is composed of multiple semiconductor integrated circuit (IC) chips each having the same configuration. For example,

in the embodiment shown in FIG. 1, the source driver 40 is configured in which drivers 4a to 4d are placed side by side on a substrate, each including an independent IC chip having k (k is an integer of 2 or greater) output channels that are formed by dividing n (n is a natural number of 2 or greater) output channels of the source driver 40 into four parts.

[0038] The display panel 10 is composed of, for example, a liquid crystal or organic EL panel. The display panel 10 includes m (m is an integer of 2 or greater) gate lines g1 to gm, each extending in a horizontal direction of a two-dimensional screen, and n data lines D1 to Dn, each extending in a vertical direction of the two-dimensional screen. At each intersection of the gate lines and data lines, a display cell carrying a pixel is formed.

[0039] The drive control part 20 receives a video signal, detects a horizontal synchronization signal and a vertical synchronization signal from this video signal, and supplies the horizontal synchronization signal to the gate drivers  $30\mathrm{A}$  and  $30\mathrm{B}$ 

[0040] Based on the video signal, the drive control part 20 generates a series of pixel data PD representing a luminance level of each pixel in, for example, 8 bits. Furthermore, in response to the horizontal synchronization signal, the drive control part 20 generates load signals LDa to LDd where single pulses appear at different timings. The load signals LDa to LDd are signals that individually instruct the drivers 4a to 4d to capture the pixel data.

[0041] The drive control part 20 supplies, to the source driver 40, a video data signal DVS which includes the series of pixel data PD, a reference clock signal CLK, and the load signals LDa to LDd.

[0042] The gate driver  $30\mathrm{A}$  is connected to one end of each of the gate lines g1 to gm; the gate driver  $30\mathrm{B}$  is connected to the other end of each of the gate lines g1 to gm. The gate drivers  $30\mathrm{A}$  and  $30\mathrm{B}$  generate gate pulses synchronized with the horizontal synchronization signal, and sequentially apply these gate pulses to each of the gate lines g1 to gm of the display panel 10.

[0043] The source driver 40 receives the video data signal DVS, and extracts, from the video data signal DVS, the series of pixel data PD, the reference clock signal CLK, and the load signals LDa to LDd.

[0044] Next, in response to the load signals LDa to LDd, the source driver 40 captures n pieces of pixel data PD from the series of pixel data PD.

[0045] Here, the source driver 40 converts the captured n pieces of pixel data PD into n voltages having voltage values corresponding to the luminance levels indicated by each, at different timings with the reference clock signal CLK as a starting point. The source driver 40 generates pixel drive signals G1 to Gn respectively indicating the converted n voltages and outputs the same to the data lines D1 to Dn of the display panel 10.

[0046] Specifically, the driver 4a constituting the source driver 40 captures k pieces of pixel data PD from the series of pixel data PD in response to the load signal LDa, and converts the k pieces of pixel data PD respectively into k voltages at different timings with the reference clock signal CLK as the starting point. The driver 4a generates pixel drive signals G1 to Gk indicating the converted k voltages and outputs the same to the data lines D1 to Dk of the display panel 10. The driver 4b captures k pieces of pixel data PD from the series of pixel data PD in response to the load signal LDb, and converts the k pieces of pixel data PD respectively

into k voltages at different timings with the reference clock signal CLK as the starting point. The driver 4b generates pixel drive signals G(k+1) to Gr (where r is  $2 \cdot k$ ) indicating the converted k voltages and outputs the same to the data lines D(k+1) to Dr of the display panel 10.

[0047] The driver 4c captures k pieces of pixel data PD from the series of pixel data PD in response to the load signal LDc, and converts the k pieces of pixel data PD respectively into k voltages at different timings with the reference clock signal CLK as the starting point. The driver 4c generates pixel drive signals G(r+1) to Gy (where y is  $3 \cdot k$ ) indicating the converted k voltages and outputs the same to the data lines D(r+1) to Dy of the display panel 10. The driver 4dcaptures k pieces of pixel data PD from the series of pixel data PD in response to the load signal LDd, and converts the k pieces of pixel data PD respectively into k voltages at different timings with the reference clock signal CLK as the starting point. The driver 4d generates pixel drive signals G(y+1) to Gn indicating the converted k voltages and outputs the same to the data lines D(y+1) to Dn of the display panel 10.

[0048] The drivers 4a to 4d have the same internal configuration.

[0049] FIG. 2 is a block diagram showing the internal configuration of each of the drivers 4a to 4d from which the driver 4a is extracted.

[0050] As shown in FIG. 2, the driver 4a includes a reception part 400, a shift register 41, a first data latch part 42, a delay control circuit 43, a second data latch part 44, a level shift part 45, a digital-to-analog (DA) converter 46, and an output amplifier 47.

[0051] The reception part 400 receives the video data signal DVS, and extracts, from the video data signal DVS, the series of pixel data PD and the reference clock signal CLK. Furthermore, the reception part 400 of the driver 4a extracts the load signal LDa from the video data signal DVS. The reception part 400 of the driver 4b extracts the load signal LDb from the video data signal DVS, the reception part 400 of the driver 4c extracts the load signal LDc, and the reception part 400 of the driver 4d extracts the load signal LDd.

[0052] The reception part 400 supplies the extracted reference clock signal CLK to the shift register 41 and the delay control circuit 43. Furthermore, in response to the extracted load signal LDa, the reception part 400 supplies, as a load signal LOAD, a binary signal including a single pulse transitioning, for example, from logic level 0 to logic level 1, to the shift register 41 and the delay control circuit 43. Furthermore, the reception part 400 supplies the extracted series of pixel data PD to the first data latch part 42.

[0053] Upon receiving the single-pulse load signal LOAD, the shift register 41 captures the load signal LOAD in response to the reference clock signal CLK, and sequentially shifts the same at a timing of the reference clock signal CLK, thereby generating k latch timing signals r1 to rk with mutually different timings. The shift register 41 supplies the latch timing signals r1 to rk to the first data latch part 42.

[0054] The first data latch part 42 receives the series of pixel data PD, captures each pixel data piece at the timing of the latch timing signals r1 to rk respectively, and supplies the captured k pieces of pixel data PD as pixel data P1 to Pk to the second data latch part 44.

[0055] In response to the single-pulse load signal LOAD and the reference clock signal CLK, the delay control circuit

43 generates output timing signals T1 to Tk where a singlepulse signal appears after gradually increasing delays, or output timing signals Tk to T1 where a single-pulse signal appears after gradually increasing delays. The delay control circuit 43 supplies the generated output timing signals T1 to Tk to the second data latch part 44.

[0056] The second data latch part 44 captures the pixel data P1 to Pk supplied from the first data latch part 42, and outputs, as pixel data Q1 to Qk respectively, to the level shift part 45 at the timing of a rising edge (or falling edge) of each of the output timing signals T1 to Tk.

[0057] That is, for example, the second data latch part 44 outputs the captured pixel data P1 as the pixel data Q1 at the timing of the rising edge of the output timing signal T1. The second data latch part 44 outputs the captured pixel data P2 as the pixel data Q2 at the timing of the rising edge of the output timing signal T2. In this manner, the second data latch part 44 outputs captured pixel data Pi (where i is an integer from 1 to k) as pixel data Qi at the timing of a rising edge of an output timing signal Ti.

[0058] The level shift part 45 performs, on each of the pixel data Q1 to Qk, level shift processing that increases an amplitude of a signal representing each bit constituting the pixel data, and supplies the resultants as high-voltage pixel data signals L1 to Lk to the DA converter 46.

[0059] The DA converter 46 converts each of the pixel data signals L1 to Lk into a gradation voltage having an analog voltage value corresponding to the luminance level represented by the pixel data signal, and supplies the gradation voltages as gradation voltages V1 to Vk to the output amplifier 47.

[0060] The output amplifier 47 individually amplifies the gradation voltages V1 to Vk and outputs the resultants as pixel drive signals G1 to Gn.

[0061] FIG. 3 is a block diagram showing the internal configuration of the delay control circuit 43.

[0062] As shown in FIG. 3, the delay control circuit 43 includes a control signal generation circuit 430, delay timing signal generation circuits (DTSGs) 431\_1 to 431\_s (where s is an integer of 2 or greater), and a delay signal selection circuit 432.

[0063] The control signal generation circuit 430 generates a delay direction control signal DIR that specifies a direction to increase an output delay time for the first to kth output channels. Specifically, if the control signal generation circuit 430 itself belongs to the driver 4a or 4b shown in FIG. 1, the control signal generation circuit 430 generates the delay direction control signal DIR that specifies forward delay in which the output delay time increases from the first output channel toward the kth output channel. If the control signal generation circuit 430 itself belongs to the driver 4c or 4d, the control signal generation circuit 430 generates the delay direction control signal DIR that specifies reverse delay in which the output delay time increases from the kth output channel toward the first output channel.

[0064] The control signal generation circuit 430 supplies the generated delay direction control signal DIR to the delay timing signal generation circuits 431\_1 to 431\_s.

[0065] The control signal generation circuit 430 includes a clock generation circuit 60 that generates clock signals CK1 to CK4 each having a period Wc and a phase difference of a unit delay time Ut between adjacent ones of them, as shown in FIG. 4. The period Wc is a length (4·Ut) obtained by multiplying Ut by 4, in which 4 is the number of clock

signals. As shown in FIG. 4, the phase difference between the clock signals CK4 and CK1 is also the unit delay time Ut. Based on a group of clock signals (CK1 to CK4) shown in FIG. 4, the clock generation circuit 60 generates s sets (where s is an integer of 2 or greater) of clock signals CK1\_1 to CK4\_1, CK1\_2 to CK4\_2, CK1\_3 to CK4\_3, . . . , and CK1\_s to CK4\_s, each set having a different unit delay time Ut. Specifically, the length of the unit delay time Ut for each of the s sets of clock signal groups becomes shorter in the order of CK1\_1 to CK4\_1, CK1\_2 to CK4\_2, CK1\_3 to CK4\_3, CK1\_4 to CK4\_4, . . . , and CK1\_s to CK4\_s.

[0066] The control signal generation circuit 430 supplies the clock signals CK1\_1 to CK4\_1, CK1\_2 to CK4\_2, CK1\_3 to CK4\_3, CK1\_4 to CK4\_4, . . . , and CK1\_s to CK4\_s to the delay timing signal generation circuits 431\_1 to 431\_s, as shown in FIG. 3.

[0067] Furthermore, in response to the load signal LOAD, the control signal generation circuit 430 generates start pulse signals ST1 to STs (where s is an integer of 2 or greater) each including a single pulse that initiates the generation of delay timing signals.

[0068] The timing at which the single pulse appears in each of the start pulse signals ST1 to STs becomes progressively later in the order of start pulse signals ST1, ST2, ST3, . . . , and STs.

[0069] The control signal generation circuit 430 supplies the generated start pulse signals ST1 to STs to the delay timing signal generation circuits 431\_1 to 431\_s, as shown in FIG. 3.

[0070] Each of the delay timing signal generation circuits 431\_1 to 431\_s, in response to the delay direction control signal DIR, start pulse signal ST, and clock signals CK1 to CK4 that it receives, generates delay timing signals t1 to tk indicating the output timing at each of the first to kth output channels.

[0071] That is, the delay timing signal generation circuit 431\_1 generates delay timing signals t1\_1 to tk\_1 in response to the delay direction control signal DIR, start pulse signal ST1, and clock signals CK1\_1 to CK4\_1. The delay timing signal generation circuit 431\_2 generates delay timing signals t1\_2 to tk\_2 in response to the delay direction control signal DIR, start pulse signal ST2, and clock signals CK1\_2 to CK4\_2. The delay timing signal generation circuit 431\_3 generates delay timing signals t1\_3 to tk\_3 in response to the delay direction control signal DIR, start pulse signal ST3, and clock signals CK1\_3 to CK4\_3.

[0072] Similarly, a delay timing signal generation circuit 431\_i (where i is an integer from 4 to s) generates delay timing signals t1\_i to tk\_i in response to the delay direction control signal DIR, start pulse signal STi, and clock signals CK1\_i to CK4\_i.

[0073] The delay timing signal generation circuits  $431_1$  to  $431_s$  have the same internal configuration.

[0074] FIG. 5 is a block diagram showing the internal configuration of each of the delay timing signal generation circuits 431\_1 to 431\_s from which the delay timing signal generation circuit 431\_1 is extracted.

[0075] As shown in FIG. 5, the delay timing signal generation circuit 431\_1 includes a delay circuit DLC and a delay direction control circuit DCC.

[0076] The delay circuit DLC includes flip-flops F1 to Fk (where k is an integer of 2 or greater) corresponding to the first to kth output channels, respectively.

**[0077]** The delay circuit DLC includes: a first shift register in which F(4x-3) (where x is an integer of 1 or greater) flip-flops (referred to as DFFs) among the flip-flops F1 to Fk are connected in series; a second shift register in which F(4x-2) DFFs are connected in series; a third shift register in which F(4x-1) DFFs are connected in series; and a fourth shift register in which F(4x) DFFs are connected in series.

**[0078]** Upon receiving the start pulse signal ST1 at the first stage flip-flop F1, in response to the clock signal CK1\_1, the first shift register shifts a single pulse included in the start pulse signal ST1 to the next stage DFF in the order of F1, F5, F9, ..., F(k-7), and F(k-3), while delaying each by the period Wc.

**[0079]** Upon receiving the start pulse signal ST1 at the first stage flip-flop F2, in response to the clock signal CK2\_1, the second shift register shifts a single pulse included in the start pulse signal ST1 to the next stage DFF in the order of F2, F6, F10, ..., F(k-6), and F(k-2), while delaying each by the period Wc.

**[0080]** Upon receiving the start pulse signal ST1 at the first stage flip-flop F3, in response to the clock signal CK3\_1, the third shift register shifts a single pulse included in the start pulse signal ST1 to the next stage DFF in the order of F3, F7, F11, . . . , F(k-5), and F(k-1), while delaying each by the period Wc.

**[0081]** Upon receiving the start pulse signal ST1 at the first stage flip-flop F4, in response to the clock signal CK4\_1, the fourth shift register shifts a single pulse included in the start pulse signal ST1 to the next stage DFF in the order of F4, F8, F12, . . . , F(k-4), and Fk, while delaying each by the period Wc.

**[0082]** Here, the delay circuit DLC supplies, to the delay direction control circuit DCC, as delay signals d1 to dk, each of binary signals including a single pulse transitioning, for example, logic level 0 to logic level 1, the binary signals being output from the flip-flops F1 to Fk, respectively.

**[0083]** In the delay circuit DLC shown in FIG. 5, a circuit configuration of the delay circuit DLC is shown, taking as an example where k is an integer divisible by 4. However, k may also be an integer not divisible by 4. On this occasion, if k is an integer not divisible by 4, for example, (4x-1) (where x is an integer of 1 or greater), the final stage flip-flop Fk of the fourth shift register shown in FIG. 5 is deleted, and the final stage flip-flops of the first to third shift registers become F(k-2), F(k-1), and Fk, respectively.

[0084] FIG. 6 is a diagram showing a delay form in the delay signals d1 to dk.

[0085] As shown in FIG. 6, the delay signals d1 to dk increase in delay time between adjacent signals by the unit delay time Ut shown in FIG. 4, in the order of d1, d2, d3, . . . , and dk.

[0086] The delay direction control circuit DCC receives the delay direction control signal DIR along with the delay signals d1 to dk. If the delay direction control signal DIR indicates forward delay, the delay direction control circuit DCC outputs, as the delay timing signals t1\_1 to tk\_1, the delay signals in the order of the following correspondence, that is, d1 to dk.

d1: t1\_1
d2: t2\_1
d3: t3\_1
...
dk: tk\_1

[0087] On this occasion, similarly to the delay signals d1 to dk shown in FIG. 6, the delay timing signals t1\_1 to tk\_1 increase in delay time by the unit delay time Ut for each output channel from the first output channel to the kth output channel.

[0088] On the other hand, if the delay direction control signal DIR indicates reverse delay, the delay signals in the order of the following correspondence, that is, the delay signals dk to d1 obtained by putting the delay signals d1 to dk in descending order, are output as delay timing signals t1\_1 to tk\_1, respectively.

dk:  $t1_{-1}$  d(k-1):  $t2_{-1}$  d(k-2):  $t3_{-1}$ ... d3:  $t(k-2)_{-1}$  d2:  $t(k-1)_{-1}$  d1:  $tk_{-1}$ 

[0089] On this occasion, the delay timing signals t1\_1 to tk\_1 increase in delay time by the unit delay time Ut for each output channel in the opposite direction to the delay signals d1 to dk shown in FIG. 6, that is, from the kth output channel toward the first output channel.

[0090] FIG. 7 is a circuit diagram showing an example of the internal configuration of the delay direction control circuit DCC.

[0091] In the example shown in FIG. 7, the delay direction control circuit DCC includes selectors SD1 to SD(k/2).

[0092] As shown in FIG. 7, the selectors SD1 to SD(k/2) commonly receive the delay direction control signal DIR. Furthermore, the selectors SD1 to SD(k/2) receive a pair of delay signals from among the delay signals d1 to dk as follows:

SD1: d1, dk SD2: d2, d(k-1) SD3: d3, d(k-2) SD4: d4, d(k-3)... SD(k/2): d[(k/2), d[(k/2)+1]

[0093] Here, if the delay direction control signal DIR indicates forward delay, the selectors SD1 to SD(k/2) output

the delay signals d1 to d(k/2) as delay timing signals t1\_1 to  $t(k/2)_{-1}$ , and output the delay signals dk to d[(k/2)+1] as delay timing signals  $tk_{-1}$  to  $t[(k/2)+1]_{-1}$ .

[0094] On the other hand, if the delay direction control signal DIR indicates reverse delay, the selectors SD1 to SD(k/2) output the delay signals d1 to d(k/2) as delay timing signals  $t_1$  to  $t[(k/2)+1]_1$ , and output the delay signals dk to d[(k/2)+1] as delay timing signals  $t_1$  to  $t(k/2)_1$ . For example, if the delay direction control signal DIR indicates forward delay, the selector SD1 outputs the delay signal d1 as the delay timing signal  $t_1$  and outputs the delay signal dk as the delay timing signal  $t_1$ . On the other hand, if the delay direction control signal DIR indicates reverse delay, the selector SD1 outputs the delay signal d1 as the delay timing signal  $t_1$  and outputs the delay signal dk as the delay timing signal  $t_1$ .

**[0095]** For example, if the delay direction control signal DIR indicates forward delay, the selector SD(k/2) outputs the delay signal d(k/2) as the delay timing signal  $t(k/2)_1$  and outputs the delay signal d[(k/2)+1] as the delay timing signal  $t[(k/2)+1]_1$ . On the other hand, if the delay direction control signal DIR indicates reverse delay, the selector SD(k/2) outputs the delay signal d(k/2) as the delay timing signal  $d[(k/2)+1]_1$  and outputs the delay signal  $d[(k/2)+1]_1$  as the delay timing signal  $d[(k/2)-1]_1$ .

[0096] Here, the delay timing signal generation circuits 431\_1 to 431\_s each having an internal configuration as shown in FIG. 5 and FIG. 7 supply, to the delay signal selection circuit 432, s sets of delay timing signal groups including the generated delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, t1\_3 to tk\_3, ..., and t1\_s to tk\_s.

[0097] FIG. 8 is a diagram showing delay characteristics for each output channel during forward delay, in which four sets of delay timing signals, t1\_1 to tk\_1, t1\_2 to tk\_2, t1\_3 to tk\_3, and t1\_s to tk\_s, are extracted from the s sets of delay timing signal groups.

[0098] For example, in response to the start pulse signal ST1, the delay timing signal generation circuit 431\_1 generates the delay timing signals t1\_1 to tk\_1 in accordance with the delay characteristics represented by a slope of a straight line shown by a dashed line in FIG. 8, from the first output channel (t1\_1) to the kth output channel (tk\_1), with a time point at which time ts1 elapses as a start point.

[0099] In response to the start pulse signal ST2 that is delayed compared to the start pulse signal ST1, the delay timing signal generation circuit 431\_2 generates the delay timing signals t1\_2 to tk\_2 in accordance with the delay characteristics represented by a slope of a straight line shown by a dash-dot line in FIG. 8, with a time point at which time ts2 (which is longer than time ts1) elapses as a start point. The slope of the delay line according to the delay timing signals t1\_2 to tk\_2 is gentler than the slope of the delay line according to the delay timing signals t1\_1 to tk\_1 shown by the dashed line.

[0100] In response to the start pulse signal ST3 that is delayed compared to the start pulse signal ST2, the delay timing signal generation circuit 431\_3 generates the delay timing signals t1\_3 to tk\_3 in accordance with the delay characteristics represented by a slope of a straight line shown by a solid line in FIG. 8, with a time point at which time ts3 (which is longer than time ts2) elapses as a start point. The slope of the delay line according to the delay

timing signals t1\_3 to tk\_3 is gentler than the slope of the delay line according to the delay timing signals t1\_2 to tk\_2 shown by the dash-dot line.

[0101] Similarly, in response to the start pulse signal STs that is delayed compared to the start pulse signal ST(s-1), the delay timing signal generation circuit 431\_s generates the delay timing signals t1\_s to tk\_s in accordance with the delay characteristics represented by a slope of a straight line shown by a double dash-dot line in FIG. 8, with a time point at which time tss (which is longer than time ts(s-1)) elapses as a start point. The slope of the delay line according to the delay timing signals t1\_s to tk\_s is the gentlest among the delay timing signal groups generated within the delay control circuit 43.

[0102] That is, an increase rate of the delay time according to each delay timing signal from the first output channel to the kth output channel decreases in the following order:

first delay timing signal group (t1\_1 to tk\_1), second delay timing signal group (t1\_2 to tk\_2), third delay timing signal group (t1\_3 to tk\_3),

sth delay timing signal group (t1\_s to tk\_s).

[0103] The delay signal selection circuit 432 selects, for each of the first to kth output channels in the delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, t1\_3 to tk\_3, ..., and t1\_s to tk\_s, one delay timing signal with the earliest timing among the s delay timing signals corresponding to that output channel. The delay signal selection circuit 432 outputs, as the output timing signals T1 to Tk, the delay timing signals selected for each of the first to kth output channels.

[0104] FIG. 9 is a circuit diagram showing an example of a configuration of the delay signal selection circuit 432.

[0105] As shown in FIG. 9, the delay signal selection circuit 432 includes selection circuits SL1 to SLk corresponding to the first to kth output channels, respectively.

[0106] The selection circuits SL1 to SLk have the same internal configuration, namely an or gate OR and an RS flip-flop RSF.

[0107] The or gate OR included in each of the selection circuits SL1 to SLk receives s delay timing signals corresponding to the same output channel, and supplies a logical OR result to a set terminal S of the RS flip-flop RSF.

[0108] For example, the or gate OR included in the selection circuit SL1 receives delay timing signals t1\_1 to t1\_s corresponding to the first output channel. In the case where any one of the delay timing signals t1\_1 to t1\_s becomes logic level 1, the or gate OR supplies a set signal of logic level 1 to the set terminal S of the RS flip-flop RSF included in the selection circuit SL1. On the other hand, if all of the delay timing signals t1\_1 to t1\_s are logic level 0, the or gate OR supplies a set signal of logic level 0 to the set terminal S of the RS flip-flop RSF. For example, the or gate OR included in the selection circuit SLk receives delay timing signals tk\_1 to tk\_s corresponding to the kth output channel. In the case where any one of the delay timing signals tk\_1 to tk\_s becomes logic level 1, the or gate OR supplies a set signal of logic level 1 to the set terminal S of the RS flip-flop RSF included in the selection circuit SLk. On the other hand, if all of the delay timing signals tk\_1 to tk\_s are logic level 0, the or gate OR supplies a set signal of logic level 0 to the set terminal S of the RS flip-flop RSF.

[0109] The RS flip-flop RSF included in each of the selection circuits SL1 to SLk receives the load signal LOAD at its reset terminal R, and enters a reset state in the case where the load signal LOAD indicates logic level 1. Accordingly, the RS flip-flops RSF included in the selection circuits SL1 to SLk output the output timing signals T1 to Tk that maintain a logic level 0 state.

[0110] Subsequently, in the case where the set signal of logic level 1 is supplied to its set terminal S, the RS flip-flop RSF included in each of the selection circuits SL1 to SLk enters a set state, and outputs an output timing signal that maintains a logic level 1 state.

[0111] For example, the RS flip-flop RSF included in the selection circuit SL1, upon receiving the set signal of logic level 1 supplied from the or gate OR while the RS flip-flop RSF itself is in the reset state, outputs the output timing signal T1 transitioning from the logic level 0 state to logic level 1 at that timing. That is, the RS flip-flop RSF included in the selection circuit SL1 outputs the output timing signal T1 transitioning from the logic level 0 state to logic level 1 at a timing of a delay timing signal that first transitions from the logic level 0 state to logic level 1 among the delay timing signals t1\_1 to t1\_s corresponding to the first output channel. [0112] For example, the RS flip-flop RSF included in the selection circuit SLk, upon receiving the set signal of logic level 1 supplied from the or gate OR while the RS flip-flop RSF itself is in the reset state, outputs the output timing signal Tk transitioning from the logic level 0 state to logic level 1 at that timing. That is, the RS flip-flop RSF included in the selection circuit SLk outputs the output timing signal Tk transitioning from the logic level 0 state to logic level 1 at a timing of a delay timing signal that first transitions from the logic level 0 state to logic level 1 among the delay timing signals tk\_1 to tk\_s corresponding to the kth output channel. [Operation Example where s=2 and DIR: Forward Delay] [0113] The following describes an operation of generating the output timing signals T1 to Tk by the delay control circuit 43, taking as an example a case of forward delay where s=2, that is, where there are only two delay timing signal generation circuits, namely 431\_1 and 431\_2.

[0114] On this occasion, the control signal generation circuit 430 shown in FIG. 3 supplies the delay direction control signal DIR specifying forward delay to the delay timing signal generation circuits 431\_1 and 431\_2. In response to the load signal LOAD, the control signal generation circuit 430 supplies, to the delay timing signal generation circuit 431\_1, the start pulse signal ST1 in which a single pulse appears, and the clock signals CK1\_1 to

[0115] Furthermore, in response to the load signal LOAD, the control signal generation circuit 430 supplies, to the delay timing signal generation circuit 431\_2, the start pulse signal ST2 in which a single pulse appears at a timing delayed from the start pulse signal ST1, and the clock signals CK1\_2 to CK4\_2 shown in FIG. 4.

CK4\_1 shown in FIG. 4.

[0116] The length of the unit delay time Ut of the clock signals CK1\_2 to CK4\_2 supplied to the delay timing signal generation circuit 431\_2 is shorter than that of the unit delay time Ut of the clock signals CK1\_1 to CK4\_1 supplied to the delay timing signal generation circuit 431\_1. That is, a frequency of the clock signals CK1\_2 to CK4\_2 is higher than a frequency of the clock signals CK1\_1 to CK4\_1.

[0117] FIG. 10A is a diagram showing delay characteristics of each of the delay timing signals t1\_1 to tk\_1 and t1\_2

to tk\_2 generated by the delay timing signal generation circuits 431\_1 and 431\_2 based on the control of the control signal generation circuit 430 described above.

[0118] In response to the load signal LOAD, the delay timing signal generation circuit 431\_1 generates the delay timing signals t1\_1 to tk\_1 increasing in delay time from the first output channel toward the kth output channel, with a time point at which only time ts1 is delayed as a start point, as shown by a dashed line in FIG. 10A. On the other hand, in response to the load signal LOAD, the delay timing signal generation circuit 431\_2 generates the delay timing signals t1\_2 to tk\_2 increasing in delay time from the first output channel toward the kth output channel, with a time point at which only time ts2 is delayed as a start point, as shown by a dash-dot line in FIG. 10A.

[0119] Since the frequency of the clock signals CK1\_2 to CK4\_2 is higher than that of the clock signals CK1\_1 to CK4\_1, as shown in FIG. 10A, the slope of the delay line (dash-dot line) according to the delay timing signals t1\_2 to tk\_2 is smaller than the slope of the delay line (dashed line) according to the delay timing signals t1\_1 to tk\_1. That is, an increase rate of the delay time according to the delay timing signals t1\_2 to tk\_2 is lower than an increase rate of the delay time according to the delay time according to the delay time according to the delay time signals t1\_1 to tk\_1.

[0120] Accordingly, as shown in FIG. 10A, in the range of the first to jth (where j is an integer less than k) output channels, the delay timing signals t1\_1 to tk\_1 are shorter than the delay timing signals t1\_2 to tk\_2 in terms of the delay time of the same output channel. However, as shown in FIG. 10A, in the range of the (j+1)th to kth output channels, the delay timing signals t1\_2 to tk\_2 are shorter than the delay timing signals t1\_1 to tk\_1 in terms of the delay time of the same output channel.

[0121] That is, as shown in FIG. 10A, a magnitude relationship between the delay time according to the delay timing signals t1\_1 to tk\_1 and the delay time according to the delay timing signals t1\_2 to tk\_2 is reversed at an inflection point ti between the jth output channel and the (j+1)th output channel as a boundary.

[0122] Here, the delay signal selection circuit 432 shown in FIG. 3 compares the delay timing signals t1\_1 to tk\_1 and t1\_2 to tk\_2 at the same output channel, and selects the delay timing signal with shorter delay time for each of the first to kth output channels. The delay signal selection circuit 432 outputs, as the output timing signals T1 to Tk, the delay timing signals selected for each of the first to kth output channels.

[0123] Accordingly, as shown in FIG. 10B, the delay timing signals t1\_1 to tj\_1 become T1 to Tj among the output timing signals T1 to Tk, and the delay timing signals t(j+1)\_2 to tk\_2 become T(j+1) to tk among the output timing signals T1 to Tk.

[Operation Example where s=3 and DIR: Forward Delay]

[0124] Next, described is an operation of generating the output timing signals T1 to Tk by the delay control circuit 43, taking as an example a case of forward delay where s=3, that is, where there are only three delay timing signal generation circuits, namely 431\_1 to 431\_3.

[0125] On this occasion, the control signal generation circuit 430 supplies the delay direction control signal DIR specifying forward delay to the delay timing signal generation circuits 431\_1, 431\_2, and 431\_3.

[0126] In response to the load signal LOAD, the control signal generation circuit 430 supplies, to the delay timing signal generation circuit 431\_1, the start pulse signal ST1 in which a single pulse appears, and the clock signals CK1\_1 to CK4\_1 shown in FIG. 4. In response to the load signal LOAD, the control signal generation circuit 430 supplies, to the delay timing signal generation circuit 431\_2, the start pulse signal ST2 in which a single pulse appears at a timing delayed from the start pulse signal ST1, and the clock signals CK1\_2 to CK4\_2 shown in FIG. 4. Furthermore, in response to the load signal LOAD, the control signal generation circuit 430 supplies, to the delay timing signal generation circuit 431\_3, the start pulse signal ST3 in which a single pulse appears at a timing delayed from the start pulse signal ST2, and the clock signals CK1\_3 to CK4\_3 shown in FIG. 4.

[0127] The length of the unit delay time Ut of the clock signals CK1\_2 to CK4\_2 is shorter than that of the unit delay time Ut of the clock signals CK1\_1 to CK4\_1, and the length of the unit delay time Ut of the clock signals CK1\_3 to CK4\_3 is shorter than that of the unit delay time Ut of the clock signals CK1\_3 to CK4\_3. That is, the frequency of the clock signals CK1\_2 to CK4\_2 is higher than the frequency of the clock signals CK1\_1 to CK4\_1, and a frequency of the clock signals CK1\_3 to CK4\_3 is higher than the frequency of the clock signals CK1\_2 to CK4\_2.

[0128] FIG. 11A is a diagram showing delay characteristics of each of the delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, and t1\_3 to tk\_3 generated by the delay timing signal generation circuits 431\_1 to 431\_3 based on the control of the control signal generation circuit 430 described above.

[0129] In response to the load signal LOAD, the delay timing signal generation circuit 431\_1 generates the delay timing signals t1\_1 to tk\_1 increasing in delay time from the first output channel toward the kth output channel, with a time point at which only time ts1 is delayed as a start point, as shown by a dashed line in FIG. 11A. In response to the load signal LOAD, the delay timing signal generation circuit 431\_2 generates the delay timing signals t1\_2 to tk\_2 increasing in delay time from the first output channel toward the kth output channel, with a time point at which only time ts2 is delayed as a start point, as shown by a dash-dot line in FIG. 11A. In response to the load signal LOAD, the delay timing signal generation circuit 431 3 generates the delay timing signals t1\_3 to tk\_3 increasing in delay time from the first output channel toward the kth output channel, with a time point at which only time ts3 is delayed as a start point, as shown by a solid line in FIG. 11A.

[0130] Since the frequency of the clock signals CK1\_2 to CK4\_2 is higher than that of the clock signals CK1\_1 to CK4\_1, as shown in FIG. 11A, the slope of the delay line (dash-dot line) according to the delay timing signals t1\_2 to tk\_2 is smaller than the slope of the delay line (dashed line) according to the delay timing signals t1\_1 to tk\_1. Since the frequency of the clock signals CK1\_3 to CK4\_3 is higher than that of the clock signals CK1\_2 to CK4\_2, as shown in FIG. 11A, the slope of the delay line (solid line) according to the delay timing signals t1\_3 to tk\_3 is smaller than the slope of the delay line (dash-dot line) according to the delay timing signals t1\_2 to tk\_2.

[0131] That is, an increase rate of the delay time according to the delay timing signals t1\_3 to tk\_3 is lower than the increase rate of the delay time according to the delay timing signals t1\_2 to tk\_2, and the increase rate of the delay time

according to the delay timing signals t1\_2 to tk\_2 is lower than the increase rate of the delay time according to the delay timing signals t1\_1 to tk\_1.

[0132] Accordingly, as shown in FIG. 11A, in the range of the first to pth (where p is an integer less than k) output channels, the delay timing signals t1\_1 to tk\_1 among the delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, and t1\_3 to tk\_3 are the shortest in terms of the delay time of the same output channel. As shown in FIG. 11A, in the range of the (p+1)th to qth (where q is an integer greater than p and less than k) output channels, the delay timing signals t1\_2 to tk\_2 among the delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, and t1\_3 to tk\_3 are the shortest in terms of the delay time of the same output channel. As shown in FIG. 11A, in the range of the (q+1)th to kth output channels, the delay timing signals t1\_3 to tk\_3 among the delay timing signals t1\_1 to tk\_1, t1\_2 to tk\_2, and t1\_3 to tk\_3 are the shortest in terms of the delay time of the same output channel.

[0133] That is, as shown in FIG. 11A, the delay timing signals that provide the shortest delay time change from t1\_1 to tk\_1 to t1\_2 to tk\_2 at an inflection point ti1 between the pth output channels and the (p+1)th output channel as a boundary; the delay timing signals that provide the shortest delay time change from t1\_2 to tk\_2 to t1\_3 to tk\_3 at an inflection point ti2 between the qth output channel and the (q+1)th output channel as a boundary.

[0134] Here, the delay signal selection circuit 432 shown in FIG. 3 compares the delay timing signals  $t1\_1$  to  $tk\_1$ ,  $t1\_2$  to  $tk\_2$ , and  $t1\_3$  to  $tk\_3$  at the same output channel, and selects the delay timing signal with shortest delay time for each of the first to kth output channels. The delay signal selection circuit 432 outputs, as the output timing signals T1 to Tk, the delay timing signals selected for each of the first to kth output channels.

[0135] Accordingly, as shown in FIG. 11B, the delay timing signals t1\_1 to tp\_1 become T1 to Tp among the output timing signals T1 to Tk, the delay timing signals t(p+1)\_2 to tq\_2 become T(p+1) to Tq, and the delay timing signals t(q+1)\_3 to tk\_3 become T(q+1) to Tk.

[0136] Accordingly, according to the delay control circuit 43, as shown in FIG. 10B or FIG. 11B, it is possible to generate the output timing signals T1 to Tk in accordance with delay characteristics defining a quadratic curve where the increase rate of the delay time when the pixel drive signals G1 to Gk are respectively output decreases from the first output channel to the kth output channel.

[0137] On this occasion, in the source driver 40 shown in FIG. 1, by individually setting the timing and delay direction of the start pulse signal group by the delay control circuit 43 included in each of the drivers 4a to 4d, the output timing signals T1 to Tk in accordance with delay characteristics defining a quadratic curve as shown in FIG. 12, for example, can be obtained for all of the first to nth output channels. FIG. 12 shows the delay characteristics at the first to kth output channels, taking as an example the case where s=2, that is, where the delay control circuit 43 includes only two delay timing signal generation circuits, namely 431\_1 and 431\_2.

[0138] Accordingly, it is possible to output the pixel drive signals G1 to Gn corresponding to all of the first to nth output channels at an output timing in accordance with delay characteristics defining a quadratic curve where the increase

rate of the delay time decreases from both left and right ends of a screen toward a central portion of the screen as the delay characteristics.

[0139] Here, each delay control circuit 43 of the drivers 4a to 4d has built therein a setting register (not shown) in which information (hereinafter referred to as end point delay time information) specifying a delay time at the kth output channel, that is, an end point output channel, and delay direction information specifying a delay direction, have been stored in advance.

[0140] For example, in the example shown in FIG. 12, the setting register of the driver 4a stores the delay direction information specifying forward delay, and the end point delay time information specifying the delay time at an output timing teB1 shown in FIG. 12 corresponding to the end point output channel. The setting register of the driver 4b stores the information specifying forward delay, and the end point delay time information specifying the delay time at an output timing teB2 shown in FIG. 12 corresponding to the end point output channel. The setting register of the driver 4c stores the information specifying reverse delay, and the information specifying the end point delay time at the output timing teB2 shown in FIG. 12 corresponding to the end point output channel. The setting register of the driver 4d stores the information specifying reverse delay, and the end point delay time information specifying the delay time at an output timing teB3 shown in FIG. 12 corresponding to the end point output channel.

[0141] The control signal generation circuit 430 of each of the drivers 4a to 4d supplies, to the delay timing signal generation circuits  $431_{-}1$  to  $431_{-}s$ , the delay direction control signal DIR indicating the delay direction shown by the delay direction information stored in the setting register. [0142] Furthermore, based on the end point delay time information specified as described above, the control signal generation circuit 430 of each of the drivers 4a to 4d performs the following control so that, in a pair of adjacent drivers, the output timing matches between an end point output channel of one driver and a start point output channel of the other driver.

[0143] That is, in the delay control circuit 43, the output timing of the kth output channel, that is, the end point output channel, is always the delay timing signal tk\_s generated by the delay timing signal generation circuit 431\_s. On this occasion, for example, if s=2, tk\_2 among the delay timing signals t1\_2 to tk\_2 generated by the delay timing signal generation circuit 431\_2 becomes the output timing of the kth output channel (end point output channel) as shown in FIG. 10B. For example, if s=3, tk\_3 among the delay timing signals t1\_3 to tk\_3 generated by the delay timing signal generation circuit 431\_3 becomes the output timing of the kth output channel (end point output channel) as shown in FIG. 11B.

[0144] Based on the clock signals CK1\_s to CK4\_s, the delay timing signal generation circuit 431\_s generates the delay timing signals t1\_s to tk\_s including tk\_s described above. On this occasion, the delay time that changes between adjacent output channels in the delay timing signals t1\_s to tk\_s is the unit delay time Ut, and the total number of channels is k.

[0145] Thus, according to the following operation using the delay time (end point delay time) in the delay timing signal tk\_s representing the output timing of the end point output channel, the delay time in the delay timing signal t1\_s

corresponding to the start point output channel among the delay timing signals t1\_s to tk\_s including said tk\_s is obtained as a start point delay time.

Start point delay time=end point delay time- $(k\times Ut)$ 

[0146] Accordingly, the control signal generation circuit 430 outputs the start pulse signal STs at a timing such that the delay timing signal t1\_s can be obtained at a time point at which the start point delay time has elapsed after the load signal LOAD is received. On this occasion, as shown in FIG. 8, the control signal generation circuit 430 sets the output timing of each of the other start pulse signals ST1 to ST(s-1) at a timing earlier than the start pulse signal STs.

[0147] For example, since s=2 in the example shown in FIG. 12, the delay timing signal that determines the end point delay time is the delay timing signal tk 2 generated by the delay timing signal generation circuit 431\_2. In the example shown in FIG. 12, a time tt1 is specified as the delay time at the output timing teB1 represented by the delay timing signal tk\_2, that is, the end point delay time. Furthermore, based on clock signals CK1\_2 to CK4\_2, the delay timing signal generation circuit 431\_2 generates the delay timing signals t1\_2 to tk\_2 including tk\_2 described above. Thus, according to the following operation based on the unit delay time Ut that increases between adjacent output channels in the delay timing signals t1\_2 to tk\_2, the total number of channels k, and the end point delay time tt1, the control signal generation circuit 430 of the driver 4a calculates a time ts2 at the start point at the first output channel, that is, the start point output channel.

#### SD(k/2): d(k/2), d[(k/2) + 1]

[0148] Accordingly, the control signal generation circuit 430 outputs the start pulse signal ST2 at a timing such that the delay timing signal t1\_2 can be obtained at a time point at which the time ts2 has elapsed after the load signal LOAD is received. Furthermore, as shown in FIG. 12, the control signal generation circuit 430 outputs the start pulse signal ST1 at a timing of time ts1, which is earlier than the start pulse signal ST2.

[0149] Accordingly, according to the delay control circuit 43, as shown in FIG. 12 for example, by setting the delay time at the desired end point output channel for each driver (4a to 4d), in adjacent drivers, it is possible to match the output timing between the end point output channel of one driver and the start point output channel of the other driver. [0150] Accordingly, since deviation in the output timing of pixel drive signals at a boundary between mutually adjacent drivers (IC chips) can be suppressed, it is possible to suppress display unevenness caused by this deviation.

[0151] Accordingly, according to each of the drivers 4a to 4d, it is possible to output the pixel drive signals at an output timing in accordance with delay characteristics defining a quadratic curve where the increase rate of the delay time decreases from an end toward a central portion of the screen, without causing display unevenness.

[0152] In the above embodiment, in adjacent drivers, in order to match the output timing between the end point output channel of one driver and the start point output channel of the other driver, as mentioned above, the operations using the delay time (end point delay time) at the end

point output channel, the total number of channels k, and the unit delay time Ut are performed for each driver.

[0153] However, it is also possible to match the output timing at the end point output channel of one driver with the output timing at the start point output channel of the other driver between adjacent drivers without performing such operations.

#### Embodiment 2

[0154] FIG. 13 is a block diagram showing a configuration of a display device 100A as another embodiment of the display device 100, which has been made in view of the above point.

[0155] The configuration shown in FIG. 13 is identical to that shown in FIG. 1 except for the point that a source driver 40A is adopted instead of the source driver 40.

[0156] As shown in FIG. 13, the source driver 40A is configured in which, instead of the drivers 4a to 4d, drivers 40a to 40d are placed side by side, each including an independent IC chip. In the drivers 40a to 40d, an input terminal SI and an output terminal SO are newly provided as external terminals of the IC chips, respectively. The other external terminals, namely k external terminals (not shown) for connecting to k data lines of the display panel 10, are the same as those of the drivers 4a to 4d.

[0157] As shown in FIG. 13, in the source driver 40A, the output terminal SO of the driver 40d is connected to the input terminal SI of the driver 40c, the output terminal SO of the driver 40c is connected to the input terminal SI of the driver 40b, and the output terminal SO of the driver 40b is connected to the input terminal SI of the driver 40a.

[0158] In the internal configuration of each of the drivers 40a to 40d, instead of the delay control circuit 43 shown in FIG. 2, a delay control circuit 43A having an internal configuration shown in FIG. 14 is adopted.

[0159] As shown in FIG. 14, the delay control circuit 43A adopts a control signal generation circuit 430A instead of the control signal generation circuit 430 shown in FIG. 3, and newly includes a comparator 433, an input terminal SI, and an output terminal SO. Except for the above, other configurations are identical to those shown in FIG. 3.

[0160] In the delay control circuit 43A, among the delay timing signals t1 1 to tk 1 generated by the delay timing signal generation circuit 431 1, t1 1 corresponding to the start point (first) output channel is output to the outside from the output terminal SO. That is, the driver 40d supplies the delay timing signal t1\_1 generated by the delay timing signal generation circuit 431 1 of the driver 40d to the input terminal SI of the driver 40c that is connected to the output terminal SO of the driver 40d as shown in FIG. 13. The driver **40**c supplies the delay timing signal t**1\_1** generated by the delay timing signal generation circuit 431\_1 of the driver **40**c to the input terminal SI of the driver **40**b that is connected to the output terminal SO of the driver 40c as shown in FIG. 13. The driver 40b supplies the delay timing signal t1\_1 generated by the delay timing signal generation circuit **431** 1 of the driver **40***b* to the input terminal SI of the driver 40a that is connected to the output terminal SO of the driver 40b as shown in FIG. 13.

[0161] In the delay control circuit 43A, among the delay timing signals t1\_s to tk\_s generated by the delay timing signal generation circuit 431\_s, tk\_s corresponding to the end point (kth) output channel is supplied to the comparator 433.

[0162] Furthermore, in the delay control circuit 43A, the delay timing signal t1\_1 received from an adjacent driver at the input terminal SI of the driver itself is supplied to the comparator 433. That is, the driver 40c supplies the delay timing signal t1\_1 received from the driver 40d at its own input terminal SI to the comparator 433. The driver 40b supplies the delay timing signal t1\_1 received from the driver 40c at its own input terminal SI to the comparator 433. The driver 40a supplies the delay timing signal t1\_1 received from the driver 40b at its own input terminal SI to the comparator 433.

[0163] The comparator 433 compares a phase of the delay timing signal t1\_1 generated by the delay timing signal generation circuit 431\_1 of the adjacent driver with a phase of the delay timing signal tk\_s generated by the delay timing signal generation circuit 431\_2 of the driver itself.

[0164] On this occasion, if the phase of the delay timing signal tk\_s is ahead of the phase of the delay timing signal tt\_1, the comparator 433 supplies an adjustment signal CM indicating phase lead to the control signal generation circuit 430A. On the other hand, if the phase of the delay timing signal tk\_s is behind the phase of the delay timing signal tt\_1, the comparator 433 supplies the adjustment signal CM indicating phase lag to the control signal generation circuit 430A

[0165] If a phase difference between the phase of the delay timing signal tk\_s and the phase of the delay timing signal t1\_1 is within a predetermined allowable range centered on zero, the comparator 433 supplies the adjustment signal CM indicating phase match to the control signal generation circuit 430A.

[0166] Based on the adjustment signal CM, the control signal generation circuit 430A executes the following delay timing adjustment processing in a vertical blanking period of the video signal: in adjacent drivers, the output timing at the end point output channel of one driver is matched with the output timing of the start point output channel of the other driver.

[0167] FIG. 15 is a flowchart showing a procedure of the delay timing adjustment processing.

[0168] In FIG. 15, the control signal generation circuit 430A first determines whether the adjustment signal CM indicates phase match (step S11). In the case where it is determined that the adjustment signal CM indicates phase match in step S11, the control signal generation circuit 430A ends this delay timing adjustment processing and performs an operation similar to that of the control signal generation circuit 430 shown in FIG. 3 described above. That is, the control signal generation circuit 430A supplies the delay direction control signal DIR, start pulse signals ST1 to STs, and clock signals CK1\_1 to CK4\_1, CK1\_2 to CK4\_2, CK1\_3 to CK4\_3, CK1\_4 to CK4\_4, . . . , and CK1\_s to CK4\_s to the delay timing signal generation circuits 431\_1 to 431\_s.

[0169] In the case where it is determined that the adjustment signal CM does not indicate phase match in step S11, the control signal generation circuit 430A determines whether the adjustment signal CM indicates phase lag (step S12). In the case where it is determined that the adjustment signal CM indicates phase lag in step S12, the control signal generation circuit 430A uniformly advances, by a predetermined period compared to the previous time, the output timing of each of the start pulse signals ST1 to STs output in response to the load signal LOAD (step S13).

[0170] On the other hand, in the case where it is determined that the adjustment signal CM does not indicate phase lag in step S12, that is, in the case where the adjustment signal CM indicates phase lead, the control signal generation circuit 430A uniformly delays, by a predetermined period compared to the previous time, the output timing of each of the start pulse signals ST1 to STs output in response to the load signal LOAD (step S14).

[0171] After step S13 or S14 is executed, the control signal generation circuit 430A transitions to step S11 and executes the operations of steps S11 to S14 again. That is, the control signal generation circuit 430A adjusts (in the advance or delay direction) the output timing of each of the start pulse signals ST1 to STs until the output timing (tk\_s) at the end point (kth) output channel of the driver matches the output timing (t1\_1) at the start point (first) output channel of the adjacent driver.

[0172] Accordingly, according to the drivers 40a to 40d including the control signal generation circuit 430A, as shown in FIG. 12, at a boundary between adjacent drivers, an adjustment is automatically made to match the output timing at the end point (kth) output channel of one driver with the output timing at the start point (first) output channel of the other driver.

[0173] In Embodiments 1 and 2 described above, as shown in FIG. 5, four shift registers and four systems of clock signals CK1 to CK4 supplied to each shift register are used to generate the delay signals d1 to dk in the delay circuit DLC. However, the disclosure is not limited to this configuration. For example, the delay circuit DLC may be composed of a single system of shift register in which the flip-flops F1 to Fk shown in FIG. 5 are connected in cascade, and a single system of clock signal with a frequency (1/Ut) having a period of the unit delay time Ut shown in FIG. 4 may be supplied to this single system of shift register.

[0174] In the delay circuit DLC of the above embodiments, by generating the delay signals d1 to dk by a shift register including k flip-flops (F1 to Fk), and changing the frequency of the clock signals (CK1 to CK4) supplied to this shift register, various delay timing signal groups with different delay characteristics as shown in FIG. 8 are generated. However, for the delay circuit DLC, a configuration may be adopted in which k delay elements with variable delay times are connected in cascade instead of flip-flops, and the delay time of each delay element may be controlled by a delay time control signal.

[0175] In short, for the display driver according to the disclosure, which includes first to kth (where k is an integer of 2 or greater) output channels that output first to kth pixel drive signals respectively corresponding to each pixel indicated by a video signal, it is sufficient to have a configuration including the following delay control circuit and output part.

[0176] The output part (44 to 47) outputs the first to kth pixel drive signals (G1 to Gk) in response to the first to kth output timing signals (T1 to Tk).

[0177] The delay control circuit (43, 43A) generates the first to kth output timing signals that cause the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times. On this occasion, the delay control circuit includes the following first to sth (where s is an integer of 2 or greater) delay timing signal generation circuits, control signal generation circuit, and delay signal selection circuit.

[0178] The first to sth delay timing signal generation circuits (431\_1 to 431\_s) generate first to sth (where s is an integer of 2 or greater) delay timing signal groups (t1\_1 to  $tk_1$ ,  $t1_2$  to  $tk_2$ ,  $t1_3$  to  $tk_3$ , ..., and  $t1_s$  to  $tk_s$ ), each including first to kth delay timing signals corresponding to the first to kth output channels and bringing about the output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals. [0179] The control signal generation circuit (430, 430A) individually supplies start pulse signals (ST1 to STK) indicating the timing of starting sequential generation of the first to kth delay timing signals to each of the first to sth delay timing signal generation circuits.

[0180] The delay signal selection circuit (432) receives the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits. For each of the first to kth output channels, the delay signal selection circuit (432) selects the delay timing signal with the earliest output timing from among s delay timing signals corresponding to that output channel, and supplies, as the first to kth output timing signals (T1 to Tk), k delay timing signals selected for each of the first to kth output channels to the output part (44 to 47).

[0181] Here, by changing the increase rate of the delay time according to the first to kth delay timing signals and changing the timing of starting the generation of the first to kth delay timing signals in each of s delay timing signal groups, it is possible to obtain the first to kth output timing signals having delay characteristics defining a quadratic curve. According to such a configuration, by determining a desired delay time as the delay time at the end point (kth) output channel by the first to kth output timing signals, it is possible to calculate the delay time at the start point (first) output channel of this display driver from the desired delay time. Accordingly, when outputting each pixel drive signal at an output timing in accordance with delay characteristics defining a quadratic curve to each of multiple data lines of a display panel by multiple drivers, it is possible to easily match the output timings of the pixel drive signals at a boundary between adjacent drivers.

**[0182]** Accordingly, according to the disclosure, it is possible to output multiple pixel drive signals to a display panel at an output timing in accordance with delay characteristics defining a quadratic curve where an increase rate of delay time decreases from an end toward a central portion of a screen, without causing display unevenness due to a deviation in output timing at a boundary between drivers.

What is claimed is:

- 1. A display driver comprising:
- first to kth output channels, outputting first to kth pixel drive signals corresponding to each pixel indicated by a video signal, where k is an integer of 2 or greater;
- a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and
- an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals, wherein

the delay control circuit comprises:

- first to sth delay timing signal generation circuits, generating first to sth delay timing signal groups, each comprising first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals, where s is an integer of 2 or greater;
- a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and
- a delay signal selection circuit, receiving the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.
- 2. The display driver according to claim 1, wherein
- the control signal generation circuit supplies the start pulse signal to each of the first to sth delay timing signal generation circuits in order of the first to sth delay timing signal generation circuits, and performs control on the first to sth delay timing signal generation circuits in order of the first to sth delay timing signal groups to lower an increase rate of the delay time according to the first to kth delay timing signals belonging to that delay timing signal group.
- 3. The display driver according to claim 2, wherein the kth delay timing signal in the sth delay timing signal group becomes the kth output timing signal:
- the control signal generation circuit holds information specifying, as an end point delay time, the delay time at the kth output channel as an end point output channel, calculates, as a start point delay time, a delay time of the first delay timing signal in the sth delay timing signal group according to following equation using the end point delay time, and determines a timing of supplying the start pulse signal to the sth delay timing signal generation circuit based on the start point delay time,

start point delay time=end point delay time- $(k \times Ut)$ 

where Ut represents a unit delay time per output channel.

- **4**. The display driver according to claim **1**, wherein each of the first to sth delay timing signal generation circuits comprises:
  - a delay circuit, comprising first to kth flip-flops, and sequentially shifting the start pulse signal through each of the first to kth flip-flops in response to a clock signal while outputting signals output from each of the first to kth flip-flops as first to kth delay signals;
  - a delay direction control circuit, receiving a delay direction control signal specifying forward delay or

reverse delay, and, in a case where the delay direction control signal indicates forward delay, outputting the first to kth delay signals in this order as the first to kth delay timing signals, and, in a case where the delay direction control signal indicates reverse delay, outputting the first to kth delay signals in descending order as the first to kth delay timing signals.

#### 5. A display driver comprising:

first to wth drivers, where w is an integer of 2 or greater, and each of the first to wth drivers comprises:

- first to kth output channels, outputting first to kth pixel drive signals corresponding to each pixel indicated by a video signal, where k is an integer of 2 or greater;
- a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and
- an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals, wherein

#### the delay control circuit comprises:

- first to sth delay timing signal generation circuits, generating first to sth delay timing signal groups, each comprising first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals, where s is an integer of 2 or greater;
- a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and
- a delay signal selection circuit, receiving the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.

#### 6. The display driver according to claim 5, wherein

the control signal generation circuit supplies the start pulse signal to each of the first to sth delay timing signal generation circuits in order of the first to sth delay timing signal generation circuits, and performs control on the first to sth delay timing signal generation circuits in order of the first to sth delay timing signal groups to lower an increase rate of the delay time according to the first to kth delay timing signals belonging to that delay timing signal group.

- 7. The display driver according to claim 6, wherein
- the first to wth drivers are independent IC chips placed side by side on a substrate, and each of the first to wth drivers comprises:
  - an output terminal, outputting to outside the first delay timing signal comprised in the first delay timing signal group of the driver;
  - an input terminal, for inputting from outside the first delay timing signal comprised in the first delay timing signal group of an adjacent driver; and
  - a comparator, comparing a phase of the first delay timing signal input externally from the input terminal with a phase of the kth delay timing signal comprised in the sth delay timing signal group of the driver, and generating an adjustment signal that indicates phase lead in a case where the phase of the kth delay timing signal is ahead of the phase of the first delay timing signal and indicates phase lag in a case where the phase of the kth delay timing signal is behind the phase of the first delay timing signal;
- the control signal generation circuit of each of the first to wth drivers uniformly advances a timing of each of the start pulse signal individually supplied to each of the first to sth delay timing signal generation circuits in the case where the adjustment signal indicates phase lag, and uniformly delays the timing of each of the start pulse signal in the case where the adjustment signal indicates phase lead, thereby performing adjustment in adjacent drivers among the first to wth drivers to match the kth output timing signal of one driver with the first output timing signal of the other driver.

#### 8. A display device comprising:

- a display panel, comprising a plurality of data lines and a plurality of gate lines arranged intersecting the plurality of data lines; and
- first to wth drivers, where w is an integer of 2 or greater, and each of the first to wth drivers comprises:
  - first to kth output channels, outputting, to each of the data lines of the display panel, first to kth pixel drive signals corresponding to each pixel indicated by a video signal, where k is an integer of 2 or greater;
  - a delay control circuit, sequentially supplying first to kth output timing signals corresponding to the first to kth output channels, the first to kth output timing signals causing the first to kth pixel drive signals to be respectively output at timings after elapse of different delay times; and
  - an output part, outputting the first to kth pixel drive signals at an output timing corresponding to a supply timing of the first to kth output timing signals, wherein

#### the delay control circuit comprises:

first to sth delay timing signal generation circuits, generating first to sth delay timing signal groups, each comprising first to kth delay timing signals corresponding to the first to kth output channels and bringing about output timings that increase in delay time for each output channel from the first output channel to the kth output channel or from the kth output channel to the first output channel, and being mutually different in interval between the output timings brought about by the first to kth delay timing signals, where s is an integer of 2 or greater;

- a control signal generation circuit, individually supplying, to each of the first to sth delay timing signal generation circuits, a start pulse signal indicating a timing of starting sequential generation of the first to kth delay timing signals; and
- a delay signal selection circuit, receiving the first to sth delay timing signal groups generated by the first to sth delay timing signal generation circuits, selecting, for each of the first to kth output channels, a delay timing signal with an earliest output timing from among s delay timing signals corresponding to that output channel, and supplying, as the first to kth output timing signals, k delay timing signals selected for each of the first to kth output channels to the output part.

\* \* \* \* \*